clock-s3c2440.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /* linux/arch/arm/mach-s3c2440/clock.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C2440 Clock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/errno.h>
  28. #include <linux/err.h>
  29. #include <linux/device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ioport.h>
  32. #include <linux/mutex.h>
  33. #include <linux/clk.h>
  34. #include <linux/io.h>
  35. #include <linux/serial_core.h>
  36. #include <mach/hardware.h>
  37. #include <linux/atomic.h>
  38. #include <asm/irq.h>
  39. #include <mach/regs-clock.h>
  40. #include <plat/clock.h>
  41. #include <plat/cpu.h>
  42. #include <plat/regs-serial.h>
  43. /* S3C2440 extended clock support */
  44. static unsigned long s3c2440_camif_upll_round(struct clk *clk,
  45. unsigned long rate)
  46. {
  47. unsigned long parent_rate = clk_get_rate(clk->parent);
  48. int div;
  49. if (rate > parent_rate)
  50. return parent_rate;
  51. /* note, we remove the +/- 1 calculations for the divisor */
  52. div = (parent_rate / rate) / 2;
  53. if (div < 1)
  54. div = 1;
  55. else if (div > 16)
  56. div = 16;
  57. return parent_rate / (div * 2);
  58. }
  59. static int s3c2440_camif_upll_setrate(struct clk *clk, unsigned long rate)
  60. {
  61. unsigned long parent_rate = clk_get_rate(clk->parent);
  62. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  63. rate = s3c2440_camif_upll_round(clk, rate);
  64. camdivn &= ~(S3C2440_CAMDIVN_CAMCLK_SEL | S3C2440_CAMDIVN_CAMCLK_MASK);
  65. if (rate != parent_rate) {
  66. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  67. camdivn |= (((parent_rate / rate) / 2) - 1);
  68. }
  69. __raw_writel(camdivn, S3C2440_CAMDIVN);
  70. return 0;
  71. }
  72. /* Extra S3C2440 clocks */
  73. static struct clk s3c2440_clk_cam = {
  74. .name = "camif",
  75. .enable = s3c2410_clkcon_enable,
  76. .ctrlbit = S3C2440_CLKCON_CAMERA,
  77. };
  78. static struct clk s3c2440_clk_cam_upll = {
  79. .name = "camif-upll",
  80. .ops = &(struct clk_ops) {
  81. .set_rate = s3c2440_camif_upll_setrate,
  82. .round_rate = s3c2440_camif_upll_round,
  83. },
  84. };
  85. static struct clk s3c2440_clk_ac97 = {
  86. .name = "ac97",
  87. .enable = s3c2410_clkcon_enable,
  88. .ctrlbit = S3C2440_CLKCON_CAMERA,
  89. };
  90. static unsigned long s3c2440_fclk_n_getrate(struct clk *clk)
  91. {
  92. unsigned long ucon0, ucon1, ucon2, divisor;
  93. /* the fun of calculating the uart divisors on the s3c2440 */
  94. ucon0 = __raw_readl(S3C24XX_VA_UART0 + S3C2410_UCON);
  95. ucon1 = __raw_readl(S3C24XX_VA_UART1 + S3C2410_UCON);
  96. ucon2 = __raw_readl(S3C24XX_VA_UART2 + S3C2410_UCON);
  97. ucon0 &= S3C2440_UCON0_DIVMASK;
  98. ucon1 &= S3C2440_UCON1_DIVMASK;
  99. ucon2 &= S3C2440_UCON2_DIVMASK;
  100. if (ucon0 != 0)
  101. divisor = (ucon0 >> S3C2440_UCON_DIVSHIFT) + 6;
  102. else if (ucon1 != 0)
  103. divisor = (ucon1 >> S3C2440_UCON_DIVSHIFT) + 21;
  104. else if (ucon2 != 0)
  105. divisor = (ucon2 >> S3C2440_UCON_DIVSHIFT) + 36;
  106. else
  107. /* manual calims 44, seems to be 9 */
  108. divisor = 9;
  109. return clk_get_rate(clk->parent) / divisor;
  110. }
  111. static struct clk s3c2440_clk_fclk_n = {
  112. .name = "fclk_n",
  113. .parent = &clk_f,
  114. .ops = &(struct clk_ops) {
  115. .get_rate = s3c2440_fclk_n_getrate,
  116. },
  117. };
  118. static struct clk_lookup s3c2440_clk_lookup[] = {
  119. CLKDEV_INIT(NULL, "clk_uart_baud1", &s3c24xx_uclk),
  120. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  121. CLKDEV_INIT(NULL, "clk_uart_baud3", &s3c2440_clk_fclk_n),
  122. };
  123. static int s3c2440_clk_add(struct device *dev, struct subsys_interface *sif)
  124. {
  125. struct clk *clock_upll;
  126. struct clk *clock_h;
  127. struct clk *clock_p;
  128. clock_p = clk_get(NULL, "pclk");
  129. clock_h = clk_get(NULL, "hclk");
  130. clock_upll = clk_get(NULL, "upll");
  131. if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
  132. printk(KERN_ERR "S3C2440: Failed to get parent clocks\n");
  133. return -EINVAL;
  134. }
  135. s3c2440_clk_cam.parent = clock_h;
  136. s3c2440_clk_ac97.parent = clock_p;
  137. s3c2440_clk_cam_upll.parent = clock_upll;
  138. s3c24xx_register_clock(&s3c2440_clk_fclk_n);
  139. s3c24xx_register_clock(&s3c2440_clk_ac97);
  140. s3c24xx_register_clock(&s3c2440_clk_cam);
  141. s3c24xx_register_clock(&s3c2440_clk_cam_upll);
  142. clkdev_add_table(s3c2440_clk_lookup, ARRAY_SIZE(s3c2440_clk_lookup));
  143. clk_disable(&s3c2440_clk_ac97);
  144. clk_disable(&s3c2440_clk_cam);
  145. return 0;
  146. }
  147. static struct subsys_interface s3c2440_clk_interface = {
  148. .name = "s3c2440_clk",
  149. .subsys = &s3c2440_subsys,
  150. .add_dev = s3c2440_clk_add,
  151. };
  152. static __init int s3c24xx_clk_init(void)
  153. {
  154. return subsys_interface_register(&s3c2440_clk_interface);
  155. }
  156. arch_initcall(s3c24xx_clk_init);