regs-clkctrl-mx28.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * Freescale CLKCTRL Register Definitions
  3. *
  4. * Copyright 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * This file is created by xml file. Don't Edit it.
  21. *
  22. * Xml Revision: 1.48
  23. * Template revision: 26195
  24. */
  25. #ifndef __REGS_CLKCTRL_MX28_H__
  26. #define __REGS_CLKCTRL_MX28_H__
  27. #define HW_CLKCTRL_PLL0CTRL0 (0x00000000)
  28. #define HW_CLKCTRL_PLL0CTRL0_SET (0x00000004)
  29. #define HW_CLKCTRL_PLL0CTRL0_CLR (0x00000008)
  30. #define HW_CLKCTRL_PLL0CTRL0_TOG (0x0000000c)
  31. #define BP_CLKCTRL_PLL0CTRL0_LFR_SEL 28
  32. #define BM_CLKCTRL_PLL0CTRL0_LFR_SEL 0x30000000
  33. #define BF_CLKCTRL_PLL0CTRL0_LFR_SEL(v) \
  34. (((v) << 28) & BM_CLKCTRL_PLL0CTRL0_LFR_SEL)
  35. #define BV_CLKCTRL_PLL0CTRL0_LFR_SEL__DEFAULT 0x0
  36. #define BV_CLKCTRL_PLL0CTRL0_LFR_SEL__TIMES_2 0x1
  37. #define BV_CLKCTRL_PLL0CTRL0_LFR_SEL__TIMES_05 0x2
  38. #define BV_CLKCTRL_PLL0CTRL0_LFR_SEL__UNDEFINED 0x3
  39. #define BP_CLKCTRL_PLL0CTRL0_CP_SEL 24
  40. #define BM_CLKCTRL_PLL0CTRL0_CP_SEL 0x03000000
  41. #define BF_CLKCTRL_PLL0CTRL0_CP_SEL(v) \
  42. (((v) << 24) & BM_CLKCTRL_PLL0CTRL0_CP_SEL)
  43. #define BV_CLKCTRL_PLL0CTRL0_CP_SEL__DEFAULT 0x0
  44. #define BV_CLKCTRL_PLL0CTRL0_CP_SEL__TIMES_2 0x1
  45. #define BV_CLKCTRL_PLL0CTRL0_CP_SEL__TIMES_05 0x2
  46. #define BV_CLKCTRL_PLL0CTRL0_CP_SEL__UNDEFINED 0x3
  47. #define BP_CLKCTRL_PLL0CTRL0_DIV_SEL 20
  48. #define BM_CLKCTRL_PLL0CTRL0_DIV_SEL 0x00300000
  49. #define BF_CLKCTRL_PLL0CTRL0_DIV_SEL(v) \
  50. (((v) << 20) & BM_CLKCTRL_PLL0CTRL0_DIV_SEL)
  51. #define BV_CLKCTRL_PLL0CTRL0_DIV_SEL__DEFAULT 0x0
  52. #define BV_CLKCTRL_PLL0CTRL0_DIV_SEL__LOWER 0x1
  53. #define BV_CLKCTRL_PLL0CTRL0_DIV_SEL__LOWEST 0x2
  54. #define BV_CLKCTRL_PLL0CTRL0_DIV_SEL__UNDEFINED 0x3
  55. #define BM_CLKCTRL_PLL0CTRL0_EN_USB_CLKS 0x00040000
  56. #define BM_CLKCTRL_PLL0CTRL0_POWER 0x00020000
  57. #define HW_CLKCTRL_PLL0CTRL1 (0x00000010)
  58. #define BM_CLKCTRL_PLL0CTRL1_LOCK 0x80000000
  59. #define BM_CLKCTRL_PLL0CTRL1_FORCE_LOCK 0x40000000
  60. #define BP_CLKCTRL_PLL0CTRL1_LOCK_COUNT 0
  61. #define BM_CLKCTRL_PLL0CTRL1_LOCK_COUNT 0x0000FFFF
  62. #define BF_CLKCTRL_PLL0CTRL1_LOCK_COUNT(v) \
  63. (((v) << 0) & BM_CLKCTRL_PLL0CTRL1_LOCK_COUNT)
  64. #define HW_CLKCTRL_PLL1CTRL0 (0x00000020)
  65. #define HW_CLKCTRL_PLL1CTRL0_SET (0x00000024)
  66. #define HW_CLKCTRL_PLL1CTRL0_CLR (0x00000028)
  67. #define HW_CLKCTRL_PLL1CTRL0_TOG (0x0000002c)
  68. #define BM_CLKCTRL_PLL1CTRL0_CLKGATEEMI 0x80000000
  69. #define BP_CLKCTRL_PLL1CTRL0_LFR_SEL 28
  70. #define BM_CLKCTRL_PLL1CTRL0_LFR_SEL 0x30000000
  71. #define BF_CLKCTRL_PLL1CTRL0_LFR_SEL(v) \
  72. (((v) << 28) & BM_CLKCTRL_PLL1CTRL0_LFR_SEL)
  73. #define BV_CLKCTRL_PLL1CTRL0_LFR_SEL__DEFAULT 0x0
  74. #define BV_CLKCTRL_PLL1CTRL0_LFR_SEL__TIMES_2 0x1
  75. #define BV_CLKCTRL_PLL1CTRL0_LFR_SEL__TIMES_05 0x2
  76. #define BV_CLKCTRL_PLL1CTRL0_LFR_SEL__UNDEFINED 0x3
  77. #define BP_CLKCTRL_PLL1CTRL0_CP_SEL 24
  78. #define BM_CLKCTRL_PLL1CTRL0_CP_SEL 0x03000000
  79. #define BF_CLKCTRL_PLL1CTRL0_CP_SEL(v) \
  80. (((v) << 24) & BM_CLKCTRL_PLL1CTRL0_CP_SEL)
  81. #define BV_CLKCTRL_PLL1CTRL0_CP_SEL__DEFAULT 0x0
  82. #define BV_CLKCTRL_PLL1CTRL0_CP_SEL__TIMES_2 0x1
  83. #define BV_CLKCTRL_PLL1CTRL0_CP_SEL__TIMES_05 0x2
  84. #define BV_CLKCTRL_PLL1CTRL0_CP_SEL__UNDEFINED 0x3
  85. #define BP_CLKCTRL_PLL1CTRL0_DIV_SEL 20
  86. #define BM_CLKCTRL_PLL1CTRL0_DIV_SEL 0x00300000
  87. #define BF_CLKCTRL_PLL1CTRL0_DIV_SEL(v) \
  88. (((v) << 20) & BM_CLKCTRL_PLL1CTRL0_DIV_SEL)
  89. #define BV_CLKCTRL_PLL1CTRL0_DIV_SEL__DEFAULT 0x0
  90. #define BV_CLKCTRL_PLL1CTRL0_DIV_SEL__LOWER 0x1
  91. #define BV_CLKCTRL_PLL1CTRL0_DIV_SEL__LOWEST 0x2
  92. #define BV_CLKCTRL_PLL1CTRL0_DIV_SEL__UNDEFINED 0x3
  93. #define BM_CLKCTRL_PLL1CTRL0_EN_USB_CLKS 0x00040000
  94. #define BM_CLKCTRL_PLL1CTRL0_POWER 0x00020000
  95. #define HW_CLKCTRL_PLL1CTRL1 (0x00000030)
  96. #define BM_CLKCTRL_PLL1CTRL1_LOCK 0x80000000
  97. #define BM_CLKCTRL_PLL1CTRL1_FORCE_LOCK 0x40000000
  98. #define BP_CLKCTRL_PLL1CTRL1_LOCK_COUNT 0
  99. #define BM_CLKCTRL_PLL1CTRL1_LOCK_COUNT 0x0000FFFF
  100. #define BF_CLKCTRL_PLL1CTRL1_LOCK_COUNT(v) \
  101. (((v) << 0) & BM_CLKCTRL_PLL1CTRL1_LOCK_COUNT)
  102. #define HW_CLKCTRL_PLL2CTRL0 (0x00000040)
  103. #define HW_CLKCTRL_PLL2CTRL0_SET (0x00000044)
  104. #define HW_CLKCTRL_PLL2CTRL0_CLR (0x00000048)
  105. #define HW_CLKCTRL_PLL2CTRL0_TOG (0x0000004c)
  106. #define BM_CLKCTRL_PLL2CTRL0_CLKGATE 0x80000000
  107. #define BP_CLKCTRL_PLL2CTRL0_LFR_SEL 28
  108. #define BM_CLKCTRL_PLL2CTRL0_LFR_SEL 0x30000000
  109. #define BF_CLKCTRL_PLL2CTRL0_LFR_SEL(v) \
  110. (((v) << 28) & BM_CLKCTRL_PLL2CTRL0_LFR_SEL)
  111. #define BM_CLKCTRL_PLL2CTRL0_HOLD_RING_OFF_B 0x04000000
  112. #define BP_CLKCTRL_PLL2CTRL0_CP_SEL 24
  113. #define BM_CLKCTRL_PLL2CTRL0_CP_SEL 0x03000000
  114. #define BF_CLKCTRL_PLL2CTRL0_CP_SEL(v) \
  115. (((v) << 24) & BM_CLKCTRL_PLL2CTRL0_CP_SEL)
  116. #define BM_CLKCTRL_PLL2CTRL0_POWER 0x00800000
  117. #define HW_CLKCTRL_CPU (0x00000050)
  118. #define HW_CLKCTRL_CPU_SET (0x00000054)
  119. #define HW_CLKCTRL_CPU_CLR (0x00000058)
  120. #define HW_CLKCTRL_CPU_TOG (0x0000005c)
  121. #define BM_CLKCTRL_CPU_BUSY_REF_XTAL 0x20000000
  122. #define BM_CLKCTRL_CPU_BUSY_REF_CPU 0x10000000
  123. #define BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN 0x04000000
  124. #define BP_CLKCTRL_CPU_DIV_XTAL 16
  125. #define BM_CLKCTRL_CPU_DIV_XTAL 0x03FF0000
  126. #define BF_CLKCTRL_CPU_DIV_XTAL(v) \
  127. (((v) << 16) & BM_CLKCTRL_CPU_DIV_XTAL)
  128. #define BM_CLKCTRL_CPU_INTERRUPT_WAIT 0x00001000
  129. #define BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN 0x00000400
  130. #define BP_CLKCTRL_CPU_DIV_CPU 0
  131. #define BM_CLKCTRL_CPU_DIV_CPU 0x0000003F
  132. #define BF_CLKCTRL_CPU_DIV_CPU(v) \
  133. (((v) << 0) & BM_CLKCTRL_CPU_DIV_CPU)
  134. #define HW_CLKCTRL_HBUS (0x00000060)
  135. #define HW_CLKCTRL_HBUS_SET (0x00000064)
  136. #define HW_CLKCTRL_HBUS_CLR (0x00000068)
  137. #define HW_CLKCTRL_HBUS_TOG (0x0000006c)
  138. #define BM_CLKCTRL_HBUS_ASM_BUSY 0x80000000
  139. #define BM_CLKCTRL_HBUS_DCP_AS_ENABLE 0x40000000
  140. #define BM_CLKCTRL_HBUS_PXP_AS_ENABLE 0x20000000
  141. #define BM_CLKCTRL_HBUS_ASM_EMIPORT_AS_ENABLE 0x08000000
  142. #define BM_CLKCTRL_HBUS_APBHDMA_AS_ENABLE 0x04000000
  143. #define BM_CLKCTRL_HBUS_APBXDMA_AS_ENABLE 0x02000000
  144. #define BM_CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE 0x01000000
  145. #define BM_CLKCTRL_HBUS_TRAFFIC_AS_ENABLE 0x00800000
  146. #define BM_CLKCTRL_HBUS_CPU_DATA_AS_ENABLE 0x00400000
  147. #define BM_CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE 0x00200000
  148. #define BM_CLKCTRL_HBUS_ASM_ENABLE 0x00100000
  149. #define BM_CLKCTRL_HBUS_AUTO_CLEAR_DIV_ENABLE 0x00080000
  150. #define BP_CLKCTRL_HBUS_SLOW_DIV 16
  151. #define BM_CLKCTRL_HBUS_SLOW_DIV 0x00070000
  152. #define BF_CLKCTRL_HBUS_SLOW_DIV(v) \
  153. (((v) << 16) & BM_CLKCTRL_HBUS_SLOW_DIV)
  154. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY1 0x0
  155. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY2 0x1
  156. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY4 0x2
  157. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY8 0x3
  158. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY16 0x4
  159. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY32 0x5
  160. #define BM_CLKCTRL_HBUS_DIV_FRAC_EN 0x00000020
  161. #define BP_CLKCTRL_HBUS_DIV 0
  162. #define BM_CLKCTRL_HBUS_DIV 0x0000001F
  163. #define BF_CLKCTRL_HBUS_DIV(v) \
  164. (((v) << 0) & BM_CLKCTRL_HBUS_DIV)
  165. #define HW_CLKCTRL_XBUS (0x00000070)
  166. #define BM_CLKCTRL_XBUS_BUSY 0x80000000
  167. #define BM_CLKCTRL_XBUS_AUTO_CLEAR_DIV_ENABLE 0x00000800
  168. #define BM_CLKCTRL_XBUS_DIV_FRAC_EN 0x00000400
  169. #define BP_CLKCTRL_XBUS_DIV 0
  170. #define BM_CLKCTRL_XBUS_DIV 0x000003FF
  171. #define BF_CLKCTRL_XBUS_DIV(v) \
  172. (((v) << 0) & BM_CLKCTRL_XBUS_DIV)
  173. #define HW_CLKCTRL_XTAL (0x00000080)
  174. #define HW_CLKCTRL_XTAL_SET (0x00000084)
  175. #define HW_CLKCTRL_XTAL_CLR (0x00000088)
  176. #define HW_CLKCTRL_XTAL_TOG (0x0000008c)
  177. #define BP_CLKCTRL_XTAL_UART_CLK_GATE 31
  178. #define BM_CLKCTRL_XTAL_UART_CLK_GATE 0x80000000
  179. #define BP_CLKCTRL_XTAL_PWM_CLK24M_GATE 29
  180. #define BM_CLKCTRL_XTAL_PWM_CLK24M_GATE 0x20000000
  181. #define BP_CLKCTRL_XTAL_TIMROT_CLK32K_GATE 26
  182. #define BM_CLKCTRL_XTAL_TIMROT_CLK32K_GATE 0x04000000
  183. #define BP_CLKCTRL_XTAL_DIV_UART 0
  184. #define BM_CLKCTRL_XTAL_DIV_UART 0x00000003
  185. #define BF_CLKCTRL_XTAL_DIV_UART(v) \
  186. (((v) << 0) & BM_CLKCTRL_XTAL_DIV_UART)
  187. #define HW_CLKCTRL_SSP0 (0x00000090)
  188. #define BP_CLKCTRL_SSP0_CLKGATE 31
  189. #define BM_CLKCTRL_SSP0_CLKGATE 0x80000000
  190. #define BM_CLKCTRL_SSP0_BUSY 0x20000000
  191. #define BM_CLKCTRL_SSP0_DIV_FRAC_EN 0x00000200
  192. #define BP_CLKCTRL_SSP0_DIV 0
  193. #define BM_CLKCTRL_SSP0_DIV 0x000001FF
  194. #define BF_CLKCTRL_SSP0_DIV(v) \
  195. (((v) << 0) & BM_CLKCTRL_SSP0_DIV)
  196. #define HW_CLKCTRL_SSP1 (0x000000a0)
  197. #define BP_CLKCTRL_SSP1_CLKGATE 31
  198. #define BM_CLKCTRL_SSP1_CLKGATE 0x80000000
  199. #define BM_CLKCTRL_SSP1_BUSY 0x20000000
  200. #define BM_CLKCTRL_SSP1_DIV_FRAC_EN 0x00000200
  201. #define BP_CLKCTRL_SSP1_DIV 0
  202. #define BM_CLKCTRL_SSP1_DIV 0x000001FF
  203. #define BF_CLKCTRL_SSP1_DIV(v) \
  204. (((v) << 0) & BM_CLKCTRL_SSP1_DIV)
  205. #define HW_CLKCTRL_SSP2 (0x000000b0)
  206. #define BP_CLKCTRL_SSP2_CLKGATE 31
  207. #define BM_CLKCTRL_SSP2_CLKGATE 0x80000000
  208. #define BM_CLKCTRL_SSP2_BUSY 0x20000000
  209. #define BM_CLKCTRL_SSP2_DIV_FRAC_EN 0x00000200
  210. #define BP_CLKCTRL_SSP2_DIV 0
  211. #define BM_CLKCTRL_SSP2_DIV 0x000001FF
  212. #define BF_CLKCTRL_SSP2_DIV(v) \
  213. (((v) << 0) & BM_CLKCTRL_SSP2_DIV)
  214. #define HW_CLKCTRL_SSP3 (0x000000c0)
  215. #define BP_CLKCTRL_SSP3_CLKGATE 31
  216. #define BM_CLKCTRL_SSP3_CLKGATE 0x80000000
  217. #define BM_CLKCTRL_SSP3_BUSY 0x20000000
  218. #define BM_CLKCTRL_SSP3_DIV_FRAC_EN 0x00000200
  219. #define BP_CLKCTRL_SSP3_DIV 0
  220. #define BM_CLKCTRL_SSP3_DIV 0x000001FF
  221. #define BF_CLKCTRL_SSP3_DIV(v) \
  222. (((v) << 0) & BM_CLKCTRL_SSP3_DIV)
  223. #define HW_CLKCTRL_GPMI (0x000000d0)
  224. #define BP_CLKCTRL_GPMI_CLKGATE 31
  225. #define BM_CLKCTRL_GPMI_CLKGATE 0x80000000
  226. #define BM_CLKCTRL_GPMI_BUSY 0x20000000
  227. #define BM_CLKCTRL_GPMI_DIV_FRAC_EN 0x00000400
  228. #define BP_CLKCTRL_GPMI_DIV 0
  229. #define BM_CLKCTRL_GPMI_DIV 0x000003FF
  230. #define BF_CLKCTRL_GPMI_DIV(v) \
  231. (((v) << 0) & BM_CLKCTRL_GPMI_DIV)
  232. #define HW_CLKCTRL_SPDIF (0x000000e0)
  233. #define BP_CLKCTRL_SPDIF_CLKGATE 31
  234. #define BM_CLKCTRL_SPDIF_CLKGATE 0x80000000
  235. #define HW_CLKCTRL_EMI (0x000000f0)
  236. #define BP_CLKCTRL_EMI_CLKGATE 31
  237. #define BM_CLKCTRL_EMI_CLKGATE 0x80000000
  238. #define BM_CLKCTRL_EMI_SYNC_MODE_EN 0x40000000
  239. #define BM_CLKCTRL_EMI_BUSY_REF_XTAL 0x20000000
  240. #define BM_CLKCTRL_EMI_BUSY_REF_EMI 0x10000000
  241. #define BM_CLKCTRL_EMI_BUSY_REF_CPU 0x08000000
  242. #define BM_CLKCTRL_EMI_BUSY_SYNC_MODE 0x04000000
  243. #define BM_CLKCTRL_EMI_BUSY_DCC_RESYNC 0x00020000
  244. #define BM_CLKCTRL_EMI_DCC_RESYNC_ENABLE 0x00010000
  245. #define BP_CLKCTRL_EMI_DIV_XTAL 8
  246. #define BM_CLKCTRL_EMI_DIV_XTAL 0x00000F00
  247. #define BF_CLKCTRL_EMI_DIV_XTAL(v) \
  248. (((v) << 8) & BM_CLKCTRL_EMI_DIV_XTAL)
  249. #define BP_CLKCTRL_EMI_DIV_EMI 0
  250. #define BM_CLKCTRL_EMI_DIV_EMI 0x0000003F
  251. #define BF_CLKCTRL_EMI_DIV_EMI(v) \
  252. (((v) << 0) & BM_CLKCTRL_EMI_DIV_EMI)
  253. #define HW_CLKCTRL_SAIF0 (0x00000100)
  254. #define BP_CLKCTRL_SAIF0_CLKGATE 31
  255. #define BM_CLKCTRL_SAIF0_CLKGATE 0x80000000
  256. #define BM_CLKCTRL_SAIF0_BUSY 0x20000000
  257. #define BM_CLKCTRL_SAIF0_DIV_FRAC_EN 0x00010000
  258. #define BP_CLKCTRL_SAIF0_DIV 0
  259. #define BM_CLKCTRL_SAIF0_DIV 0x0000FFFF
  260. #define BF_CLKCTRL_SAIF0_DIV(v) \
  261. (((v) << 0) & BM_CLKCTRL_SAIF0_DIV)
  262. #define HW_CLKCTRL_SAIF1 (0x00000110)
  263. #define BP_CLKCTRL_SAIF1_CLKGATE 31
  264. #define BM_CLKCTRL_SAIF1_CLKGATE 0x80000000
  265. #define BM_CLKCTRL_SAIF1_BUSY 0x20000000
  266. #define BM_CLKCTRL_SAIF1_DIV_FRAC_EN 0x00010000
  267. #define BP_CLKCTRL_SAIF1_DIV 0
  268. #define BM_CLKCTRL_SAIF1_DIV 0x0000FFFF
  269. #define BF_CLKCTRL_SAIF1_DIV(v) \
  270. (((v) << 0) & BM_CLKCTRL_SAIF1_DIV)
  271. #define HW_CLKCTRL_DIS_LCDIF (0x00000120)
  272. #define BP_CLKCTRL_DIS_LCDIF_CLKGATE 31
  273. #define BM_CLKCTRL_DIS_LCDIF_CLKGATE 0x80000000
  274. #define BM_CLKCTRL_DIS_LCDIF_BUSY 0x20000000
  275. #define BM_CLKCTRL_DIS_LCDIF_DIV_FRAC_EN 0x00002000
  276. #define BP_CLKCTRL_DIS_LCDIF_DIV 0
  277. #define BM_CLKCTRL_DIS_LCDIF_DIV 0x00001FFF
  278. #define BF_CLKCTRL_DIS_LCDIF_DIV(v) \
  279. (((v) << 0) & BM_CLKCTRL_DIS_LCDIF_DIV)
  280. #define HW_CLKCTRL_ETM (0x00000130)
  281. #define BM_CLKCTRL_ETM_CLKGATE 0x80000000
  282. #define BM_CLKCTRL_ETM_BUSY 0x20000000
  283. #define BM_CLKCTRL_ETM_DIV_FRAC_EN 0x00000080
  284. #define BP_CLKCTRL_ETM_DIV 0
  285. #define BM_CLKCTRL_ETM_DIV 0x0000007F
  286. #define BF_CLKCTRL_ETM_DIV(v) \
  287. (((v) << 0) & BM_CLKCTRL_ETM_DIV)
  288. #define HW_CLKCTRL_ENET (0x00000140)
  289. #define BM_CLKCTRL_ENET_SLEEP 0x80000000
  290. #define BP_CLKCTRL_ENET_DISABLE 30
  291. #define BM_CLKCTRL_ENET_DISABLE 0x40000000
  292. #define BM_CLKCTRL_ENET_STATUS 0x20000000
  293. #define BM_CLKCTRL_ENET_BUSY_TIME 0x08000000
  294. #define BP_CLKCTRL_ENET_DIV_TIME 21
  295. #define BM_CLKCTRL_ENET_DIV_TIME 0x07E00000
  296. #define BF_CLKCTRL_ENET_DIV_TIME(v) \
  297. (((v) << 21) & BM_CLKCTRL_ENET_DIV_TIME)
  298. #define BM_CLKCTRL_ENET_BUSY 0x08000000
  299. #define BP_CLKCTRL_ENET_DIV 21
  300. #define BM_CLKCTRL_ENET_DIV 0x07E00000
  301. #define BF_CLKCTRL_ENET_DIV(v) \
  302. (((v) << 21) & BM_CLKCTRL_ENET_DIV)
  303. #define BP_CLKCTRL_ENET_TIME_SEL 19
  304. #define BM_CLKCTRL_ENET_TIME_SEL 0x00180000
  305. #define BF_CLKCTRL_ENET_TIME_SEL(v) \
  306. (((v) << 19) & BM_CLKCTRL_ENET_TIME_SEL)
  307. #define BV_CLKCTRL_ENET_TIME_SEL__XTAL 0x0
  308. #define BV_CLKCTRL_ENET_TIME_SEL__PLL 0x1
  309. #define BV_CLKCTRL_ENET_TIME_SEL__RMII_CLK 0x2
  310. #define BV_CLKCTRL_ENET_TIME_SEL__UNDEFINED 0x3
  311. #define BM_CLKCTRL_ENET_CLK_OUT_EN 0x00040000
  312. #define BM_CLKCTRL_ENET_RESET_BY_SW_CHIP 0x00020000
  313. #define BM_CLKCTRL_ENET_RESET_BY_SW 0x00010000
  314. #define HW_CLKCTRL_HSADC (0x00000150)
  315. #define BM_CLKCTRL_HSADC_RESETB 0x40000000
  316. #define BP_CLKCTRL_HSADC_FREQDIV 28
  317. #define BM_CLKCTRL_HSADC_FREQDIV 0x30000000
  318. #define BF_CLKCTRL_HSADC_FREQDIV(v) \
  319. (((v) << 28) & BM_CLKCTRL_HSADC_FREQDIV)
  320. #define HW_CLKCTRL_FLEXCAN (0x00000160)
  321. #define BP_CLKCTRL_FLEXCAN_STOP_CAN0 30
  322. #define BM_CLKCTRL_FLEXCAN_STOP_CAN0 0x40000000
  323. #define BM_CLKCTRL_FLEXCAN_CAN0_STATUS 0x20000000
  324. #define BP_CLKCTRL_FLEXCAN_STOP_CAN1 28
  325. #define BM_CLKCTRL_FLEXCAN_STOP_CAN1 0x10000000
  326. #define BM_CLKCTRL_FLEXCAN_CAN1_STATUS 0x08000000
  327. #define HW_CLKCTRL_FRAC0 (0x000001b0)
  328. #define HW_CLKCTRL_FRAC0_SET (0x000001b4)
  329. #define HW_CLKCTRL_FRAC0_CLR (0x000001b8)
  330. #define HW_CLKCTRL_FRAC0_TOG (0x000001bc)
  331. #define BP_CLKCTRL_FRAC0_CLKGATEIO0 31
  332. #define BM_CLKCTRL_FRAC0_CLKGATEIO0 0x80000000
  333. #define BM_CLKCTRL_FRAC0_IO0_STABLE 0x40000000
  334. #define BP_CLKCTRL_FRAC0_IO0FRAC 24
  335. #define BM_CLKCTRL_FRAC0_IO0FRAC 0x3F000000
  336. #define BF_CLKCTRL_FRAC0_IO0FRAC(v) \
  337. (((v) << 24) & BM_CLKCTRL_FRAC0_IO0FRAC)
  338. #define BP_CLKCTRL_FRAC0_CLKGATEIO1 23
  339. #define BM_CLKCTRL_FRAC0_CLKGATEIO1 0x00800000
  340. #define BM_CLKCTRL_FRAC0_IO1_STABLE 0x00400000
  341. #define BP_CLKCTRL_FRAC0_IO1FRAC 16
  342. #define BM_CLKCTRL_FRAC0_IO1FRAC 0x003F0000
  343. #define BF_CLKCTRL_FRAC0_IO1FRAC(v) \
  344. (((v) << 16) & BM_CLKCTRL_FRAC0_IO1FRAC)
  345. #define BP_CLKCTRL_FRAC0_CLKGATEEMI 15
  346. #define BM_CLKCTRL_FRAC0_CLKGATEEMI 0x00008000
  347. #define BM_CLKCTRL_FRAC0_EMI_STABLE 0x00004000
  348. #define BP_CLKCTRL_FRAC0_EMIFRAC 8
  349. #define BM_CLKCTRL_FRAC0_EMIFRAC 0x00003F00
  350. #define BF_CLKCTRL_FRAC0_EMIFRAC(v) \
  351. (((v) << 8) & BM_CLKCTRL_FRAC0_EMIFRAC)
  352. #define BP_CLKCTRL_FRAC0_CLKGATECPU 7
  353. #define BM_CLKCTRL_FRAC0_CLKGATECPU 0x00000080
  354. #define BM_CLKCTRL_FRAC0_CPU_STABLE 0x00000040
  355. #define BP_CLKCTRL_FRAC0_CPUFRAC 0
  356. #define BM_CLKCTRL_FRAC0_CPUFRAC 0x0000003F
  357. #define BF_CLKCTRL_FRAC0_CPUFRAC(v) \
  358. (((v) << 0) & BM_CLKCTRL_FRAC0_CPUFRAC)
  359. #define HW_CLKCTRL_FRAC1 (0x000001c0)
  360. #define HW_CLKCTRL_FRAC1_SET (0x000001c4)
  361. #define HW_CLKCTRL_FRAC1_CLR (0x000001c8)
  362. #define HW_CLKCTRL_FRAC1_TOG (0x000001cc)
  363. #define BP_CLKCTRL_FRAC1_CLKGATEGPMI 23
  364. #define BM_CLKCTRL_FRAC1_CLKGATEGPMI 0x00800000
  365. #define BM_CLKCTRL_FRAC1_GPMI_STABLE 0x00400000
  366. #define BP_CLKCTRL_FRAC1_GPMIFRAC 16
  367. #define BM_CLKCTRL_FRAC1_GPMIFRAC 0x003F0000
  368. #define BF_CLKCTRL_FRAC1_GPMIFRAC(v) \
  369. (((v) << 16) & BM_CLKCTRL_FRAC1_GPMIFRAC)
  370. #define BP_CLKCTRL_FRAC1_CLKGATEHSADC 15
  371. #define BM_CLKCTRL_FRAC1_CLKGATEHSADC 0x00008000
  372. #define BM_CLKCTRL_FRAC1_HSADC_STABLE 0x00004000
  373. #define BP_CLKCTRL_FRAC1_HSADCFRAC 8
  374. #define BM_CLKCTRL_FRAC1_HSADCFRAC 0x00003F00
  375. #define BF_CLKCTRL_FRAC1_HSADCFRAC(v) \
  376. (((v) << 8) & BM_CLKCTRL_FRAC1_HSADCFRAC)
  377. #define BP_CLKCTRL_FRAC1_CLKGATEPIX 7
  378. #define BM_CLKCTRL_FRAC1_CLKGATEPIX 0x00000080
  379. #define BM_CLKCTRL_FRAC1_PIX_STABLE 0x00000040
  380. #define BP_CLKCTRL_FRAC1_PIXFRAC 0
  381. #define BM_CLKCTRL_FRAC1_PIXFRAC 0x0000003F
  382. #define BF_CLKCTRL_FRAC1_PIXFRAC(v) \
  383. (((v) << 0) & BM_CLKCTRL_FRAC1_PIXFRAC)
  384. #define HW_CLKCTRL_CLKSEQ (0x000001d0)
  385. #define HW_CLKCTRL_CLKSEQ_SET (0x000001d4)
  386. #define HW_CLKCTRL_CLKSEQ_CLR (0x000001d8)
  387. #define HW_CLKCTRL_CLKSEQ_TOG (0x000001dc)
  388. #define BM_CLKCTRL_CLKSEQ_BYPASS_CPU 0x00040000
  389. #define BM_CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF 0x00004000
  390. #define BV_CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF__BYPASS 0x1
  391. #define BV_CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF__PFD 0x0
  392. #define BM_CLKCTRL_CLKSEQ_BYPASS_ETM 0x00000100
  393. #define BM_CLKCTRL_CLKSEQ_BYPASS_EMI 0x00000080
  394. #define BM_CLKCTRL_CLKSEQ_BYPASS_SSP3 0x00000040
  395. #define BM_CLKCTRL_CLKSEQ_BYPASS_SSP2 0x00000020
  396. #define BM_CLKCTRL_CLKSEQ_BYPASS_SSP1 0x00000010
  397. #define BM_CLKCTRL_CLKSEQ_BYPASS_SSP0 0x00000008
  398. #define BM_CLKCTRL_CLKSEQ_BYPASS_GPMI 0x00000004
  399. #define BM_CLKCTRL_CLKSEQ_BYPASS_SAIF1 0x00000002
  400. #define BM_CLKCTRL_CLKSEQ_BYPASS_SAIF0 0x00000001
  401. #define HW_CLKCTRL_RESET (0x000001e0)
  402. #define BM_CLKCTRL_RESET_WDOG_POR_DISABLE 0x00000020
  403. #define BM_CLKCTRL_RESET_EXTERNAL_RESET_ENABLE 0x00000010
  404. #define BM_CLKCTRL_RESET_THERMAL_RESET_ENABLE 0x00000008
  405. #define BM_CLKCTRL_RESET_THERMAL_RESET_DEFAULT 0x00000004
  406. #define BM_CLKCTRL_RESET_CHIP 0x00000002
  407. #define BM_CLKCTRL_RESET_DIG 0x00000001
  408. #define HW_CLKCTRL_STATUS (0x000001f0)
  409. #define BP_CLKCTRL_STATUS_CPU_LIMIT 30
  410. #define BM_CLKCTRL_STATUS_CPU_LIMIT 0xC0000000
  411. #define BF_CLKCTRL_STATUS_CPU_LIMIT(v) \
  412. (((v) << 30) & BM_CLKCTRL_STATUS_CPU_LIMIT)
  413. #define HW_CLKCTRL_VERSION (0x00000200)
  414. #define BP_CLKCTRL_VERSION_MAJOR 24
  415. #define BM_CLKCTRL_VERSION_MAJOR 0xFF000000
  416. #define BF_CLKCTRL_VERSION_MAJOR(v) \
  417. (((v) << 24) & BM_CLKCTRL_VERSION_MAJOR)
  418. #define BP_CLKCTRL_VERSION_MINOR 16
  419. #define BM_CLKCTRL_VERSION_MINOR 0x00FF0000
  420. #define BF_CLKCTRL_VERSION_MINOR(v) \
  421. (((v) << 16) & BM_CLKCTRL_VERSION_MINOR)
  422. #define BP_CLKCTRL_VERSION_STEP 0
  423. #define BM_CLKCTRL_VERSION_STEP 0x0000FFFF
  424. #define BF_CLKCTRL_VERSION_STEP(v) \
  425. (((v) << 0) & BM_CLKCTRL_VERSION_STEP)
  426. #endif /* __REGS_CLKCTRL_MX28_H__ */