sirc-fsm9xxx.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /* Copyright (c) 2010-2011, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/io.h>
  13. #include <linux/irq.h>
  14. #include <linux/interrupt.h>
  15. #include <asm/irq.h>
  16. #include "sirc.h"
  17. static unsigned int sirc_int_enable[2];
  18. static struct sirc_regs_t sirc_regs = {
  19. .int_enable = SPSS_SIRC_INT_ENABLE,
  20. .int_type = SPSS_SIRC_INT_TYPE,
  21. .int_polarity = SPSS_SIRC_INT_POLARITY,
  22. .int_clear = SPSS_SIRC_INT_CLEAR,
  23. };
  24. static inline void sirc_get_group_offset_mask(unsigned int irq,
  25. unsigned int *group, unsigned int *offset, unsigned int *mask)
  26. {
  27. *group = 0;
  28. *offset = irq - FIRST_SIRC_IRQ;
  29. if (*offset >= NR_SIRC_IRQS_GROUPA) {
  30. *group = 1;
  31. *offset -= NR_SIRC_IRQS_GROUPA;
  32. }
  33. *mask = 1 << *offset;
  34. }
  35. static void sirc_irq_mask(struct irq_data *d)
  36. {
  37. void *reg_enable;
  38. unsigned int group, offset, mask;
  39. unsigned int val;
  40. sirc_get_group_offset_mask(d->irq, &group, &offset, &mask);
  41. reg_enable = sirc_regs.int_enable + group * 4;
  42. val = __raw_readl(reg_enable);
  43. __raw_writel(val & ~mask, reg_enable);
  44. sirc_int_enable[group] &= ~mask;
  45. mb();
  46. }
  47. static void sirc_irq_unmask(struct irq_data *d)
  48. {
  49. void *reg_enable;
  50. void *reg_clear;
  51. unsigned int group, offset, mask;
  52. unsigned int val;
  53. sirc_get_group_offset_mask(d->irq, &group, &offset, &mask);
  54. if (irq_desc[d->irq].handle_irq == handle_level_irq) {
  55. reg_clear = sirc_regs.int_clear + group * 4;
  56. __raw_writel(mask, reg_clear);
  57. }
  58. reg_enable = sirc_regs.int_enable + group * 4;
  59. val = __raw_readl(reg_enable);
  60. __raw_writel(val | mask, reg_enable);
  61. sirc_int_enable[group] |= mask;
  62. mb();
  63. }
  64. static void sirc_irq_ack(struct irq_data *d)
  65. {
  66. void *reg_clear;
  67. unsigned int group, offset, mask;
  68. sirc_get_group_offset_mask(d->irq, &group, &offset, &mask);
  69. reg_clear = sirc_regs.int_clear + group * 4;
  70. __raw_writel(mask, reg_clear);
  71. }
  72. static int sirc_irq_set_wake(struct irq_data *d, unsigned int on)
  73. {
  74. return 0;
  75. }
  76. static int sirc_irq_set_type(struct irq_data *d, unsigned int flow_type)
  77. {
  78. void *reg_polarity, *reg_type;
  79. unsigned int group, offset, mask;
  80. unsigned int val;
  81. sirc_get_group_offset_mask(d->irq, &group, &offset, &mask);
  82. reg_polarity = sirc_regs.int_polarity + group * 4;
  83. val = __raw_readl(reg_polarity);
  84. if (flow_type & (IRQF_TRIGGER_LOW | IRQF_TRIGGER_FALLING))
  85. val &= ~mask;
  86. else
  87. val |= mask;
  88. __raw_writel(val, reg_polarity);
  89. reg_type = sirc_regs.int_type + group * 4;
  90. val = __raw_readl(reg_type);
  91. if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
  92. val |= mask;
  93. irq_desc[d->irq].handle_irq = handle_edge_irq;
  94. } else {
  95. val &= ~mask;
  96. irq_desc[d->irq].handle_irq = handle_level_irq;
  97. }
  98. __raw_writel(val, reg_type);
  99. return 0;
  100. }
  101. /* Finds the pending interrupt on the passed cascade irq and redrives it */
  102. static void sirc_irq_handler(unsigned int irq, struct irq_desc *desc)
  103. {
  104. unsigned int sirq;
  105. for (;;) {
  106. sirq = __raw_readl(SPSS_SIRC_VEC_INDEX_RD);
  107. if (sirq >= NR_SIRC_IRQS)
  108. break;
  109. generic_handle_irq(sirq + FIRST_SIRC_IRQ);
  110. }
  111. irq_desc_get_chip(desc)->irq_ack(irq_get_irq_data(irq));
  112. }
  113. static struct irq_chip sirc_irq_chip = {
  114. .name = "sirc",
  115. .irq_ack = sirc_irq_ack,
  116. .irq_mask = sirc_irq_mask,
  117. .irq_unmask = sirc_irq_unmask,
  118. .irq_set_wake = sirc_irq_set_wake,
  119. .irq_set_type = sirc_irq_set_type,
  120. };
  121. void __init msm_init_sirc(void)
  122. {
  123. int i;
  124. sirc_int_enable[0] = 0;
  125. sirc_int_enable[1] = 0;
  126. for (i = FIRST_SIRC_IRQ; i <= LAST_SIRC_IRQ; i++) {
  127. irq_set_chip_and_handler(i, &sirc_irq_chip, handle_edge_irq);
  128. set_irq_flags(i, IRQF_VALID);
  129. }
  130. irq_set_chained_handler(INT_SIRC_0, sirc_irq_handler);
  131. irq_set_irq_wake(INT_SIRC_0, 1);
  132. }