1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187 |
- /* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 and
- * only version 2 as published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- */
- #include <linux/kernel.h>
- #include <linux/platform_device.h>
- #include <linux/regulator/machine.h>
- #include <linux/regulator/consumer.h>
- #include <linux/msm_ion.h>
- #include <mach/irqs.h>
- #include <mach/dma.h>
- #include <asm/mach/mmc.h>
- #include <asm/clkdev.h>
- #include <mach/kgsl.h>
- #include <linux/msm_rotator.h>
- #include <mach/msm_hsusb.h>
- #include "footswitch.h"
- #include "clock.h"
- #include "clock-rpm.h"
- #include "clock-voter.h"
- #include "devices.h"
- #include "devices-msm8x60.h"
- #include <linux/dma-mapping.h>
- #include <linux/irq.h>
- #include <linux/clk.h>
- #include <asm/hardware/gic.h>
- #include <asm/mach-types.h>
- #include <asm/clkdev.h>
- #include <mach/msm_serial_hs_lite.h>
- #include <mach/msm_bus.h>
- #include <mach/msm_bus_board.h>
- #include <mach/socinfo.h>
- #include <mach/msm_memtypes.h>
- #include <mach/msm_tsif.h>
- #include <mach/scm-io.h>
- #ifdef CONFIG_MSM_DSPS
- #include <mach/msm_dsps.h>
- #endif
- #include <linux/gpio.h>
- #include <linux/delay.h>
- #include <mach/mdm.h>
- #include <mach/rpm.h>
- #include <mach/board.h>
- #include <sound/apr_audio.h>
- #include "rpm_log.h"
- #include "rpm_stats.h"
- #include <mach/mpm.h>
- #include "msm_watchdog.h"
- #include <mach/iommu_domains.h>
- /* Address of GSBI blocks */
- #define MSM_GSBI1_PHYS 0x16000000
- #define MSM_GSBI2_PHYS 0x16100000
- #define MSM_GSBI3_PHYS 0x16200000
- #define MSM_GSBI4_PHYS 0x16300000
- #define MSM_GSBI5_PHYS 0x16400000
- #define MSM_GSBI6_PHYS 0x16500000
- #define MSM_GSBI7_PHYS 0x16600000
- #define MSM_GSBI8_PHYS 0x19800000
- #define MSM_GSBI9_PHYS 0x19900000
- #define MSM_GSBI10_PHYS 0x19A00000
- #define MSM_GSBI11_PHYS 0x19B00000
- #define MSM_GSBI12_PHYS 0x19C00000
- /* GSBI QUPe devices */
- #define MSM_GSBI1_QUP_PHYS 0x16080000
- #define MSM_GSBI2_QUP_PHYS 0x16180000
- #define MSM_GSBI3_QUP_PHYS 0x16280000
- #define MSM_GSBI4_QUP_PHYS 0x16380000
- #define MSM_GSBI5_QUP_PHYS 0x16480000
- #define MSM_GSBI6_QUP_PHYS 0x16580000
- #define MSM_GSBI7_QUP_PHYS 0x16680000
- #define MSM_GSBI8_QUP_PHYS 0x19880000
- #define MSM_GSBI9_QUP_PHYS 0x19980000
- #define MSM_GSBI10_QUP_PHYS 0x19A80000
- #define MSM_GSBI11_QUP_PHYS 0x19B80000
- #define MSM_GSBI12_QUP_PHYS 0x19C80000
- /* GSBI UART devices */
- #define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
- #define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
- #define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
- #define MSM_UART2DM_PHYS 0x19C40000
- #define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
- #define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
- #define TCSR_BASE_PHYS 0x16b00000
- /* PRNG device */
- #define MSM_PRNG_PHYS 0x16C00000
- #define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
- #define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
- static struct resource msm_gpio_resources[] = {
- {
- .start = TLMM_MSM_SUMMARY_IRQ,
- .end = TLMM_MSM_SUMMARY_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct msm_gpio_pdata msm8660_gpio_pdata = {
- .ngpio = 173,
- .direct_connect_irqs = 10,
- };
- struct platform_device msm_gpio_device = {
- .name = "msmgpio",
- .id = -1,
- .num_resources = ARRAY_SIZE(msm_gpio_resources),
- .resource = msm_gpio_resources,
- .dev.platform_data = &msm8660_gpio_pdata,
- };
- static void charm_ap2mdm_kpdpwr_on(void)
- {
- gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
- gpio_direction_output(AP2MDM_KPDPWR_N, 1);
- }
- static void charm_ap2mdm_kpdpwr_off(void)
- {
- int i;
- gpio_direction_output(AP2MDM_ERRFATAL, 1);
- for (i = 20; i > 0; i--) {
- if (gpio_get_value(MDM2AP_STATUS) == 0)
- break;
- msleep(100);
- }
- gpio_direction_output(AP2MDM_ERRFATAL, 0);
- if (i == 0) {
- pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
- of the charm modem.\n", __func__);
- gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
- /*
- * Currently, there is a debounce timer on the charm PMIC. It is
- * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
- * for the reset to fully take place. Sleep here to ensure the
- * reset has occured before the function exits.
- */
- msleep(4000);
- gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
- }
- }
- static struct resource charm_resources[] = {
- /* MDM2AP_ERRFATAL */
- {
- .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
- .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
- .flags = IORESOURCE_IRQ,
- },
- /* MDM2AP_STATUS */
- {
- .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
- .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
- .flags = IORESOURCE_IRQ,
- }
- };
- static struct charm_platform_data mdm_platform_data = {
- .charm_modem_on = charm_ap2mdm_kpdpwr_on,
- .charm_modem_off = charm_ap2mdm_kpdpwr_off,
- };
- struct platform_device msm_charm_modem = {
- .name = "charm_modem",
- .id = -1,
- .num_resources = ARRAY_SIZE(charm_resources),
- .resource = charm_resources,
- .dev = {
- .platform_data = &mdm_platform_data,
- },
- };
- struct platform_device msm8x60_device_acpuclk = {
- .name = "acpuclk-8x60",
- .id = -1,
- };
- #ifdef CONFIG_MSM_DSPS
- #define GSBI12_DEV (&msm_dsps_device.dev)
- #else
- #define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
- #endif
- void __init msm8x60_init_irq(void)
- {
- struct msm_mpm_device_data *data = NULL;
- #ifdef CONFIG_MSM_MPM
- data = &msm8660_mpm_dev_data;
- #endif
- msm_mpm_irq_extn_init(data);
- gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
- }
- #define MSM_LPASS_QDSP6SS_PHYS 0x28800000
- #define MSM_LPASS_QDSP6SS_WDOG_PHYS 0x28882000
- #define MSM_LPASS_QDSP6SS_IM_PHYS 0x288A0000
- static struct resource msm_8660_q6_resources[] = {
- {
- .start = MSM_LPASS_QDSP6SS_PHYS,
- .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = MSM_LPASS_QDSP6SS_IM_PHYS,
- .end = MSM_LPASS_QDSP6SS_IM_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = MSM_LPASS_QDSP6SS_WDOG_PHYS,
- .end = MSM_LPASS_QDSP6SS_WDOG_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = 0x00900000,
- .end = 0x00900000 + SZ_16K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = LPASS_Q6SS_WDOG_EXPIRED,
- .end = LPASS_Q6SS_WDOG_EXPIRED,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct platform_device msm_pil_q6v3 = {
- .name = "pil_qdsp6v3",
- .id = -1,
- .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
- .resource = msm_8660_q6_resources,
- };
- #define MSM_MSS_REGS_PHYS 0x10200000
- #define MSM_MSS_WDOG_PHYS 0x10020000
- static struct resource msm_8660_modem_resources[] = {
- {
- .start = MSM_MSS_REGS_PHYS,
- .end = MSM_MSS_REGS_PHYS + SZ_256 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = MSM_MSS_WDOG_PHYS,
- .end = MSM_MSS_WDOG_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = 0x00900000,
- .end = 0x00900000 + SZ_16K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = MARM_WDOG_EXPIRED,
- .end = MARM_WDOG_EXPIRED,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct platform_device msm_pil_modem = {
- .name = "pil_modem",
- .id = -1,
- .num_resources = ARRAY_SIZE(msm_8660_modem_resources),
- .resource = msm_8660_modem_resources,
- };
- struct platform_device msm_pil_tzapps = {
- .name = "pil_tzapps",
- .id = -1,
- };
- static struct resource msm_pil_dsps_resources[] = {
- {
- .start = 0x00900000,
- .end = 0x00900000 + SZ_16K - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_pil_dsps = {
- .name = "pil_dsps",
- .id = -1,
- .resource = msm_pil_dsps_resources,
- .num_resources = ARRAY_SIZE(msm_pil_dsps_resources),
- .dev.platform_data = "dsps",
- };
- struct platform_device msm_pil_vidc = {
- .name = "pil_vidc",
- .id = -1,
- };
- static struct resource msm_uart1_dm_resources[] = {
- {
- .start = MSM_UART1DM_PHYS,
- .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = INT_UART1DM_IRQ,
- .end = INT_UART1DM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- /* GSBI6 is UARTDM1 */
- .start = MSM_GSBI6_PHYS,
- .end = MSM_GSBI6_PHYS + 4 - 1,
- .name = "gsbi_resource",
- .flags = IORESOURCE_MEM,
- },
- {
- .start = DMOV_HSUART1_TX_CHAN,
- .end = DMOV_HSUART1_RX_CHAN,
- .name = "uartdm_channels",
- .flags = IORESOURCE_DMA,
- },
- {
- .start = DMOV_HSUART1_TX_CRCI,
- .end = DMOV_HSUART1_RX_CRCI,
- .name = "uartdm_crci",
- .flags = IORESOURCE_DMA,
- },
- };
- static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
- struct platform_device msm_device_uart_dm1 = {
- .name = "msm_serial_hs",
- .id = 0,
- .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
- .resource = msm_uart1_dm_resources,
- .dev = {
- .dma_mask = &msm_uart_dm1_dma_mask,
- .coherent_dma_mask = DMA_BIT_MASK(32),
- },
- };
- static struct resource msm_uart3_dm_resources[] = {
- {
- .start = MSM_UART3DM_PHYS,
- .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
- .name = "uartdm_resource",
- .flags = IORESOURCE_MEM,
- },
- {
- .start = INT_UART3DM_IRQ,
- .end = INT_UART3DM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- .start = MSM_GSBI3_PHYS,
- .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
- .name = "gsbi_resource",
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_device_uart_dm3 = {
- .name = "msm_serial_hsl",
- .id = 2,
- .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
- .resource = msm_uart3_dm_resources,
- };
- static struct resource msm_uart12_dm_resources[] = {
- {
- .start = MSM_UART2DM_PHYS,
- .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
- .name = "uartdm_resource",
- .flags = IORESOURCE_MEM,
- },
- {
- .start = INT_UART2DM_IRQ,
- .end = INT_UART2DM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- /* GSBI 12 is UARTDM2 */
- .start = MSM_GSBI12_PHYS,
- .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
- .name = "gsbi_resource",
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_device_uart_dm12 = {
- .name = "msm_serial_hsl",
- .id = 0,
- .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
- .resource = msm_uart12_dm_resources,
- };
- #ifdef CONFIG_MSM_GSBI9_UART
- static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
- .config_gpio = 1,
- .uart_tx_gpio = 67,
- .uart_rx_gpio = 66,
- .line = 1,
- .set_uart_clk_zero = true,
- };
- static struct resource msm_uart_gsbi9_resources[] = {
- {
- .start = MSM_UART9DM_PHYS,
- .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
- .name = "uartdm_resource",
- .flags = IORESOURCE_MEM,
- },
- {
- .start = INT_UART9DM_IRQ,
- .end = INT_UART9DM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- /* GSBI 9 is UART_GSBI9 */
- .start = MSM_GSBI9_PHYS,
- .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
- .name = "gsbi_resource",
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device *msm_device_uart_gsbi9;
- struct platform_device *msm_add_gsbi9_uart(void)
- {
- return platform_device_register_resndata(NULL, "msm_serial_hsl",
- 1, msm_uart_gsbi9_resources,
- ARRAY_SIZE(msm_uart_gsbi9_resources),
- &uart_gsbi9_pdata,
- sizeof(uart_gsbi9_pdata));
- }
- #endif
- static struct resource gsbi3_qup_i2c_resources[] = {
- {
- .name = "qup_phys_addr",
- .start = MSM_GSBI3_QUP_PHYS,
- .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_qup_i2c_addr",
- .start = MSM_GSBI3_PHYS,
- .end = MSM_GSBI3_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "qup_err_intr",
- .start = GSBI3_QUP_IRQ,
- .end = GSBI3_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- .name = "i2c_clk",
- .start = 44,
- .end = 44,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "i2c_sda",
- .start = 43,
- .end = 43,
- .flags = IORESOURCE_IO,
- },
- };
- static struct resource gsbi4_qup_i2c_resources[] = {
- {
- .name = "qup_phys_addr",
- .start = MSM_GSBI4_QUP_PHYS,
- .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_qup_i2c_addr",
- .start = MSM_GSBI4_PHYS,
- .end = MSM_GSBI4_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "qup_err_intr",
- .start = GSBI4_QUP_IRQ,
- .end = GSBI4_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct resource gsbi7_qup_i2c_resources[] = {
- {
- .name = "qup_phys_addr",
- .start = MSM_GSBI7_QUP_PHYS,
- .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_qup_i2c_addr",
- .start = MSM_GSBI7_PHYS,
- .end = MSM_GSBI7_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "qup_err_intr",
- .start = GSBI7_QUP_IRQ,
- .end = GSBI7_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- .name = "i2c_clk",
- .start = 60,
- .end = 60,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "i2c_sda",
- .start = 59,
- .end = 59,
- .flags = IORESOURCE_IO,
- },
- };
- static struct resource gsbi8_qup_i2c_resources[] = {
- {
- .name = "qup_phys_addr",
- .start = MSM_GSBI8_QUP_PHYS,
- .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_qup_i2c_addr",
- .start = MSM_GSBI8_PHYS,
- .end = MSM_GSBI8_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "qup_err_intr",
- .start = GSBI8_QUP_IRQ,
- .end = GSBI8_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct resource gsbi9_qup_i2c_resources[] = {
- {
- .name = "qup_phys_addr",
- .start = MSM_GSBI9_QUP_PHYS,
- .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_qup_i2c_addr",
- .start = MSM_GSBI9_PHYS,
- .end = MSM_GSBI9_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "qup_err_intr",
- .start = GSBI9_QUP_IRQ,
- .end = GSBI9_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct resource gsbi12_qup_i2c_resources[] = {
- {
- .name = "qup_phys_addr",
- .start = MSM_GSBI12_QUP_PHYS,
- .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_qup_i2c_addr",
- .start = MSM_GSBI12_PHYS,
- .end = MSM_GSBI12_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "qup_err_intr",
- .start = GSBI12_QUP_IRQ,
- .end = GSBI12_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- #ifdef CONFIG_MSM_BUS_SCALING
- static struct msm_bus_vectors grp3d_init_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_3D,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = 0,
- },
- };
- static struct msm_bus_vectors grp3d_low_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_3D,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = KGSL_CONVERT_TO_MBPS(990),
- },
- };
- static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_3D,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = KGSL_CONVERT_TO_MBPS(1300),
- },
- };
- static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_3D,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = KGSL_CONVERT_TO_MBPS(2008),
- },
- };
- static struct msm_bus_vectors grp3d_max_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_3D,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = KGSL_CONVERT_TO_MBPS(2484),
- },
- };
- static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
- {
- ARRAY_SIZE(grp3d_init_vectors),
- grp3d_init_vectors,
- },
- {
- ARRAY_SIZE(grp3d_low_vectors),
- grp3d_low_vectors,
- },
- {
- ARRAY_SIZE(grp3d_nominal_low_vectors),
- grp3d_nominal_low_vectors,
- },
- {
- ARRAY_SIZE(grp3d_nominal_high_vectors),
- grp3d_nominal_high_vectors,
- },
- {
- ARRAY_SIZE(grp3d_max_vectors),
- grp3d_max_vectors,
- },
- };
- static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
- grp3d_bus_scale_usecases,
- ARRAY_SIZE(grp3d_bus_scale_usecases),
- .name = "grp3d",
- };
- static struct msm_bus_vectors grp2d0_init_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = 0,
- },
- };
- static struct msm_bus_vectors grp2d0_max_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = KGSL_CONVERT_TO_MBPS(990),
- },
- };
- static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
- {
- ARRAY_SIZE(grp2d0_init_vectors),
- grp2d0_init_vectors,
- },
- {
- ARRAY_SIZE(grp2d0_max_vectors),
- grp2d0_max_vectors,
- },
- };
- static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
- grp2d0_bus_scale_usecases,
- ARRAY_SIZE(grp2d0_bus_scale_usecases),
- .name = "grp2d0",
- };
- static struct msm_bus_vectors grp2d1_init_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = 0,
- },
- };
- static struct msm_bus_vectors grp2d1_max_vectors[] = {
- {
- .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = KGSL_CONVERT_TO_MBPS(990),
- },
- };
- static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
- {
- ARRAY_SIZE(grp2d1_init_vectors),
- grp2d1_init_vectors,
- },
- {
- ARRAY_SIZE(grp2d1_max_vectors),
- grp2d1_max_vectors,
- },
- };
- static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
- grp2d1_bus_scale_usecases,
- ARRAY_SIZE(grp2d1_bus_scale_usecases),
- .name = "grp2d1",
- };
- #endif
- #ifdef CONFIG_HW_RANDOM_MSM
- static struct resource rng_resources = {
- .flags = IORESOURCE_MEM,
- .start = MSM_PRNG_PHYS,
- .end = MSM_PRNG_PHYS + SZ_512 - 1,
- };
- struct platform_device msm_device_rng = {
- .name = "msm_rng",
- .id = 0,
- .num_resources = 1,
- .resource = &rng_resources,
- };
- #endif
- static struct resource kgsl_3d0_resources[] = {
- {
- .name = KGSL_3D0_REG_MEMORY,
- .start = 0x04300000, /* GFX3D address */
- .end = 0x0431ffff,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = KGSL_3D0_IRQ,
- .start = GFX3D_IRQ,
- .end = GFX3D_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct kgsl_device_platform_data kgsl_3d0_pdata = {
- .pwrlevel = {
- {
- .gpu_freq = 266667000,
- .bus_freq = 4,
- .io_fraction = 0,
- },
- {
- .gpu_freq = 228571000,
- .bus_freq = 3,
- .io_fraction = 33,
- },
- {
- .gpu_freq = 200000000,
- .bus_freq = 2,
- .io_fraction = 100,
- },
- {
- .gpu_freq = 177778000,
- .bus_freq = 1,
- .io_fraction = 100,
- },
- {
- .gpu_freq = 27000000,
- .bus_freq = 0,
- },
- },
- .init_level = 0,
- .num_levels = 5,
- .set_grp_async = NULL,
- .idle_timeout = HZ/5,
- .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
- #ifdef CONFIG_MSM_BUS_SCALING
- .bus_scale_table = &grp3d_bus_scale_pdata,
- #endif
- };
- struct platform_device msm_kgsl_3d0 = {
- .name = "kgsl-3d0",
- .id = 0,
- .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
- .resource = kgsl_3d0_resources,
- .dev = {
- .platform_data = &kgsl_3d0_pdata,
- },
- };
- static struct resource kgsl_2d0_resources[] = {
- {
- .name = KGSL_2D0_REG_MEMORY,
- .start = 0x04100000, /* Z180 base address */
- .end = 0x04100FFF,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = KGSL_2D0_IRQ,
- .start = GFX2D0_IRQ,
- .end = GFX2D0_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct kgsl_device_platform_data kgsl_2d0_pdata = {
- .pwrlevel = {
- {
- .gpu_freq = 200000000,
- .bus_freq = 1,
- },
- {
- .gpu_freq = 200000000,
- .bus_freq = 0,
- },
- },
- .init_level = 0,
- .num_levels = 2,
- .set_grp_async = NULL,
- .idle_timeout = HZ/10,
- .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
- #ifdef CONFIG_MSM_BUS_SCALING
- .bus_scale_table = &grp2d0_bus_scale_pdata,
- #endif
- };
- struct platform_device msm_kgsl_2d0 = {
- .name = "kgsl-2d0",
- .id = 0,
- .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
- .resource = kgsl_2d0_resources,
- .dev = {
- .platform_data = &kgsl_2d0_pdata,
- },
- };
- static struct resource kgsl_2d1_resources[] = {
- {
- .name = KGSL_2D1_REG_MEMORY,
- .start = 0x04200000, /* Z180 device 1 base address */
- .end = 0x04200FFF,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = KGSL_2D1_IRQ,
- .start = GFX2D1_IRQ,
- .end = GFX2D1_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct kgsl_device_platform_data kgsl_2d1_pdata = {
- .pwrlevel = {
- {
- .gpu_freq = 200000000,
- .bus_freq = 1,
- },
- {
- .gpu_freq = 200000000,
- .bus_freq = 0,
- },
- },
- .init_level = 0,
- .num_levels = 2,
- .set_grp_async = NULL,
- .idle_timeout = HZ/10,
- .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
- #ifdef CONFIG_MSM_BUS_SCALING
- .bus_scale_table = &grp2d1_bus_scale_pdata,
- #endif
- };
- struct platform_device msm_kgsl_2d1 = {
- .name = "kgsl-2d1",
- .id = 1,
- .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
- .resource = kgsl_2d1_resources,
- .dev = {
- .platform_data = &kgsl_2d1_pdata,
- },
- };
- /*
- * this a software workaround for not having two distinct board
- * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
- * this workaround detects the cpu version to tell if the kernel is on a
- * 8660v1, and should disable the 2d core. it is called from the board file
- */
- void __init msm8x60_check_2d_hardware(void)
- {
- if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
- (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
- printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
- kgsl_2d0_pdata.clk_map = 0;
- }
- }
- /* Use GSBI3 QUP for /dev/i2c-0 */
- struct platform_device msm_gsbi3_qup_i2c_device = {
- .name = "qup_i2c",
- .id = MSM_GSBI3_QUP_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
- .resource = gsbi3_qup_i2c_resources,
- };
- /* Use GSBI4 QUP for /dev/i2c-1 */
- struct platform_device msm_gsbi4_qup_i2c_device = {
- .name = "qup_i2c",
- .id = MSM_GSBI4_QUP_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
- .resource = gsbi4_qup_i2c_resources,
- };
- /* Use GSBI8 QUP for /dev/i2c-3 */
- struct platform_device msm_gsbi8_qup_i2c_device = {
- .name = "qup_i2c",
- .id = MSM_GSBI8_QUP_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
- .resource = gsbi8_qup_i2c_resources,
- };
- /* Use GSBI9 QUP for /dev/i2c-2 */
- struct platform_device msm_gsbi9_qup_i2c_device = {
- .name = "qup_i2c",
- .id = MSM_GSBI9_QUP_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
- .resource = gsbi9_qup_i2c_resources,
- };
- /* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
- struct platform_device msm_gsbi7_qup_i2c_device = {
- .name = "qup_i2c",
- .id = MSM_GSBI7_QUP_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
- .resource = gsbi7_qup_i2c_resources,
- };
- /* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
- struct platform_device msm_gsbi12_qup_i2c_device = {
- .name = "qup_i2c",
- .id = MSM_GSBI12_QUP_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
- .resource = gsbi12_qup_i2c_resources,
- };
- #ifdef CONFIG_MSM_SSBI
- #define MSM_SSBI_PMIC1_PHYS 0x00500000
- static struct resource resources_ssbi_pmic1_resource[] = {
- {
- .start = MSM_SSBI_PMIC1_PHYS,
- .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_device_ssbi_pmic1 = {
- .name = "msm_ssbi",
- .id = 0,
- .resource = resources_ssbi_pmic1_resource,
- .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
- };
- #define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
- static struct resource resources_ssbi_pmic2_resource[] = {
- {
- .start = MSM_SSBI2_PMIC2B_PHYS,
- .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_device_ssbi_pmic2 = {
- .name = "msm_ssbi",
- .id = 1,
- .resource = resources_ssbi_pmic2_resource,
- .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
- };
- #endif
- #ifdef CONFIG_I2C_SSBI
- /* CODEC SSBI on /dev/i2c-8 */
- #define MSM_SSBI3_PHYS 0x18700000
- static struct resource msm_ssbi3_resources[] = {
- {
- .name = "ssbi_base",
- .start = MSM_SSBI3_PHYS,
- .end = MSM_SSBI3_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_device_ssbi3 = {
- .name = "i2c_ssbi",
- .id = MSM_SSBI3_I2C_BUS_ID,
- .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
- .resource = msm_ssbi3_resources,
- };
- #endif /* CONFIG_I2C_SSBI */
- static struct resource gsbi1_qup_spi_resources[] = {
- {
- .name = "spi_base",
- .start = MSM_GSBI1_QUP_PHYS,
- .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_base",
- .start = MSM_GSBI1_PHYS,
- .end = MSM_GSBI1_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "spi_irq_in",
- .start = GSBI1_QUP_IRQ,
- .end = GSBI1_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- .name = "spidm_channels",
- .start = 5,
- .end = 6,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "spidm_crci",
- .start = 8,
- .end = 7,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "spi_clk",
- .start = 36,
- .end = 36,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "spi_miso",
- .start = 34,
- .end = 34,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "spi_mosi",
- .start = 33,
- .end = 33,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "spi_cs",
- .start = 35,
- .end = 35,
- .flags = IORESOURCE_IO,
- },
- };
- /* Use GSBI1 QUP for SPI-0 */
- struct platform_device msm_gsbi1_qup_spi_device = {
- .name = "spi_qsd",
- .id = 0,
- .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
- .resource = gsbi1_qup_spi_resources,
- };
- static struct resource gsbi10_qup_spi_resources[] = {
- {
- .name = "spi_base",
- .start = MSM_GSBI10_QUP_PHYS,
- .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "gsbi_base",
- .start = MSM_GSBI10_PHYS,
- .end = MSM_GSBI10_PHYS + 4 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "spi_irq_in",
- .start = GSBI10_QUP_IRQ,
- .end = GSBI10_QUP_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- {
- .name = "spi_clk",
- .start = 73,
- .end = 73,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "spi_cs",
- .start = 72,
- .end = 72,
- .flags = IORESOURCE_IO,
- },
- {
- .name = "spi_mosi",
- .start = 70,
- .end = 70,
- .flags = IORESOURCE_IO,
- },
- };
- /* Use GSBI10 QUP for SPI-1 */
- struct platform_device msm_gsbi10_qup_spi_device = {
- .name = "spi_qsd",
- .id = 1,
- .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
- .resource = gsbi10_qup_spi_resources,
- };
- #define MSM_SDC1_BASE 0x12400000
- #define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
- #define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
- #define MSM_SDC2_BASE 0x12140000
- #define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
- #define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
- #define MSM_SDC3_BASE 0x12180000
- #define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
- #define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
- #define MSM_SDC4_BASE 0x121C0000
- #define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
- #define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
- #define MSM_SDC5_BASE 0x12200000
- #define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
- #define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
- static struct resource resources_sdc1[] = {
- {
- .name = "core_mem",
- .start = MSM_SDC1_BASE,
- .end = MSM_SDC1_DML_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "core_irq",
- .start = SDC1_IRQ_0,
- .end = SDC1_IRQ_0,
- .flags = IORESOURCE_IRQ,
- },
- #ifdef CONFIG_MMC_MSM_SPS_SUPPORT
- {
- .name = "dml_mem",
- .start = MSM_SDC1_DML_BASE,
- .end = MSM_SDC1_BAM_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_mem",
- .start = MSM_SDC1_BAM_BASE,
- .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_irq",
- .start = SDC1_BAM_IRQ,
- .end = SDC1_BAM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- #else
- {
- .name = "dma_chnl",
- .start = DMOV_SDC1_CHAN,
- .end = DMOV_SDC1_CHAN,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "dma_crci",
- .start = DMOV_SDC1_CRCI,
- .end = DMOV_SDC1_CRCI,
- .flags = IORESOURCE_DMA,
- }
- #endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
- };
- static struct resource resources_sdc2[] = {
- {
- .name = "core_mem",
- .start = MSM_SDC2_BASE,
- .end = MSM_SDC2_DML_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "core_irq",
- .start = SDC2_IRQ_0,
- .end = SDC2_IRQ_0,
- .flags = IORESOURCE_IRQ,
- },
- #ifdef CONFIG_MMC_MSM_SPS_SUPPORT
- {
- .name = "dml_mem",
- .start = MSM_SDC2_DML_BASE,
- .end = MSM_SDC2_BAM_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_mem",
- .start = MSM_SDC2_BAM_BASE,
- .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_irq",
- .start = SDC2_BAM_IRQ,
- .end = SDC2_BAM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- #else
- {
- .name = "dma_chnl",
- .start = DMOV_SDC2_CHAN,
- .end = DMOV_SDC2_CHAN,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "dma_crci",
- .start = DMOV_SDC2_CRCI,
- .end = DMOV_SDC2_CRCI,
- .flags = IORESOURCE_DMA,
- }
- #endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
- };
- static struct resource resources_sdc3[] = {
- {
- .name = "core_mem",
- .start = MSM_SDC3_BASE,
- .end = MSM_SDC3_DML_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "core_irq",
- .start = SDC3_IRQ_0,
- .end = SDC3_IRQ_0,
- .flags = IORESOURCE_IRQ,
- },
- #ifdef CONFIG_MMC_MSM_SPS_SUPPORT
- {
- .name = "dml_mem",
- .start = MSM_SDC3_DML_BASE,
- .end = MSM_SDC3_BAM_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_mem",
- .start = MSM_SDC3_BAM_BASE,
- .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_irq",
- .start = SDC3_BAM_IRQ,
- .end = SDC3_BAM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- #else
- {
- .name = "dma_chnl",
- .start = DMOV_SDC3_CHAN,
- .end = DMOV_SDC3_CHAN,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "dma_crci",
- .start = DMOV_SDC3_CRCI,
- .end = DMOV_SDC3_CRCI,
- .flags = IORESOURCE_DMA,
- },
- #endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
- };
- static struct resource resources_sdc4[] = {
- {
- .name = "core_mem",
- .start = MSM_SDC4_BASE,
- .end = MSM_SDC4_DML_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "core_irq",
- .start = SDC4_IRQ_0,
- .end = SDC4_IRQ_0,
- .flags = IORESOURCE_IRQ,
- },
- #ifdef CONFIG_MMC_MSM_SPS_SUPPORT
- {
- .name = "dml_mem",
- .start = MSM_SDC4_DML_BASE,
- .end = MSM_SDC4_BAM_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_mem",
- .start = MSM_SDC4_BAM_BASE,
- .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_irq",
- .start = SDC4_BAM_IRQ,
- .end = SDC4_BAM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- #else
- {
- .name = "dma_chnl",
- .start = DMOV_SDC4_CHAN,
- .end = DMOV_SDC4_CHAN,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "dma_crci",
- .start = DMOV_SDC4_CRCI,
- .end = DMOV_SDC4_CRCI,
- .flags = IORESOURCE_DMA,
- },
- #endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
- };
- static struct resource resources_sdc5[] = {
- {
- .name = "core_mem",
- .start = MSM_SDC5_BASE,
- .end = MSM_SDC5_DML_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "core_irq",
- .start = SDC5_IRQ_0,
- .end = SDC5_IRQ_0,
- .flags = IORESOURCE_IRQ,
- },
- #ifdef CONFIG_MMC_MSM_SPS_SUPPORT
- {
- .name = "dml_mem",
- .start = MSM_SDC5_DML_BASE,
- .end = MSM_SDC5_BAM_BASE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_mem",
- .start = MSM_SDC5_BAM_BASE,
- .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "bam_irq",
- .start = SDC5_BAM_IRQ,
- .end = SDC5_BAM_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- #else
- {
- .name = "dma_chnl",
- .start = DMOV_SDC5_CHAN,
- .end = DMOV_SDC5_CHAN,
- .flags = IORESOURCE_DMA,
- },
- {
- .name = "dma_crci",
- .start = DMOV_SDC5_CRCI,
- .end = DMOV_SDC5_CRCI,
- .flags = IORESOURCE_DMA,
- },
- #endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
- };
- struct platform_device msm_device_sdc1 = {
- .name = "msm_sdcc",
- .id = 1,
- .num_resources = ARRAY_SIZE(resources_sdc1),
- .resource = resources_sdc1,
- .dev = {
- .coherent_dma_mask = 0xffffffff,
- },
- };
- struct platform_device msm_device_sdc2 = {
- .name = "msm_sdcc",
- .id = 2,
- .num_resources = ARRAY_SIZE(resources_sdc2),
- .resource = resources_sdc2,
- .dev = {
- .coherent_dma_mask = 0xffffffff,
- },
- };
- struct platform_device msm_device_sdc3 = {
- .name = "msm_sdcc",
- .id = 3,
- .num_resources = ARRAY_SIZE(resources_sdc3),
- .resource = resources_sdc3,
- .dev = {
- .coherent_dma_mask = 0xffffffff,
- },
- };
- struct platform_device msm_device_sdc4 = {
- .name = "msm_sdcc",
- .id = 4,
- .num_resources = ARRAY_SIZE(resources_sdc4),
- .resource = resources_sdc4,
- .dev = {
- .coherent_dma_mask = 0xffffffff,
- },
- };
- struct platform_device msm_device_sdc5 = {
- .name = "msm_sdcc",
- .id = 5,
- .num_resources = ARRAY_SIZE(resources_sdc5),
- .resource = resources_sdc5,
- .dev = {
- .coherent_dma_mask = 0xffffffff,
- },
- };
- static struct platform_device *msm_sdcc_devices[] __initdata = {
- &msm_device_sdc1,
- &msm_device_sdc2,
- &msm_device_sdc3,
- &msm_device_sdc4,
- &msm_device_sdc5,
- };
- int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
- {
- struct platform_device *pdev;
- if (controller < 1 || controller > 5)
- return -EINVAL;
- pdev = msm_sdcc_devices[controller-1];
- pdev->dev.platform_data = plat;
- return platform_device_register(pdev);
- }
- #ifdef CONFIG_MSM_CAMERA_V4L2
- static struct resource msm_csic0_resources[] = {
- {
- .name = "csic",
- .start = 0x04800000,
- .end = 0x04800000 + 0x00000400 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "csic",
- .start = CSI_0_IRQ,
- .end = CSI_0_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct resource msm_csic1_resources[] = {
- {
- .name = "csic",
- .start = 0x04900000,
- .end = 0x04900000 + 0x00000400 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "csic",
- .start = CSI_1_IRQ,
- .end = CSI_1_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct resource msm_vfe_resources[] = {
- {
- .name = "msm_vfe",
- .start = 0x04500000,
- .end = 0x04500000 + SZ_1M - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "msm_vfe",
- .start = VFE_IRQ,
- .end = VFE_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct resource msm_vpe_resources[] = {
- {
- .name = "vpe",
- .start = 0x05300000,
- .end = 0x05300000 + SZ_1M - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .name = "vpe",
- .start = INT_VPE,
- .end = INT_VPE,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct platform_device msm_device_csic0 = {
- .name = "msm_csic",
- .id = 0,
- .resource = msm_csic0_resources,
- .num_resources = ARRAY_SIZE(msm_csic0_resources),
- };
- struct platform_device msm_device_csic1 = {
- .name = "msm_csic",
- .id = 1,
- .resource = msm_csic1_resources,
- .num_resources = ARRAY_SIZE(msm_csic1_resources),
- };
- struct platform_device msm_device_vfe = {
- .name = "msm_vfe",
- .id = 0,
- .resource = msm_vfe_resources,
- .num_resources = ARRAY_SIZE(msm_vfe_resources),
- };
- struct platform_device msm_device_vpe = {
- .name = "msm_vpe",
- .id = 0,
- .resource = msm_vpe_resources,
- .num_resources = ARRAY_SIZE(msm_vpe_resources),
- };
- #endif
- #define MIPI_DSI_HW_BASE 0x04700000
- #define ROTATOR_HW_BASE 0x04E00000
- #define TVENC_HW_BASE 0x04F00000
- #define MDP_HW_BASE 0x05100000
- static struct resource msm_mipi_dsi_resources[] = {
- {
- .name = "mipi_dsi",
- .start = MIPI_DSI_HW_BASE,
- .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = DSI_IRQ,
- .end = DSI_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct platform_device msm_mipi_dsi_device = {
- .name = "mipi_dsi",
- .id = 1,
- .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
- .resource = msm_mipi_dsi_resources,
- };
- static struct resource msm_mdp_resources[] = {
- {
- .name = "mdp",
- .start = MDP_HW_BASE,
- .end = MDP_HW_BASE + 0x000F0000 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = INT_MDP,
- .end = INT_MDP,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct platform_device msm_mdp_device = {
- .name = "mdp",
- .id = 0,
- .num_resources = ARRAY_SIZE(msm_mdp_resources),
- .resource = msm_mdp_resources,
- };
- #ifdef CONFIG_MSM_ROTATOR
- static struct resource resources_msm_rotator[] = {
- {
- .start = 0x04E00000,
- .end = 0x04F00000 - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = ROT_IRQ,
- .end = ROT_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- static struct msm_rot_clocks rotator_clocks[] = {
- {
- .clk_name = "core_clk",
- .clk_type = ROTATOR_CORE_CLK,
- .clk_rate = 160 * 1000 * 1000,
- },
- {
- .clk_name = "iface_clk",
- .clk_type = ROTATOR_PCLK,
- .clk_rate = 0,
- },
- };
- static struct msm_rotator_platform_data rotator_pdata = {
- .number_of_clocks = ARRAY_SIZE(rotator_clocks),
- .hardware_version_number = 0x01010307,
- .rotator_clks = rotator_clocks,
- #ifdef CONFIG_MSM_BUS_SCALING
- .bus_scale_table = &rotator_bus_scale_pdata,
- #endif
- .rot_iommu_split_domain = 0,
- };
- struct platform_device msm_rotator_device = {
- .name = "msm_rotator",
- .id = 0,
- .num_resources = ARRAY_SIZE(resources_msm_rotator),
- .resource = resources_msm_rotator,
- .dev = {
- .platform_data = &rotator_pdata,
- },
- };
- #endif
- /* Sensors DSPS platform data */
- #ifdef CONFIG_MSM_DSPS
- #define PPSS_REG_PHYS_BASE 0x12080000
- #define PPSS_PAUSE_REG 0x1804
- #define MHZ (1000*1000)
- #define TCSR_GSBI_IRQ_MUX_SEL 0x0044
- #define GSBI_IRQ_MUX_SEL_MASK 0xF
- #define GSBI_IRQ_MUX_SEL_DSPS 0xB
- static void dsps_init1(struct msm_dsps_platform_data *data)
- {
- int val;
- /* route GSBI12 interrutps to DSPS */
- val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
- val &= ~GSBI_IRQ_MUX_SEL_MASK;
- val |= GSBI_IRQ_MUX_SEL_DSPS;
- secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
- }
- static struct dsps_clk_info dsps_clks[] = {
- {
- .name = "iface_clk",
- .rate = 0, /* no rate just on/off */
- },
- {
- .name = "mem_clk",
- .rate = 0, /* no rate just on/off */
- },
- {
- .name = "gsbi_qup_clk",
- .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
- },
- {
- .name = "dfab_dsps_clk",
- .rate = 64 * MHZ, /* Same rate as USB. */
- }
- };
- static struct dsps_regulator_info dsps_regs[] = {
- {
- .name = "8058_l5",
- .volt = 2850000, /* in uV */
- },
- {
- .name = "8058_s3",
- .volt = 1800000, /* in uV */
- }
- };
- /*
- * Note: GPIOs field is intialized in run-time at the function
- * msm8x60_init_dsps().
- */
- struct msm_dsps_platform_data msm_dsps_pdata = {
- .clks = dsps_clks,
- .clks_num = ARRAY_SIZE(dsps_clks),
- .gpios = NULL,
- .gpios_num = 0,
- .regs = dsps_regs,
- .regs_num = ARRAY_SIZE(dsps_regs),
- .init = dsps_init1,
- .ppss_pause_reg = PPSS_PAUSE_REG,
- .signature = DSPS_SIGNATURE,
- };
- static struct resource msm_dsps_resources[] = {
- {
- .start = PPSS_REG_PHYS_BASE,
- .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
- .name = "ppss_reg",
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_dsps_device = {
- .name = "msm_dsps",
- .id = 0,
- .num_resources = ARRAY_SIZE(msm_dsps_resources),
- .resource = msm_dsps_resources,
- .dev.platform_data = &msm_dsps_pdata,
- };
- #endif /* CONFIG_MSM_DSPS */
- #ifdef CONFIG_FB_MSM_TVOUT
- static struct resource msm_tvenc_resources[] = {
- {
- .name = "tvenc",
- .start = TVENC_HW_BASE,
- .end = TVENC_HW_BASE + PAGE_SIZE - 1,
- .flags = IORESOURCE_MEM,
- }
- };
- static struct resource tvout_device_resources[] = {
- {
- .name = "tvout_device_irq",
- .start = TV_ENC_IRQ,
- .end = TV_ENC_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- #endif
- static void __init msm_register_device(struct platform_device *pdev, void *data)
- {
- int ret;
- pdev->dev.platform_data = data;
- ret = platform_device_register(pdev);
- if (ret)
- dev_err(&pdev->dev,
- "%s: platform_device_register() failed = %d\n",
- __func__, ret);
- }
- struct platform_device msm_lcdc_device = {
- .name = "lcdc",
- .id = 0,
- };
- #ifdef CONFIG_FB_MSM_TVOUT
- static struct platform_device msm_tvenc_device = {
- .name = "tvenc",
- .id = 0,
- .num_resources = ARRAY_SIZE(msm_tvenc_resources),
- .resource = msm_tvenc_resources,
- };
- static struct platform_device msm_tvout_device = {
- .name = "tvout_device",
- .id = 0,
- .num_resources = ARRAY_SIZE(tvout_device_resources),
- .resource = tvout_device_resources,
- };
- #endif
- #ifdef CONFIG_MSM_BUS_SCALING
- static struct platform_device msm_dtv_device = {
- .name = "dtv",
- .id = 0,
- };
- #endif
- void __init msm_fb_register_device(char *name, void *data)
- {
- if (!strncmp(name, "mdp", 3))
- msm_register_device(&msm_mdp_device, data);
- else if (!strncmp(name, "lcdc", 4))
- msm_register_device(&msm_lcdc_device, data);
- else if (!strncmp(name, "mipi_dsi", 8))
- msm_register_device(&msm_mipi_dsi_device, data);
- #ifdef CONFIG_FB_MSM_TVOUT
- else if (!strncmp(name, "tvenc", 5))
- msm_register_device(&msm_tvenc_device, data);
- else if (!strncmp(name, "tvout_device", 12))
- msm_register_device(&msm_tvout_device, data);
- #endif
- #ifdef CONFIG_MSM_BUS_SCALING
- else if (!strncmp(name, "dtv", 3))
- msm_register_device(&msm_dtv_device, data);
- #endif
- else
- printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
- }
- static struct resource resources_otg[] = {
- {
- .start = 0x12500000,
- .end = 0x12500000 + SZ_1K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = USB1_HS_IRQ,
- .end = USB1_HS_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct platform_device msm_device_otg = {
- .name = "msm_otg",
- .id = -1,
- .num_resources = ARRAY_SIZE(resources_otg),
- .resource = resources_otg,
- };
- static u64 dma_mask = 0xffffffffULL;
- struct platform_device msm_device_gadget_peripheral = {
- .name = "msm_hsusb",
- .id = -1,
- .dev = {
- .dma_mask = &dma_mask,
- .coherent_dma_mask = 0xffffffffULL,
- },
- };
- #ifdef CONFIG_USB_EHCI_MSM_72K
- static struct resource resources_hsusb_host[] = {
- {
- .start = 0x12500000,
- .end = 0x12500000 + SZ_1K - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = USB1_HS_IRQ,
- .end = USB1_HS_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct platform_device msm_device_hsusb_host = {
- .name = "msm_hsusb_host",
- .id = 0,
- .num_resources = ARRAY_SIZE(resources_hsusb_host),
- .resource = resources_hsusb_host,
- .dev = {
- .dma_mask = &dma_mask,
- .coherent_dma_mask = 0xffffffffULL,
- },
- };
- static struct platform_device *msm_host_devices[] = {
- &msm_device_hsusb_host,
- };
- int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
- {
- struct platform_device *pdev;
- pdev = msm_host_devices[host];
- if (!pdev)
- return -ENODEV;
- pdev->dev.platform_data = plat;
- return platform_device_register(pdev);
- }
- #endif
- #define MSM_TSIF0_PHYS (0x18200000)
- #define MSM_TSIF1_PHYS (0x18201000)
- #define MSM_TSIF_SIZE (0x200)
- #define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
- #define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- #define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
- GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
- static const struct msm_gpio tsif0_gpios[] = {
- { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
- { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
- { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
- { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
- };
- static const struct msm_gpio tsif1_gpios[] = {
- { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
- { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
- { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
- { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
- };
- static void tsif_release(struct device *dev)
- {
- }
- static void tsif_init1(struct msm_tsif_platform_data *data)
- {
- int val;
- /* configure mux to use correct tsif instance */
- val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
- val |= 0x80000000;
- secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
- }
- struct msm_tsif_platform_data tsif1_platform_data = {
- .num_gpios = ARRAY_SIZE(tsif1_gpios),
- .gpios = tsif1_gpios,
- .tsif_pclk = "iface_clk",
- .tsif_ref_clk = "ref_clk",
- .init = tsif_init1
- };
- struct resource tsif1_resources[] = {
- [0] = {
- .flags = IORESOURCE_IRQ,
- .start = TSIF2_IRQ,
- .end = TSIF2_IRQ,
- },
- [1] = {
- .flags = IORESOURCE_MEM,
- .start = MSM_TSIF1_PHYS,
- .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
- },
- [2] = {
- .flags = IORESOURCE_DMA,
- .start = DMOV_TSIF_CHAN,
- .end = DMOV_TSIF_CRCI,
- },
- };
- static void tsif_init0(struct msm_tsif_platform_data *data)
- {
- int val;
- /* configure mux to use correct tsif instance */
- val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
- val &= 0x7FFFFFFF;
- secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
- }
- struct msm_tsif_platform_data tsif0_platform_data = {
- .num_gpios = ARRAY_SIZE(tsif0_gpios),
- .gpios = tsif0_gpios,
- .tsif_pclk = "iface_clk",
- .tsif_ref_clk = "ref_clk",
- .init = tsif_init0
- };
- struct resource tsif0_resources[] = {
- [0] = {
- .flags = IORESOURCE_IRQ,
- .start = TSIF1_IRQ,
- .end = TSIF1_IRQ,
- },
- [1] = {
- .flags = IORESOURCE_MEM,
- .start = MSM_TSIF0_PHYS,
- .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
- },
- [2] = {
- .flags = IORESOURCE_DMA,
- .start = DMOV_TSIF_CHAN,
- .end = DMOV_TSIF_CRCI,
- },
- };
- struct platform_device msm_device_tsif[2] = {
- {
- .name = "msm_tsif",
- .id = 0,
- .num_resources = ARRAY_SIZE(tsif0_resources),
- .resource = tsif0_resources,
- .dev = {
- .release = tsif_release,
- .platform_data = &tsif0_platform_data
- },
- },
- {
- .name = "msm_tsif",
- .id = 1,
- .num_resources = ARRAY_SIZE(tsif1_resources),
- .resource = tsif1_resources,
- .dev = {
- .release = tsif_release,
- .platform_data = &tsif1_platform_data
- },
- }
- };
- struct platform_device msm_device_smd = {
- .name = "msm_smd",
- .id = -1,
- };
- static struct msm_watchdog_pdata msm_watchdog_pdata = {
- .pet_time = 10000,
- .bark_time = 11000,
- .has_secure = true,
- .base = MSM_TMR0_BASE + WDT0_OFFSET,
- };
- static struct resource msm_watchdog_resources[] = {
- {
- .start = WDT0_ACCSCSSNBARK_INT,
- .end = WDT0_ACCSCSSNBARK_INT,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct platform_device msm8660_device_watchdog = {
- .name = "msm_watchdog",
- .id = -1,
- .dev = {
- .platform_data = &msm_watchdog_pdata,
- },
- .num_resources = ARRAY_SIZE(msm_watchdog_resources),
- .resource = msm_watchdog_resources,
- };
- static struct resource msm_dmov_resource_adm0[] = {
- {
- .start = INT_ADM0_AARM,
- .flags = IORESOURCE_IRQ,
- },
- {
- .start = 0x18320000,
- .end = 0x18320000 + SZ_1M - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- static struct resource msm_dmov_resource_adm1[] = {
- {
- .start = INT_ADM1_AARM,
- .flags = IORESOURCE_IRQ,
- },
- {
- .start = 0x18420000,
- .end = 0x18420000 + SZ_1M - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
- .sd = 1,
- .sd_size = 0x800,
- };
- static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
- .sd = 1,
- .sd_size = 0x800,
- };
- struct platform_device msm_device_dmov_adm0 = {
- .name = "msm_dmov",
- .id = 0,
- .resource = msm_dmov_resource_adm0,
- .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
- .dev = {
- .platform_data = &msm_dmov_pdata_adm0,
- },
- };
- struct platform_device msm_device_dmov_adm1 = {
- .name = "msm_dmov",
- .id = 1,
- .resource = msm_dmov_resource_adm1,
- .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
- .dev = {
- .platform_data = &msm_dmov_pdata_adm1,
- },
- };
- /* MSM Video core device */
- #ifdef CONFIG_MSM_BUS_SCALING
- static struct msm_bus_vectors vidc_init_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 0,
- .ib = 0,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 0,
- .ib = 0,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 0,
- .ib = 0,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 0,
- .ib = 0,
- },
- };
- static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 54525952,
- .ib = 436207616,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 72351744,
- .ib = 289406976,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 500000,
- .ib = 1000000,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 500000,
- .ib = 1000000,
- },
- };
- static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 40894464,
- .ib = 327155712,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 48234496,
- .ib = 192937984,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 500000,
- .ib = 2000000,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 500000,
- .ib = 2000000,
- },
- };
- static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 163577856,
- .ib = 1308622848,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 219152384,
- .ib = 876609536,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 1750000,
- .ib = 3500000,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 1750000,
- .ib = 3500000,
- },
- };
- static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 121634816,
- .ib = 973078528,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 155189248,
- .ib = 620756992,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 1750000,
- .ib = 7000000,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 1750000,
- .ib = 7000000,
- },
- };
- static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 372244480,
- .ib = 1861222400,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 501219328,
- .ib = 2004877312,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 2500000,
- .ib = 5000000,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 2500000,
- .ib = 5000000,
- },
- };
- static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 222298112,
- .ib = 1778384896,
- },
- {
- .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 330301440,
- .ib = 1321205760,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_EBI_CH0,
- .ab = 2500000,
- .ib = 700000000,
- },
- {
- .src = MSM_BUS_MASTER_AMPSS_M0,
- .dst = MSM_BUS_SLAVE_SMI,
- .ab = 2500000,
- .ib = 10000000,
- },
- };
- static struct msm_bus_paths vidc_bus_client_config[] = {
- {
- ARRAY_SIZE(vidc_init_vectors),
- vidc_init_vectors,
- },
- {
- ARRAY_SIZE(vidc_venc_vga_vectors),
- vidc_venc_vga_vectors,
- },
- {
- ARRAY_SIZE(vidc_vdec_vga_vectors),
- vidc_vdec_vga_vectors,
- },
- {
- ARRAY_SIZE(vidc_venc_720p_vectors),
- vidc_venc_720p_vectors,
- },
- {
- ARRAY_SIZE(vidc_vdec_720p_vectors),
- vidc_vdec_720p_vectors,
- },
- {
- ARRAY_SIZE(vidc_venc_1080p_vectors),
- vidc_venc_1080p_vectors,
- },
- {
- ARRAY_SIZE(vidc_vdec_1080p_vectors),
- vidc_vdec_1080p_vectors,
- },
- };
- static struct msm_bus_scale_pdata vidc_bus_client_data = {
- vidc_bus_client_config,
- ARRAY_SIZE(vidc_bus_client_config),
- .name = "vidc",
- };
- #endif
- #define MSM_VIDC_BASE_PHYS 0x04400000
- #define MSM_VIDC_BASE_SIZE 0x00100000
- static struct resource msm_device_vidc_resources[] = {
- {
- .start = MSM_VIDC_BASE_PHYS,
- .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
- .flags = IORESOURCE_MEM,
- },
- {
- .start = VCODEC_IRQ,
- .end = VCODEC_IRQ,
- .flags = IORESOURCE_IRQ,
- },
- };
- struct msm_vidc_platform_data vidc_platform_data = {
- #ifdef CONFIG_MSM_BUS_SCALING
- .vidc_bus_client_pdata = &vidc_bus_client_data,
- #endif
- #ifdef CONFIG_MSM_VIDC_CONTENT_PROTECTION
- .cp_enabled = 1,
- #else
- .cp_enabled = 0,
- #endif
- #ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
- .memtype = ION_CP_MM_HEAP_ID,
- .enable_ion = 1,
- .secure_wb_heap = 1,
- #else
- .memtype = MEMTYPE_SMI_KERNEL,
- .enable_ion = 0,
- .secure_wb_heap = 0,
- #endif
- .disable_dmx = 0,
- .disable_fullhd = 0,
- .cont_mode_dpb_count = 8,
- .disable_turbo = 1,
- .fw_addr = 0x38000000,
- };
- struct platform_device msm_device_vidc = {
- .name = "msm_vidc",
- .id = 0,
- .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
- .resource = msm_device_vidc_resources,
- .dev = {
- .platform_data = &vidc_platform_data,
- },
- };
- #if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
- static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
- .phys_addr_base = 0x00106000,
- .reg_offsets = {
- [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
- [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
- },
- .phys_size = SZ_8K,
- .log_len = 4096, /* log's buffer length in bytes */
- .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
- };
- struct platform_device msm8660_rpm_log_device = {
- .name = "msm_rpm_log",
- .id = -1,
- .dev = {
- .platform_data = &msm_rpm_log_pdata,
- },
- };
- #endif
- #if defined(CONFIG_MSM_RPM_STATS_LOG)
- static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
- .phys_addr_base = 0x00107E04,
- .phys_size = SZ_8K,
- };
- struct platform_device msm8660_rpm_stat_device = {
- .name = "msm_rpm_stat",
- .id = -1,
- .dev = {
- .platform_data = &msm_rpm_stat_pdata,
- },
- };
- #endif
- #define SHARED_IMEM_TZ_BASE 0x2a05f720
- static struct resource tzlog_resources[] = {
- {
- .start = SHARED_IMEM_TZ_BASE,
- .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
- .flags = IORESOURCE_MEM,
- },
- };
- struct platform_device msm_device_tz_log = {
- .name = "tz_log",
- .id = 0,
- .num_resources = ARRAY_SIZE(tzlog_resources),
- .resource = tzlog_resources,
- };
- #ifdef CONFIG_MSM_MPM
- static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
- [1] = MSM_GPIO_TO_INT(61),
- [4] = MSM_GPIO_TO_INT(87),
- [5] = MSM_GPIO_TO_INT(88),
- [6] = MSM_GPIO_TO_INT(89),
- [7] = MSM_GPIO_TO_INT(90),
- [8] = MSM_GPIO_TO_INT(91),
- [9] = MSM_GPIO_TO_INT(34),
- [10] = MSM_GPIO_TO_INT(38),
- [11] = MSM_GPIO_TO_INT(42),
- [12] = MSM_GPIO_TO_INT(46),
- [13] = MSM_GPIO_TO_INT(50),
- [14] = MSM_GPIO_TO_INT(54),
- [15] = MSM_GPIO_TO_INT(58),
- [16] = MSM_GPIO_TO_INT(63),
- [17] = MSM_GPIO_TO_INT(160),
- [18] = MSM_GPIO_TO_INT(162),
- [19] = MSM_GPIO_TO_INT(144),
- [20] = MSM_GPIO_TO_INT(146),
- [25] = USB1_HS_IRQ,
- [26] = TV_ENC_IRQ,
- [27] = HDMI_IRQ,
- [29] = MSM_GPIO_TO_INT(123),
- [30] = MSM_GPIO_TO_INT(172),
- [31] = MSM_GPIO_TO_INT(99),
- [32] = MSM_GPIO_TO_INT(96),
- [33] = MSM_GPIO_TO_INT(67),
- [34] = MSM_GPIO_TO_INT(71),
- [35] = MSM_GPIO_TO_INT(105),
- [36] = MSM_GPIO_TO_INT(117),
- [37] = MSM_GPIO_TO_INT(29),
- [38] = MSM_GPIO_TO_INT(30),
- [39] = MSM_GPIO_TO_INT(31),
- [40] = MSM_GPIO_TO_INT(37),
- [41] = MSM_GPIO_TO_INT(40),
- [42] = MSM_GPIO_TO_INT(41),
- [43] = MSM_GPIO_TO_INT(45),
- [44] = MSM_GPIO_TO_INT(51),
- [45] = MSM_GPIO_TO_INT(52),
- [46] = MSM_GPIO_TO_INT(57),
- [47] = MSM_GPIO_TO_INT(73),
- [48] = MSM_GPIO_TO_INT(93),
- [49] = MSM_GPIO_TO_INT(94),
- [50] = MSM_GPIO_TO_INT(103),
- [51] = MSM_GPIO_TO_INT(104),
- [52] = MSM_GPIO_TO_INT(106),
- [53] = MSM_GPIO_TO_INT(115),
- [54] = MSM_GPIO_TO_INT(124),
- [55] = MSM_GPIO_TO_INT(125),
- [56] = MSM_GPIO_TO_INT(126),
- [57] = MSM_GPIO_TO_INT(127),
- [58] = MSM_GPIO_TO_INT(128),
- [59] = MSM_GPIO_TO_INT(129),
- };
- static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
- TLMM_MSM_SUMMARY_IRQ,
- RPM_SCSS_CPU0_GP_HIGH_IRQ,
- RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
- RPM_SCSS_CPU0_GP_LOW_IRQ,
- RPM_SCSS_CPU0_WAKE_UP_IRQ,
- RPM_SCSS_CPU1_GP_HIGH_IRQ,
- RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
- RPM_SCSS_CPU1_GP_LOW_IRQ,
- RPM_SCSS_CPU1_WAKE_UP_IRQ,
- MARM_SCSS_GP_IRQ_0,
- MARM_SCSS_GP_IRQ_1,
- MARM_SCSS_GP_IRQ_2,
- MARM_SCSS_GP_IRQ_3,
- MARM_SCSS_GP_IRQ_4,
- MARM_SCSS_GP_IRQ_5,
- MARM_SCSS_GP_IRQ_6,
- MARM_SCSS_GP_IRQ_7,
- MARM_SCSS_GP_IRQ_8,
- MARM_SCSS_GP_IRQ_9,
- LPASS_SCSS_GP_LOW_IRQ,
- LPASS_SCSS_GP_MEDIUM_IRQ,
- LPASS_SCSS_GP_HIGH_IRQ,
- SDC4_IRQ_0,
- SPS_MTI_31,
- };
- struct msm_mpm_device_data msm8660_mpm_dev_data __initdata = {
- .irqs_m2a = msm_mpm_irqs_m2a,
- .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
- .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
- .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
- .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
- .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
- .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
- .mpm_apps_ipc_val = BIT(1),
- .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
- };
- #endif
- #ifdef CONFIG_MSM_BUS_SCALING
- struct platform_device msm_bus_sys_fabric = {
- .name = "msm_bus_fabric",
- .id = MSM_BUS_FAB_SYSTEM,
- };
- struct platform_device msm_bus_apps_fabric = {
- .name = "msm_bus_fabric",
- .id = MSM_BUS_FAB_APPSS,
- };
- struct platform_device msm_bus_mm_fabric = {
- .name = "msm_bus_fabric",
- .id = MSM_BUS_FAB_MMSS,
- };
- struct platform_device msm_bus_sys_fpb = {
- .name = "msm_bus_fabric",
- .id = MSM_BUS_FAB_SYSTEM_FPB,
- };
- struct platform_device msm_bus_cpss_fpb = {
- .name = "msm_bus_fabric",
- .id = MSM_BUS_FAB_CPSS_FPB,
- };
- #endif
- #ifdef CONFIG_SND_SOC_MSM8660_APQ
- struct platform_device msm_pcm = {
- .name = "msm-pcm-dsp",
- .id = -1,
- };
- struct platform_device msm_pcm_routing = {
- .name = "msm-pcm-routing",
- .id = -1,
- };
- struct platform_device msm_cpudai0 = {
- .name = "msm-dai-q6",
- .id = PRIMARY_I2S_RX,
- };
- struct platform_device msm_cpudai1 = {
- .name = "msm-dai-q6",
- .id = PRIMARY_I2S_TX,
- };
- struct platform_device msm_cpudai_hdmi_rx = {
- .name = "msm-dai-q6",
- .id = HDMI_RX,
- };
- struct platform_device msm_cpudai_bt_rx = {
- .name = "msm-dai-q6",
- .id = INT_BT_SCO_RX,
- };
- struct platform_device msm_cpudai_bt_tx = {
- .name = "msm-dai-q6",
- .id = INT_BT_SCO_TX,
- };
- struct platform_device msm_cpudai_fm_rx = {
- .name = "msm-dai-q6",
- .id = INT_FM_RX,
- };
- struct platform_device msm_cpudai_fm_tx = {
- .name = "msm-dai-q6",
- .id = INT_FM_TX,
- };
- struct platform_device msm_cpu_fe = {
- .name = "msm-dai-fe",
- .id = -1,
- };
- struct platform_device msm_stub_codec = {
- .name = "msm-stub-codec",
- .id = 1,
- };
- struct platform_device msm_voice = {
- .name = "msm-pcm-voice",
- .id = -1,
- };
- struct platform_device msm_voip = {
- .name = "msm-voip-dsp",
- .id = -1,
- };
- struct platform_device msm_lpa_pcm = {
- .name = "msm-pcm-lpa",
- .id = -1,
- };
- struct platform_device msm_pcm_hostless = {
- .name = "msm-pcm-hostless",
- .id = -1,
- };
- #endif
- struct platform_device asoc_msm_pcm = {
- .name = "msm-dsp-audio",
- .id = 0,
- };
- struct platform_device asoc_msm_dai0 = {
- .name = "msm-codec-dai",
- .id = 0,
- };
- struct platform_device asoc_msm_dai1 = {
- .name = "msm-cpu-dai",
- .id = 0,
- };
- #if defined (CONFIG_MSM_8x60_VOIP)
- struct platform_device asoc_msm_mvs = {
- .name = "msm-mvs-audio",
- .id = 0,
- };
- struct platform_device asoc_mvs_dai0 = {
- .name = "mvs-codec-dai",
- .id = 0,
- };
- struct platform_device asoc_mvs_dai1 = {
- .name = "mvs-cpu-dai",
- .id = 0,
- };
- #endif
- static struct fs_driver_data gfx2d0_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
- };
- static struct fs_driver_data gfx2d1_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
- };
- static struct fs_driver_data gfx3d_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk", .reset_rate = 27000000 },
- { .name = "iface_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
- };
- static struct fs_driver_data ijpeg_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { .name = "bus_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
- };
- static struct fs_driver_data mdp_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { .name = "bus_clk" },
- { .name = "vsync_clk" },
- { .name = "tv_src_clk" },
- { .name = "tv_clk" },
- { .name = "pixel_mdp_clk" },
- { .name = "pixel_lcdc_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
- .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
- };
- static struct fs_driver_data rot_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { .name = "bus_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_ROTATOR,
- };
- static struct fs_driver_data ved_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { .name = "bus_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
- .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
- };
- static struct fs_driver_data vfe_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { .name = "bus_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_VFE,
- };
- static struct fs_driver_data vpe_fs_data = {
- .clks = (struct fs_clk_data[]){
- { .name = "core_clk" },
- { .name = "iface_clk" },
- { .name = "bus_clk" },
- { 0 }
- },
- .bus_port0 = MSM_BUS_MASTER_VPE,
- };
- struct platform_device *msm8660_footswitch[] __initdata = {
- FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
- FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
- FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
- FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
- FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
- FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
- FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
- FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
- FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
- };
- unsigned msm8660_num_footswitch __initdata = ARRAY_SIZE(msm8660_footswitch);
- struct msm_rpm_platform_data msm8660_rpm_data __initdata = {
- .reg_base_addrs = {
- [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
- [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
- [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
- [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
- },
- .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
- .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
- .irq_wakeup = RPM_SCSS_CPU0_WAKE_UP_IRQ,
- .ipc_rpm_reg = MSM_GCC_BASE + 0x008,
- .ipc_rpm_val = 4,
- .target_id = {
- MSM_RPM_MAP(8660, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 8),
- MSM_RPM_MAP(8660, NOTIFICATION_REGISTERED_0, NOTIFICATION, 8),
- MSM_RPM_MAP(8660, INVALIDATE_0, INVALIDATE, 8),
- MSM_RPM_MAP(8660, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
- MSM_RPM_MAP(8660, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
- MSM_RPM_MAP(8660, TRIGGER_SET_FROM, TRIGGER_SET, 1),
- MSM_RPM_MAP(8660, TRIGGER_SET_TO, TRIGGER_SET, 1),
- MSM_RPM_MAP(8660, TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
- MSM_RPM_MAP(8660, TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
- MSM_RPM_MAP(8660, TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
- MSM_RPM_MAP(8660, TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
- MSM_RPM_MAP(8660, CXO_CLK, CXO_CLK, 1),
- MSM_RPM_MAP(8660, PXO_CLK, PXO_CLK, 1),
- MSM_RPM_MAP(8660, PLL_4, PLL_4, 1),
- MSM_RPM_MAP(8660, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
- MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
- MSM_RPM_MAP(8660, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
- MSM_RPM_MAP(8660, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
- MSM_RPM_MAP(8660, SFPB_CLK, SFPB_CLK, 1),
- MSM_RPM_MAP(8660, CFPB_CLK, CFPB_CLK, 1),
- MSM_RPM_MAP(8660, MMFPB_CLK, MMFPB_CLK, 1),
- MSM_RPM_MAP(8660, SMI_CLK, SMI_CLK, 1),
- MSM_RPM_MAP(8660, EBI1_CLK, EBI1_CLK, 1),
- MSM_RPM_MAP(8660, APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
- MSM_RPM_MAP(8660, APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
- MSM_RPM_MAP(8660, APPS_FABRIC_CLOCK_MODE_0,
- APPS_FABRIC_CLOCK_MODE, 3),
- MSM_RPM_MAP(8660, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
- MSM_RPM_MAP(8660, SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
- MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE_0,
- SYSTEM_FABRIC_CLOCK_MODE, 3),
- MSM_RPM_MAP(8660, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
- MSM_RPM_MAP(8660, MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
- MSM_RPM_MAP(8660, MM_FABRIC_CLOCK_MODE_0,
- MM_FABRIC_CLOCK_MODE, 3),
- MSM_RPM_MAP(8660, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
- MSM_RPM_MAP(8660, SMPS0B_0, SMPS0B, 2),
- MSM_RPM_MAP(8660, SMPS1B_0, SMPS1B, 2),
- MSM_RPM_MAP(8660, SMPS2B_0, SMPS2B, 2),
- MSM_RPM_MAP(8660, SMPS3B_0, SMPS3B, 2),
- MSM_RPM_MAP(8660, SMPS4B_0, SMPS4B, 2),
- MSM_RPM_MAP(8660, LDO0B_0, LDO0B, 2),
- MSM_RPM_MAP(8660, LDO1B_0, LDO1B, 2),
- MSM_RPM_MAP(8660, LDO2B_0, LDO2B, 2),
- MSM_RPM_MAP(8660, LDO3B_0, LDO3B, 2),
- MSM_RPM_MAP(8660, LDO4B_0, LDO4B, 2),
- MSM_RPM_MAP(8660, LDO5B_0, LDO5B, 2),
- MSM_RPM_MAP(8660, LDO6B_0, LDO6B, 2),
- MSM_RPM_MAP(8660, LVS0B, LVS0B, 1),
- MSM_RPM_MAP(8660, LVS1B, LVS1B, 1),
- MSM_RPM_MAP(8660, LVS2B, LVS2B, 1),
- MSM_RPM_MAP(8660, LVS3B, LVS3B, 1),
- MSM_RPM_MAP(8660, MVS, MVS, 1),
- MSM_RPM_MAP(8660, SMPS0_0, SMPS0, 2),
- MSM_RPM_MAP(8660, SMPS1_0, SMPS1, 2),
- MSM_RPM_MAP(8660, SMPS2_0, SMPS2, 2),
- MSM_RPM_MAP(8660, SMPS3_0, SMPS3, 2),
- MSM_RPM_MAP(8660, SMPS4_0, SMPS4, 2),
- MSM_RPM_MAP(8660, LDO0_0, LDO0, 2),
- MSM_RPM_MAP(8660, LDO1_0, LDO1, 2),
- MSM_RPM_MAP(8660, LDO2_0, LDO2, 2),
- MSM_RPM_MAP(8660, LDO3_0, LDO3, 2),
- MSM_RPM_MAP(8660, LDO4_0, LDO4, 2),
- MSM_RPM_MAP(8660, LDO5_0, LDO5, 2),
- MSM_RPM_MAP(8660, LDO6_0, LDO6, 2),
- MSM_RPM_MAP(8660, LDO7_0, LDO7, 2),
- MSM_RPM_MAP(8660, LDO8_0, LDO8, 2),
- MSM_RPM_MAP(8660, LDO9_0, LDO9, 2),
- MSM_RPM_MAP(8660, LDO10_0, LDO10, 2),
- MSM_RPM_MAP(8660, LDO11_0, LDO11, 2),
- MSM_RPM_MAP(8660, LDO12_0, LDO12, 2),
- MSM_RPM_MAP(8660, LDO13_0, LDO13, 2),
- MSM_RPM_MAP(8660, LDO14_0, LDO14, 2),
- MSM_RPM_MAP(8660, LDO15_0, LDO15, 2),
- MSM_RPM_MAP(8660, LDO16_0, LDO16, 2),
- MSM_RPM_MAP(8660, LDO17_0, LDO17, 2),
- MSM_RPM_MAP(8660, LDO18_0, LDO18, 2),
- MSM_RPM_MAP(8660, LDO19_0, LDO19, 2),
- MSM_RPM_MAP(8660, LDO20_0, LDO20, 2),
- MSM_RPM_MAP(8660, LDO21_0, LDO21, 2),
- MSM_RPM_MAP(8660, LDO22_0, LDO22, 2),
- MSM_RPM_MAP(8660, LDO23_0, LDO23, 2),
- MSM_RPM_MAP(8660, LDO24_0, LDO24, 2),
- MSM_RPM_MAP(8660, LDO25_0, LDO25, 2),
- MSM_RPM_MAP(8660, LVS0, LVS0, 1),
- MSM_RPM_MAP(8660, LVS1, LVS1, 1),
- MSM_RPM_MAP(8660, NCP_0, NCP, 2),
- MSM_RPM_MAP(8660, CXO_BUFFERS, CXO_BUFFERS, 1),
- },
- .target_status = {
- MSM_RPM_STATUS_ID_MAP(8660, VERSION_MAJOR),
- MSM_RPM_STATUS_ID_MAP(8660, VERSION_MINOR),
- MSM_RPM_STATUS_ID_MAP(8660, VERSION_BUILD),
- MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_0),
- MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_1),
- MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_2),
- MSM_RPM_STATUS_ID_MAP(8660, SEQUENCE),
- MSM_RPM_STATUS_ID_MAP(8660, CXO_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, PXO_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, PLL_4),
- MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, DAYTONA_FABRIC_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, SFPB_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, CFPB_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, MMFPB_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, SMI_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, EBI1_CLK),
- MSM_RPM_STATUS_ID_MAP(8660, APPS_L2_CACHE_CTL),
- MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_HALT),
- MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLOCK_MODE),
- MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_ARB),
- MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_HALT),
- MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE),
- MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_ARB),
- MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_HALT),
- MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLOCK_MODE),
- MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_ARB),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO0B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO0B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO1B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO1B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO2B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO2B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO3B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO3B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO4B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO4B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO5B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO5B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO6B_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO6B_1),
- MSM_RPM_STATUS_ID_MAP(8660, LVS0B),
- MSM_RPM_STATUS_ID_MAP(8660, LVS1B),
- MSM_RPM_STATUS_ID_MAP(8660, LVS2B),
- MSM_RPM_STATUS_ID_MAP(8660, LVS3B),
- MSM_RPM_STATUS_ID_MAP(8660, MVS),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS0_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS0_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS1_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS1_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS2_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS2_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS3_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS3_1),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS4_0),
- MSM_RPM_STATUS_ID_MAP(8660, SMPS4_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO0_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO0_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO1_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO1_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO2_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO2_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO3_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO3_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO4_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO4_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO5_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO5_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO6_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO6_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO7_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO7_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO8_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO8_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO9_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO9_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO10_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO10_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO11_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO11_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO12_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO12_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO13_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO13_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO14_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO14_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO15_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO15_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO16_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO16_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO17_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO17_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO18_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO18_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO19_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO19_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO20_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO20_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO21_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO21_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO22_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO22_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO23_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO23_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO24_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO24_1),
- MSM_RPM_STATUS_ID_MAP(8660, LDO25_0),
- MSM_RPM_STATUS_ID_MAP(8660, LDO25_1),
- MSM_RPM_STATUS_ID_MAP(8660, LVS0),
- MSM_RPM_STATUS_ID_MAP(8660, LVS1),
- MSM_RPM_STATUS_ID_MAP(8660, NCP_0),
- MSM_RPM_STATUS_ID_MAP(8660, NCP_1),
- MSM_RPM_STATUS_ID_MAP(8660, CXO_BUFFERS),
- },
- .target_ctrl_id = {
- MSM_RPM_CTRL_MAP(8660, VERSION_MAJOR),
- MSM_RPM_CTRL_MAP(8660, VERSION_MINOR),
- MSM_RPM_CTRL_MAP(8660, VERSION_BUILD),
- MSM_RPM_CTRL_MAP(8660, REQ_CTX_0),
- MSM_RPM_CTRL_MAP(8660, REQ_SEL_0),
- MSM_RPM_CTRL_MAP(8660, ACK_CTX_0),
- MSM_RPM_CTRL_MAP(8660, ACK_SEL_0),
- },
- .sel_invalidate = MSM_RPM_8660_SEL_INVALIDATE,
- .sel_notification = MSM_RPM_8660_SEL_NOTIFICATION,
- .sel_last = MSM_RPM_8660_SEL_LAST,
- .ver = {2, 0, 0},
- };
- struct platform_device msm8660_rpm_device = {
- .name = "msm_rpm",
- .id = -1,
- };
- struct msm_iommu_domain_name msm8660_iommu_ctx_names[] = {
- /* Camera */
- {
- .name = "ijpeg_src",
- .domain = CAMERA_DOMAIN,
- },
- /* Camera */
- {
- .name = "ijpeg_dst",
- .domain = CAMERA_DOMAIN,
- },
- /* Camera */
- {
- .name = "jpegd_src",
- .domain = CAMERA_DOMAIN,
- },
- /* Camera */
- {
- .name = "jpegd_dst",
- .domain = CAMERA_DOMAIN,
- },
- /* Rotator */
- {
- .name = "rot_src",
- .domain = ROTATOR_SRC_DOMAIN,
- },
- /* Rotator */
- {
- .name = "rot_dst",
- .domain = ROTATOR_SRC_DOMAIN,
- },
- /* Video */
- {
- .name = "vcodec_a_mm1",
- .domain = VIDEO_DOMAIN,
- },
- /* Video */
- {
- .name = "vcodec_b_mm2",
- .domain = VIDEO_DOMAIN,
- },
- /* Video */
- {
- .name = "vcodec_a_stream",
- .domain = VIDEO_DOMAIN,
- },
- };
- static struct mem_pool msm8660_video_pools[] = {
- /*
- * Video hardware has the following requirements:
- * 1. All video addresses used by the video hardware must be at a higher
- * address than video firmware address.
- * 2. Video hardware can only access a range of 256MB from the base of
- * the video firmware.
- */
- [VIDEO_FIRMWARE_POOL] =
- /* Low addresses, intended for video firmware */
- {
- .paddr = SZ_128K,
- .size = SZ_16M - SZ_128K,
- },
- [VIDEO_MAIN_POOL] =
- /* Main video pool */
- {
- .paddr = SZ_16M,
- .size = SZ_256M - SZ_16M,
- },
- [GEN_POOL] =
- /* Remaining address space up to 2G */
- {
- .paddr = SZ_256M,
- .size = SZ_2G - SZ_256M,
- },
- };
- static struct mem_pool msm8660_camera_pools[] = {
- [GEN_POOL] =
- /* One address space for camera */
- {
- .paddr = SZ_128K,
- .size = SZ_2G - SZ_128K,
- },
- };
- static struct mem_pool msm8660_display_pools[] = {
- [GEN_POOL] =
- /* One address space for display */
- {
- .paddr = SZ_128K,
- .size = SZ_2G - SZ_128K,
- },
- };
- static struct mem_pool msm8660_rotator_pools[] = {
- [GEN_POOL] =
- /* One address space for rotator */
- {
- .paddr = SZ_128K,
- .size = SZ_2G - SZ_128K,
- },
- };
- static struct msm_iommu_domain msm8660_iommu_domains[] = {
- [VIDEO_DOMAIN] = {
- .iova_pools = msm8660_video_pools,
- .npools = ARRAY_SIZE(msm8660_video_pools),
- },
- [CAMERA_DOMAIN] = {
- .iova_pools = msm8660_camera_pools,
- .npools = ARRAY_SIZE(msm8660_camera_pools),
- },
- [DISPLAY_READ_DOMAIN] = {
- .iova_pools = msm8660_display_pools,
- .npools = ARRAY_SIZE(msm8660_display_pools),
- },
- [ROTATOR_SRC_DOMAIN] = {
- .iova_pools = msm8660_rotator_pools,
- .npools = ARRAY_SIZE(msm8660_rotator_pools),
- },
- };
- struct iommu_domains_pdata msm8660_iommu_domain_pdata = {
- .domains = msm8660_iommu_domains,
- .ndomains = ARRAY_SIZE(msm8660_iommu_domains),
- .domain_names = msm8660_iommu_ctx_names,
- .nnames = ARRAY_SIZE(msm8660_iommu_ctx_names),
- .domain_alloc_flags = 0,
- };
- struct platform_device msm8660_iommu_domain_device = {
- .name = "iommu_domains",
- .id = -1,
- .dev = {
- .platform_data = &msm8660_iommu_domain_pdata,
- }
- };
- struct platform_device msm8660_pm_8x60 = {
- .name = "pm-8x60",
- .id = -1,
- };
|