da8xx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * Texas Instruments DA8xx/OMAP-L1x "glue layer"
  3. *
  4. * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
  5. *
  6. * Based on the DaVinci "glue layer" code.
  7. * Copyright (C) 2005-2006 by Texas Instruments
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * The Inventra Controller Driver for Linux is free software; you
  12. * can redistribute it and/or modify it under the terms of the GNU
  13. * General Public License version 2 as published by the Free Software
  14. * Foundation.
  15. *
  16. * The Inventra Controller Driver for Linux is distributed in
  17. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  18. * without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  20. * License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with The Inventra Controller Driver for Linux ; if not,
  24. * write to the Free Software Foundation, Inc., 59 Temple Place,
  25. * Suite 330, Boston, MA 02111-1307 USA
  26. *
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/dma-mapping.h>
  34. #include <mach/da8xx.h>
  35. #include <mach/usb.h>
  36. #include "musb_core.h"
  37. /*
  38. * DA8XX specific definitions
  39. */
  40. /* USB 2.0 OTG module registers */
  41. #define DA8XX_USB_REVISION_REG 0x00
  42. #define DA8XX_USB_CTRL_REG 0x04
  43. #define DA8XX_USB_STAT_REG 0x08
  44. #define DA8XX_USB_EMULATION_REG 0x0c
  45. #define DA8XX_USB_MODE_REG 0x10 /* Transparent, CDC, [Generic] RNDIS */
  46. #define DA8XX_USB_AUTOREQ_REG 0x14
  47. #define DA8XX_USB_SRP_FIX_TIME_REG 0x18
  48. #define DA8XX_USB_TEARDOWN_REG 0x1c
  49. #define DA8XX_USB_INTR_SRC_REG 0x20
  50. #define DA8XX_USB_INTR_SRC_SET_REG 0x24
  51. #define DA8XX_USB_INTR_SRC_CLEAR_REG 0x28
  52. #define DA8XX_USB_INTR_MASK_REG 0x2c
  53. #define DA8XX_USB_INTR_MASK_SET_REG 0x30
  54. #define DA8XX_USB_INTR_MASK_CLEAR_REG 0x34
  55. #define DA8XX_USB_INTR_SRC_MASKED_REG 0x38
  56. #define DA8XX_USB_END_OF_INTR_REG 0x3c
  57. #define DA8XX_USB_GENERIC_RNDIS_EP_SIZE_REG(n) (0x50 + (((n) - 1) << 2))
  58. /* Control register bits */
  59. #define DA8XX_SOFT_RESET_MASK 1
  60. #define DA8XX_USB_TX_EP_MASK 0x1f /* EP0 + 4 Tx EPs */
  61. #define DA8XX_USB_RX_EP_MASK 0x1e /* 4 Rx EPs */
  62. /* USB interrupt register bits */
  63. #define DA8XX_INTR_USB_SHIFT 16
  64. #define DA8XX_INTR_USB_MASK (0x1ff << DA8XX_INTR_USB_SHIFT) /* 8 Mentor */
  65. /* interrupts and DRVVBUS interrupt */
  66. #define DA8XX_INTR_DRVVBUS 0x100
  67. #define DA8XX_INTR_RX_SHIFT 8
  68. #define DA8XX_INTR_RX_MASK (DA8XX_USB_RX_EP_MASK << DA8XX_INTR_RX_SHIFT)
  69. #define DA8XX_INTR_TX_SHIFT 0
  70. #define DA8XX_INTR_TX_MASK (DA8XX_USB_TX_EP_MASK << DA8XX_INTR_TX_SHIFT)
  71. #define DA8XX_MENTOR_CORE_OFFSET 0x400
  72. #define CFGCHIP2 IO_ADDRESS(DA8XX_SYSCFG0_BASE + DA8XX_CFGCHIP2_REG)
  73. struct da8xx_glue {
  74. struct device *dev;
  75. struct platform_device *musb;
  76. struct clk *clk;
  77. };
  78. /*
  79. * REVISIT (PM): we should be able to keep the PHY in low power mode most
  80. * of the time (24 MHz oscillator and PLL off, etc.) by setting POWER.D0
  81. * and, when in host mode, autosuspending idle root ports... PHY_PLLON
  82. * (overriding SUSPENDM?) then likely needs to stay off.
  83. */
  84. static inline void phy_on(void)
  85. {
  86. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  87. /*
  88. * Start the on-chip PHY and its PLL.
  89. */
  90. cfgchip2 &= ~(CFGCHIP2_RESET | CFGCHIP2_PHYPWRDN | CFGCHIP2_OTGPWRDN);
  91. cfgchip2 |= CFGCHIP2_PHY_PLLON;
  92. __raw_writel(cfgchip2, CFGCHIP2);
  93. pr_info("Waiting for USB PHY clock good...\n");
  94. while (!(__raw_readl(CFGCHIP2) & CFGCHIP2_PHYCLKGD))
  95. cpu_relax();
  96. }
  97. static inline void phy_off(void)
  98. {
  99. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  100. /*
  101. * Ensure that USB 1.1 reference clock is not being sourced from
  102. * USB 2.0 PHY. Otherwise do not power down the PHY.
  103. */
  104. if (!(cfgchip2 & CFGCHIP2_USB1PHYCLKMUX) &&
  105. (cfgchip2 & CFGCHIP2_USB1SUSPENDM)) {
  106. pr_warning("USB 1.1 clocked from USB 2.0 PHY -- "
  107. "can't power it down\n");
  108. return;
  109. }
  110. /*
  111. * Power down the on-chip PHY.
  112. */
  113. cfgchip2 |= CFGCHIP2_PHYPWRDN | CFGCHIP2_OTGPWRDN;
  114. __raw_writel(cfgchip2, CFGCHIP2);
  115. }
  116. /*
  117. * Because we don't set CTRL.UINT, it's "important" to:
  118. * - not read/write INTRUSB/INTRUSBE (except during
  119. * initial setup, as a workaround);
  120. * - use INTSET/INTCLR instead.
  121. */
  122. /**
  123. * da8xx_musb_enable - enable interrupts
  124. */
  125. static void da8xx_musb_enable(struct musb *musb)
  126. {
  127. void __iomem *reg_base = musb->ctrl_base;
  128. u32 mask;
  129. /* Workaround: setup IRQs through both register sets. */
  130. mask = ((musb->epmask & DA8XX_USB_TX_EP_MASK) << DA8XX_INTR_TX_SHIFT) |
  131. ((musb->epmask & DA8XX_USB_RX_EP_MASK) << DA8XX_INTR_RX_SHIFT) |
  132. DA8XX_INTR_USB_MASK;
  133. musb_writel(reg_base, DA8XX_USB_INTR_MASK_SET_REG, mask);
  134. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  135. if (is_otg_enabled(musb))
  136. musb_writel(reg_base, DA8XX_USB_INTR_SRC_SET_REG,
  137. DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT);
  138. }
  139. /**
  140. * da8xx_musb_disable - disable HDRC and flush interrupts
  141. */
  142. static void da8xx_musb_disable(struct musb *musb)
  143. {
  144. void __iomem *reg_base = musb->ctrl_base;
  145. musb_writel(reg_base, DA8XX_USB_INTR_MASK_CLEAR_REG,
  146. DA8XX_INTR_USB_MASK |
  147. DA8XX_INTR_TX_MASK | DA8XX_INTR_RX_MASK);
  148. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  149. musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
  150. }
  151. #define portstate(stmt) stmt
  152. static void da8xx_musb_set_vbus(struct musb *musb, int is_on)
  153. {
  154. WARN_ON(is_on && is_peripheral_active(musb));
  155. }
  156. #define POLL_SECONDS 2
  157. static struct timer_list otg_workaround;
  158. static void otg_timer(unsigned long _musb)
  159. {
  160. struct musb *musb = (void *)_musb;
  161. void __iomem *mregs = musb->mregs;
  162. u8 devctl;
  163. unsigned long flags;
  164. /*
  165. * We poll because DaVinci's won't expose several OTG-critical
  166. * status change events (from the transceiver) otherwise.
  167. */
  168. devctl = musb_readb(mregs, MUSB_DEVCTL);
  169. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  170. otg_state_string(musb->xceiv->state));
  171. spin_lock_irqsave(&musb->lock, flags);
  172. switch (musb->xceiv->state) {
  173. case OTG_STATE_A_WAIT_BCON:
  174. devctl &= ~MUSB_DEVCTL_SESSION;
  175. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  176. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  177. if (devctl & MUSB_DEVCTL_BDEVICE) {
  178. musb->xceiv->state = OTG_STATE_B_IDLE;
  179. MUSB_DEV_MODE(musb);
  180. } else {
  181. musb->xceiv->state = OTG_STATE_A_IDLE;
  182. MUSB_HST_MODE(musb);
  183. }
  184. break;
  185. case OTG_STATE_A_WAIT_VFALL:
  186. /*
  187. * Wait till VBUS falls below SessionEnd (~0.2 V); the 1.3
  188. * RTL seems to mis-handle session "start" otherwise (or in
  189. * our case "recover"), in routine "VBUS was valid by the time
  190. * VBUSERR got reported during enumeration" cases.
  191. */
  192. if (devctl & MUSB_DEVCTL_VBUS) {
  193. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  194. break;
  195. }
  196. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  197. musb_writel(musb->ctrl_base, DA8XX_USB_INTR_SRC_SET_REG,
  198. MUSB_INTR_VBUSERROR << DA8XX_INTR_USB_SHIFT);
  199. break;
  200. case OTG_STATE_B_IDLE:
  201. if (!is_peripheral_enabled(musb))
  202. break;
  203. /*
  204. * There's no ID-changed IRQ, so we have no good way to tell
  205. * when to switch to the A-Default state machine (by setting
  206. * the DEVCTL.Session bit).
  207. *
  208. * Workaround: whenever we're in B_IDLE, try setting the
  209. * session flag every few seconds. If it works, ID was
  210. * grounded and we're now in the A-Default state machine.
  211. *
  212. * NOTE: setting the session flag is _supposed_ to trigger
  213. * SRP but clearly it doesn't.
  214. */
  215. musb_writeb(mregs, MUSB_DEVCTL, devctl | MUSB_DEVCTL_SESSION);
  216. devctl = musb_readb(mregs, MUSB_DEVCTL);
  217. if (devctl & MUSB_DEVCTL_BDEVICE)
  218. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  219. else
  220. musb->xceiv->state = OTG_STATE_A_IDLE;
  221. break;
  222. default:
  223. break;
  224. }
  225. spin_unlock_irqrestore(&musb->lock, flags);
  226. }
  227. static void da8xx_musb_try_idle(struct musb *musb, unsigned long timeout)
  228. {
  229. static unsigned long last_timer;
  230. if (!is_otg_enabled(musb))
  231. return;
  232. if (timeout == 0)
  233. timeout = jiffies + msecs_to_jiffies(3);
  234. /* Never idle if active, or when VBUS timeout is not set as host */
  235. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  236. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  237. dev_dbg(musb->controller, "%s active, deleting timer\n",
  238. otg_state_string(musb->xceiv->state));
  239. del_timer(&otg_workaround);
  240. last_timer = jiffies;
  241. return;
  242. }
  243. if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
  244. dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
  245. return;
  246. }
  247. last_timer = timeout;
  248. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  249. otg_state_string(musb->xceiv->state),
  250. jiffies_to_msecs(timeout - jiffies));
  251. mod_timer(&otg_workaround, timeout);
  252. }
  253. static irqreturn_t da8xx_musb_interrupt(int irq, void *hci)
  254. {
  255. struct musb *musb = hci;
  256. void __iomem *reg_base = musb->ctrl_base;
  257. struct usb_otg *otg = musb->xceiv->otg;
  258. unsigned long flags;
  259. irqreturn_t ret = IRQ_NONE;
  260. u32 status;
  261. spin_lock_irqsave(&musb->lock, flags);
  262. /*
  263. * NOTE: DA8XX shadows the Mentor IRQs. Don't manage them through
  264. * the Mentor registers (except for setup), use the TI ones and EOI.
  265. */
  266. /* Acknowledge and handle non-CPPI interrupts */
  267. status = musb_readl(reg_base, DA8XX_USB_INTR_SRC_MASKED_REG);
  268. if (!status)
  269. goto eoi;
  270. musb_writel(reg_base, DA8XX_USB_INTR_SRC_CLEAR_REG, status);
  271. dev_dbg(musb->controller, "USB IRQ %08x\n", status);
  272. musb->int_rx = (status & DA8XX_INTR_RX_MASK) >> DA8XX_INTR_RX_SHIFT;
  273. musb->int_tx = (status & DA8XX_INTR_TX_MASK) >> DA8XX_INTR_TX_SHIFT;
  274. musb->int_usb = (status & DA8XX_INTR_USB_MASK) >> DA8XX_INTR_USB_SHIFT;
  275. /*
  276. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  277. * DA8xx's missing ID change IRQ. We need an ID change IRQ to
  278. * switch appropriately between halves of the OTG state machine.
  279. * Managing DEVCTL.Session per Mentor docs requires that we know its
  280. * value but DEVCTL.BDevice is invalid without DEVCTL.Session set.
  281. * Also, DRVVBUS pulses for SRP (but not at 5 V)...
  282. */
  283. if (status & (DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT)) {
  284. int drvvbus = musb_readl(reg_base, DA8XX_USB_STAT_REG);
  285. void __iomem *mregs = musb->mregs;
  286. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  287. int err;
  288. err = is_host_enabled(musb) && (musb->int_usb &
  289. MUSB_INTR_VBUSERROR);
  290. if (err) {
  291. /*
  292. * The Mentor core doesn't debounce VBUS as needed
  293. * to cope with device connect current spikes. This
  294. * means it's not uncommon for bus-powered devices
  295. * to get VBUS errors during enumeration.
  296. *
  297. * This is a workaround, but newer RTL from Mentor
  298. * seems to allow a better one: "re"-starting sessions
  299. * without waiting for VBUS to stop registering in
  300. * devctl.
  301. */
  302. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  303. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  304. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  305. WARNING("VBUS error workaround (delay coming)\n");
  306. } else if (is_host_enabled(musb) && drvvbus) {
  307. MUSB_HST_MODE(musb);
  308. otg->default_a = 1;
  309. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  310. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  311. del_timer(&otg_workaround);
  312. } else {
  313. musb->is_active = 0;
  314. MUSB_DEV_MODE(musb);
  315. otg->default_a = 0;
  316. musb->xceiv->state = OTG_STATE_B_IDLE;
  317. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  318. }
  319. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  320. drvvbus ? "on" : "off",
  321. otg_state_string(musb->xceiv->state),
  322. err ? " ERROR" : "",
  323. devctl);
  324. ret = IRQ_HANDLED;
  325. }
  326. if (musb->int_tx || musb->int_rx || musb->int_usb)
  327. ret |= musb_interrupt(musb);
  328. eoi:
  329. /* EOI needs to be written for the IRQ to be re-asserted. */
  330. if (ret == IRQ_HANDLED || status)
  331. musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
  332. /* Poll for ID change */
  333. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  334. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  335. spin_unlock_irqrestore(&musb->lock, flags);
  336. return ret;
  337. }
  338. static int da8xx_musb_set_mode(struct musb *musb, u8 musb_mode)
  339. {
  340. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  341. cfgchip2 &= ~CFGCHIP2_OTGMODE;
  342. switch (musb_mode) {
  343. case MUSB_HOST: /* Force VBUS valid, ID = 0 */
  344. cfgchip2 |= CFGCHIP2_FORCE_HOST;
  345. break;
  346. case MUSB_PERIPHERAL: /* Force VBUS valid, ID = 1 */
  347. cfgchip2 |= CFGCHIP2_FORCE_DEVICE;
  348. break;
  349. case MUSB_OTG: /* Don't override the VBUS/ID comparators */
  350. cfgchip2 |= CFGCHIP2_NO_OVERRIDE;
  351. break;
  352. default:
  353. dev_dbg(musb->controller, "Trying to set unsupported mode %u\n", musb_mode);
  354. }
  355. __raw_writel(cfgchip2, CFGCHIP2);
  356. return 0;
  357. }
  358. static int da8xx_musb_init(struct musb *musb)
  359. {
  360. void __iomem *reg_base = musb->ctrl_base;
  361. u32 rev;
  362. musb->mregs += DA8XX_MENTOR_CORE_OFFSET;
  363. /* Returns zero if e.g. not clocked */
  364. rev = musb_readl(reg_base, DA8XX_USB_REVISION_REG);
  365. if (!rev)
  366. goto fail;
  367. usb_nop_xceiv_register();
  368. musb->xceiv = usb_get_transceiver();
  369. if (!musb->xceiv)
  370. goto fail;
  371. if (is_host_enabled(musb))
  372. setup_timer(&otg_workaround, otg_timer, (unsigned long)musb);
  373. /* Reset the controller */
  374. musb_writel(reg_base, DA8XX_USB_CTRL_REG, DA8XX_SOFT_RESET_MASK);
  375. /* Start the on-chip PHY and its PLL. */
  376. phy_on();
  377. msleep(5);
  378. /* NOTE: IRQs are in mixed mode, not bypass to pure MUSB */
  379. pr_debug("DA8xx OTG revision %08x, PHY %03x, control %02x\n",
  380. rev, __raw_readl(CFGCHIP2),
  381. musb_readb(reg_base, DA8XX_USB_CTRL_REG));
  382. musb->isr = da8xx_musb_interrupt;
  383. return 0;
  384. fail:
  385. return -ENODEV;
  386. }
  387. static int da8xx_musb_exit(struct musb *musb)
  388. {
  389. if (is_host_enabled(musb))
  390. del_timer_sync(&otg_workaround);
  391. phy_off();
  392. usb_put_transceiver(musb->xceiv);
  393. usb_nop_xceiv_unregister();
  394. return 0;
  395. }
  396. static const struct musb_platform_ops da8xx_ops = {
  397. .init = da8xx_musb_init,
  398. .exit = da8xx_musb_exit,
  399. .enable = da8xx_musb_enable,
  400. .disable = da8xx_musb_disable,
  401. .set_mode = da8xx_musb_set_mode,
  402. .try_idle = da8xx_musb_try_idle,
  403. .set_vbus = da8xx_musb_set_vbus,
  404. };
  405. static u64 da8xx_dmamask = DMA_BIT_MASK(32);
  406. static int __devinit da8xx_probe(struct platform_device *pdev)
  407. {
  408. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  409. struct platform_device *musb;
  410. struct da8xx_glue *glue;
  411. struct clk *clk;
  412. int ret = -ENOMEM;
  413. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  414. if (!glue) {
  415. dev_err(&pdev->dev, "failed to allocate glue context\n");
  416. goto err0;
  417. }
  418. musb = platform_device_alloc("musb-hdrc", -1);
  419. if (!musb) {
  420. dev_err(&pdev->dev, "failed to allocate musb device\n");
  421. goto err1;
  422. }
  423. clk = clk_get(&pdev->dev, "usb20");
  424. if (IS_ERR(clk)) {
  425. dev_err(&pdev->dev, "failed to get clock\n");
  426. ret = PTR_ERR(clk);
  427. goto err2;
  428. }
  429. ret = clk_enable(clk);
  430. if (ret) {
  431. dev_err(&pdev->dev, "failed to enable clock\n");
  432. goto err3;
  433. }
  434. musb->dev.parent = &pdev->dev;
  435. musb->dev.dma_mask = &da8xx_dmamask;
  436. musb->dev.coherent_dma_mask = da8xx_dmamask;
  437. glue->dev = &pdev->dev;
  438. glue->musb = musb;
  439. glue->clk = clk;
  440. pdata->platform_ops = &da8xx_ops;
  441. platform_set_drvdata(pdev, glue);
  442. ret = platform_device_add_resources(musb, pdev->resource,
  443. pdev->num_resources);
  444. if (ret) {
  445. dev_err(&pdev->dev, "failed to add resources\n");
  446. goto err4;
  447. }
  448. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  449. if (ret) {
  450. dev_err(&pdev->dev, "failed to add platform_data\n");
  451. goto err4;
  452. }
  453. ret = platform_device_add(musb);
  454. if (ret) {
  455. dev_err(&pdev->dev, "failed to register musb device\n");
  456. goto err4;
  457. }
  458. return 0;
  459. err4:
  460. clk_disable(clk);
  461. err3:
  462. clk_put(clk);
  463. err2:
  464. platform_device_put(musb);
  465. err1:
  466. kfree(glue);
  467. err0:
  468. return ret;
  469. }
  470. static int __devexit da8xx_remove(struct platform_device *pdev)
  471. {
  472. struct da8xx_glue *glue = platform_get_drvdata(pdev);
  473. platform_device_del(glue->musb);
  474. platform_device_put(glue->musb);
  475. clk_disable(glue->clk);
  476. clk_put(glue->clk);
  477. kfree(glue);
  478. return 0;
  479. }
  480. static struct platform_driver da8xx_driver = {
  481. .probe = da8xx_probe,
  482. .remove = __devexit_p(da8xx_remove),
  483. .driver = {
  484. .name = "musb-da8xx",
  485. },
  486. };
  487. MODULE_DESCRIPTION("DA8xx/OMAP-L1x MUSB Glue Layer");
  488. MODULE_AUTHOR("Sergei Shtylyov <sshtylyov@ru.mvista.com>");
  489. MODULE_LICENSE("GPL v2");
  490. static int __init da8xx_init(void)
  491. {
  492. return platform_driver_register(&da8xx_driver);
  493. }
  494. module_init(da8xx_init);
  495. static void __exit da8xx_exit(void)
  496. {
  497. platform_driver_unregister(&da8xx_driver);
  498. }
  499. module_exit(da8xx_exit);