am35x.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * Texas Instruments AM35x "glue layer"
  3. *
  4. * Copyright (c) 2010, by Texas Instruments
  5. *
  6. * Based on the DA8xx "glue layer" code.
  7. * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * The Inventra Controller Driver for Linux is free software; you
  12. * can redistribute it and/or modify it under the terms of the GNU
  13. * General Public License version 2 as published by the Free Software
  14. * Foundation.
  15. *
  16. * The Inventra Controller Driver for Linux is distributed in
  17. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  18. * without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  20. * License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with The Inventra Controller Driver for Linux ; if not,
  24. * write to the Free Software Foundation, Inc., 59 Temple Place,
  25. * Suite 330, Boston, MA 02111-1307 USA
  26. *
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/dma-mapping.h>
  34. #include <plat/usb.h>
  35. #include "musb_core.h"
  36. /*
  37. * AM35x specific definitions
  38. */
  39. /* USB 2.0 OTG module registers */
  40. #define USB_REVISION_REG 0x00
  41. #define USB_CTRL_REG 0x04
  42. #define USB_STAT_REG 0x08
  43. #define USB_EMULATION_REG 0x0c
  44. /* 0x10 Reserved */
  45. #define USB_AUTOREQ_REG 0x14
  46. #define USB_SRP_FIX_TIME_REG 0x18
  47. #define USB_TEARDOWN_REG 0x1c
  48. #define EP_INTR_SRC_REG 0x20
  49. #define EP_INTR_SRC_SET_REG 0x24
  50. #define EP_INTR_SRC_CLEAR_REG 0x28
  51. #define EP_INTR_MASK_REG 0x2c
  52. #define EP_INTR_MASK_SET_REG 0x30
  53. #define EP_INTR_MASK_CLEAR_REG 0x34
  54. #define EP_INTR_SRC_MASKED_REG 0x38
  55. #define CORE_INTR_SRC_REG 0x40
  56. #define CORE_INTR_SRC_SET_REG 0x44
  57. #define CORE_INTR_SRC_CLEAR_REG 0x48
  58. #define CORE_INTR_MASK_REG 0x4c
  59. #define CORE_INTR_MASK_SET_REG 0x50
  60. #define CORE_INTR_MASK_CLEAR_REG 0x54
  61. #define CORE_INTR_SRC_MASKED_REG 0x58
  62. /* 0x5c Reserved */
  63. #define USB_END_OF_INTR_REG 0x60
  64. /* Control register bits */
  65. #define AM35X_SOFT_RESET_MASK 1
  66. /* USB interrupt register bits */
  67. #define AM35X_INTR_USB_SHIFT 16
  68. #define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
  69. #define AM35X_INTR_DRVVBUS 0x100
  70. #define AM35X_INTR_RX_SHIFT 16
  71. #define AM35X_INTR_TX_SHIFT 0
  72. #define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
  73. #define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
  74. #define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
  75. #define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
  76. #define USB_MENTOR_CORE_OFFSET 0x400
  77. struct am35x_glue {
  78. struct device *dev;
  79. struct platform_device *musb;
  80. struct clk *phy_clk;
  81. struct clk *clk;
  82. };
  83. #define glue_to_musb(g) platform_get_drvdata(g->musb)
  84. /*
  85. * am35x_musb_enable - enable interrupts
  86. */
  87. static void am35x_musb_enable(struct musb *musb)
  88. {
  89. void __iomem *reg_base = musb->ctrl_base;
  90. u32 epmask;
  91. /* Workaround: setup IRQs through both register sets. */
  92. epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
  93. ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
  94. musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
  95. musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
  96. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  97. if (is_otg_enabled(musb))
  98. musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
  99. AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
  100. }
  101. /*
  102. * am35x_musb_disable - disable HDRC and flush interrupts
  103. */
  104. static void am35x_musb_disable(struct musb *musb)
  105. {
  106. void __iomem *reg_base = musb->ctrl_base;
  107. musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
  108. musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
  109. AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
  110. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  111. musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
  112. }
  113. #define portstate(stmt) stmt
  114. static void am35x_musb_set_vbus(struct musb *musb, int is_on)
  115. {
  116. WARN_ON(is_on && is_peripheral_active(musb));
  117. }
  118. #define POLL_SECONDS 2
  119. static struct timer_list otg_workaround;
  120. static void otg_timer(unsigned long _musb)
  121. {
  122. struct musb *musb = (void *)_musb;
  123. void __iomem *mregs = musb->mregs;
  124. u8 devctl;
  125. unsigned long flags;
  126. /*
  127. * We poll because AM35x's won't expose several OTG-critical
  128. * status change events (from the transceiver) otherwise.
  129. */
  130. devctl = musb_readb(mregs, MUSB_DEVCTL);
  131. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  132. otg_state_string(musb->xceiv->state));
  133. spin_lock_irqsave(&musb->lock, flags);
  134. switch (musb->xceiv->state) {
  135. case OTG_STATE_A_WAIT_BCON:
  136. devctl &= ~MUSB_DEVCTL_SESSION;
  137. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  138. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  139. if (devctl & MUSB_DEVCTL_BDEVICE) {
  140. musb->xceiv->state = OTG_STATE_B_IDLE;
  141. MUSB_DEV_MODE(musb);
  142. } else {
  143. musb->xceiv->state = OTG_STATE_A_IDLE;
  144. MUSB_HST_MODE(musb);
  145. }
  146. break;
  147. case OTG_STATE_A_WAIT_VFALL:
  148. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  149. musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
  150. MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
  151. break;
  152. case OTG_STATE_B_IDLE:
  153. if (!is_peripheral_enabled(musb))
  154. break;
  155. devctl = musb_readb(mregs, MUSB_DEVCTL);
  156. if (devctl & MUSB_DEVCTL_BDEVICE)
  157. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  158. else
  159. musb->xceiv->state = OTG_STATE_A_IDLE;
  160. break;
  161. default:
  162. break;
  163. }
  164. spin_unlock_irqrestore(&musb->lock, flags);
  165. }
  166. static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
  167. {
  168. static unsigned long last_timer;
  169. if (!is_otg_enabled(musb))
  170. return;
  171. if (timeout == 0)
  172. timeout = jiffies + msecs_to_jiffies(3);
  173. /* Never idle if active, or when VBUS timeout is not set as host */
  174. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  175. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  176. dev_dbg(musb->controller, "%s active, deleting timer\n",
  177. otg_state_string(musb->xceiv->state));
  178. del_timer(&otg_workaround);
  179. last_timer = jiffies;
  180. return;
  181. }
  182. if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
  183. dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
  184. return;
  185. }
  186. last_timer = timeout;
  187. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  188. otg_state_string(musb->xceiv->state),
  189. jiffies_to_msecs(timeout - jiffies));
  190. mod_timer(&otg_workaround, timeout);
  191. }
  192. static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
  193. {
  194. struct musb *musb = hci;
  195. void __iomem *reg_base = musb->ctrl_base;
  196. struct device *dev = musb->controller;
  197. struct musb_hdrc_platform_data *plat = dev->platform_data;
  198. struct omap_musb_board_data *data = plat->board_data;
  199. struct usb_otg *otg = musb->xceiv->otg;
  200. unsigned long flags;
  201. irqreturn_t ret = IRQ_NONE;
  202. u32 epintr, usbintr;
  203. spin_lock_irqsave(&musb->lock, flags);
  204. /* Get endpoint interrupts */
  205. epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
  206. if (epintr) {
  207. musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
  208. musb->int_rx =
  209. (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
  210. musb->int_tx =
  211. (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
  212. }
  213. /* Get usb core interrupts */
  214. usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
  215. if (!usbintr && !epintr)
  216. goto eoi;
  217. if (usbintr) {
  218. musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
  219. musb->int_usb =
  220. (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
  221. }
  222. /*
  223. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  224. * AM35x's missing ID change IRQ. We need an ID change IRQ to
  225. * switch appropriately between halves of the OTG state machine.
  226. * Managing DEVCTL.SESSION per Mentor docs requires that we know its
  227. * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  228. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  229. */
  230. if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
  231. int drvvbus = musb_readl(reg_base, USB_STAT_REG);
  232. void __iomem *mregs = musb->mregs;
  233. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  234. int err;
  235. err = is_host_enabled(musb) && (musb->int_usb &
  236. MUSB_INTR_VBUSERROR);
  237. if (err) {
  238. /*
  239. * The Mentor core doesn't debounce VBUS as needed
  240. * to cope with device connect current spikes. This
  241. * means it's not uncommon for bus-powered devices
  242. * to get VBUS errors during enumeration.
  243. *
  244. * This is a workaround, but newer RTL from Mentor
  245. * seems to allow a better one: "re"-starting sessions
  246. * without waiting for VBUS to stop registering in
  247. * devctl.
  248. */
  249. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  250. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  251. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  252. WARNING("VBUS error workaround (delay coming)\n");
  253. } else if (is_host_enabled(musb) && drvvbus) {
  254. MUSB_HST_MODE(musb);
  255. otg->default_a = 1;
  256. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  257. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  258. del_timer(&otg_workaround);
  259. } else {
  260. musb->is_active = 0;
  261. MUSB_DEV_MODE(musb);
  262. otg->default_a = 0;
  263. musb->xceiv->state = OTG_STATE_B_IDLE;
  264. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  265. }
  266. /* NOTE: this must complete power-on within 100 ms. */
  267. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  268. drvvbus ? "on" : "off",
  269. otg_state_string(musb->xceiv->state),
  270. err ? " ERROR" : "",
  271. devctl);
  272. ret = IRQ_HANDLED;
  273. }
  274. if (musb->int_tx || musb->int_rx || musb->int_usb)
  275. ret |= musb_interrupt(musb);
  276. eoi:
  277. /* EOI needs to be written for the IRQ to be re-asserted. */
  278. if (ret == IRQ_HANDLED || epintr || usbintr) {
  279. /* clear level interrupt */
  280. if (data->clear_irq)
  281. data->clear_irq();
  282. /* write EOI */
  283. musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
  284. }
  285. /* Poll for ID change */
  286. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  287. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  288. spin_unlock_irqrestore(&musb->lock, flags);
  289. return ret;
  290. }
  291. static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
  292. {
  293. struct device *dev = musb->controller;
  294. struct musb_hdrc_platform_data *plat = dev->platform_data;
  295. struct omap_musb_board_data *data = plat->board_data;
  296. int retval = 0;
  297. if (data->set_mode)
  298. data->set_mode(musb_mode);
  299. else
  300. retval = -EIO;
  301. return retval;
  302. }
  303. static int am35x_musb_init(struct musb *musb)
  304. {
  305. struct device *dev = musb->controller;
  306. struct musb_hdrc_platform_data *plat = dev->platform_data;
  307. struct omap_musb_board_data *data = plat->board_data;
  308. void __iomem *reg_base = musb->ctrl_base;
  309. u32 rev;
  310. musb->mregs += USB_MENTOR_CORE_OFFSET;
  311. /* Returns zero if e.g. not clocked */
  312. rev = musb_readl(reg_base, USB_REVISION_REG);
  313. if (!rev)
  314. return -ENODEV;
  315. usb_nop_xceiv_register();
  316. musb->xceiv = usb_get_transceiver();
  317. if (!musb->xceiv)
  318. return -ENODEV;
  319. if (is_host_enabled(musb))
  320. setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
  321. /* Reset the musb */
  322. if (data->reset)
  323. data->reset();
  324. /* Reset the controller */
  325. musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
  326. /* Start the on-chip PHY and its PLL. */
  327. if (data->set_phy_power)
  328. data->set_phy_power(1);
  329. msleep(5);
  330. musb->isr = am35x_musb_interrupt;
  331. /* clear level interrupt */
  332. if (data->clear_irq)
  333. data->clear_irq();
  334. return 0;
  335. }
  336. static int am35x_musb_exit(struct musb *musb)
  337. {
  338. struct device *dev = musb->controller;
  339. struct musb_hdrc_platform_data *plat = dev->platform_data;
  340. struct omap_musb_board_data *data = plat->board_data;
  341. if (is_host_enabled(musb))
  342. del_timer_sync(&otg_workaround);
  343. /* Shutdown the on-chip PHY and its PLL. */
  344. if (data->set_phy_power)
  345. data->set_phy_power(0);
  346. usb_put_transceiver(musb->xceiv);
  347. usb_nop_xceiv_unregister();
  348. return 0;
  349. }
  350. /* AM35x supports only 32bit read operation */
  351. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  352. {
  353. void __iomem *fifo = hw_ep->fifo;
  354. u32 val;
  355. int i;
  356. /* Read for 32bit-aligned destination address */
  357. if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
  358. readsl(fifo, dst, len >> 2);
  359. dst += len & ~0x03;
  360. len &= 0x03;
  361. }
  362. /*
  363. * Now read the remaining 1 to 3 byte or complete length if
  364. * unaligned address.
  365. */
  366. if (len > 4) {
  367. for (i = 0; i < (len >> 2); i++) {
  368. *(u32 *) dst = musb_readl(fifo, 0);
  369. dst += 4;
  370. }
  371. len &= 0x03;
  372. }
  373. if (len > 0) {
  374. val = musb_readl(fifo, 0);
  375. memcpy(dst, &val, len);
  376. }
  377. }
  378. static const struct musb_platform_ops am35x_ops = {
  379. .init = am35x_musb_init,
  380. .exit = am35x_musb_exit,
  381. .enable = am35x_musb_enable,
  382. .disable = am35x_musb_disable,
  383. .set_mode = am35x_musb_set_mode,
  384. .try_idle = am35x_musb_try_idle,
  385. .set_vbus = am35x_musb_set_vbus,
  386. };
  387. static u64 am35x_dmamask = DMA_BIT_MASK(32);
  388. static int __devinit am35x_probe(struct platform_device *pdev)
  389. {
  390. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  391. struct platform_device *musb;
  392. struct am35x_glue *glue;
  393. struct clk *phy_clk;
  394. struct clk *clk;
  395. int ret = -ENOMEM;
  396. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  397. if (!glue) {
  398. dev_err(&pdev->dev, "failed to allocate glue context\n");
  399. goto err0;
  400. }
  401. musb = platform_device_alloc("musb-hdrc", -1);
  402. if (!musb) {
  403. dev_err(&pdev->dev, "failed to allocate musb device\n");
  404. goto err1;
  405. }
  406. phy_clk = clk_get(&pdev->dev, "fck");
  407. if (IS_ERR(phy_clk)) {
  408. dev_err(&pdev->dev, "failed to get PHY clock\n");
  409. ret = PTR_ERR(phy_clk);
  410. goto err2;
  411. }
  412. clk = clk_get(&pdev->dev, "ick");
  413. if (IS_ERR(clk)) {
  414. dev_err(&pdev->dev, "failed to get clock\n");
  415. ret = PTR_ERR(clk);
  416. goto err3;
  417. }
  418. ret = clk_enable(phy_clk);
  419. if (ret) {
  420. dev_err(&pdev->dev, "failed to enable PHY clock\n");
  421. goto err4;
  422. }
  423. ret = clk_enable(clk);
  424. if (ret) {
  425. dev_err(&pdev->dev, "failed to enable clock\n");
  426. goto err5;
  427. }
  428. musb->dev.parent = &pdev->dev;
  429. musb->dev.dma_mask = &am35x_dmamask;
  430. musb->dev.coherent_dma_mask = am35x_dmamask;
  431. glue->dev = &pdev->dev;
  432. glue->musb = musb;
  433. glue->phy_clk = phy_clk;
  434. glue->clk = clk;
  435. pdata->platform_ops = &am35x_ops;
  436. platform_set_drvdata(pdev, glue);
  437. ret = platform_device_add_resources(musb, pdev->resource,
  438. pdev->num_resources);
  439. if (ret) {
  440. dev_err(&pdev->dev, "failed to add resources\n");
  441. goto err6;
  442. }
  443. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  444. if (ret) {
  445. dev_err(&pdev->dev, "failed to add platform_data\n");
  446. goto err6;
  447. }
  448. ret = platform_device_add(musb);
  449. if (ret) {
  450. dev_err(&pdev->dev, "failed to register musb device\n");
  451. goto err6;
  452. }
  453. return 0;
  454. err6:
  455. clk_disable(clk);
  456. err5:
  457. clk_disable(phy_clk);
  458. err4:
  459. clk_put(clk);
  460. err3:
  461. clk_put(phy_clk);
  462. err2:
  463. platform_device_put(musb);
  464. err1:
  465. kfree(glue);
  466. err0:
  467. return ret;
  468. }
  469. static int __devexit am35x_remove(struct platform_device *pdev)
  470. {
  471. struct am35x_glue *glue = platform_get_drvdata(pdev);
  472. platform_device_del(glue->musb);
  473. platform_device_put(glue->musb);
  474. clk_disable(glue->clk);
  475. clk_disable(glue->phy_clk);
  476. clk_put(glue->clk);
  477. clk_put(glue->phy_clk);
  478. kfree(glue);
  479. return 0;
  480. }
  481. #ifdef CONFIG_PM
  482. static int am35x_suspend(struct device *dev)
  483. {
  484. struct am35x_glue *glue = dev_get_drvdata(dev);
  485. struct musb_hdrc_platform_data *plat = dev->platform_data;
  486. struct omap_musb_board_data *data = plat->board_data;
  487. /* Shutdown the on-chip PHY and its PLL. */
  488. if (data->set_phy_power)
  489. data->set_phy_power(0);
  490. clk_disable(glue->phy_clk);
  491. clk_disable(glue->clk);
  492. return 0;
  493. }
  494. static int am35x_resume(struct device *dev)
  495. {
  496. struct am35x_glue *glue = dev_get_drvdata(dev);
  497. struct musb_hdrc_platform_data *plat = dev->platform_data;
  498. struct omap_musb_board_data *data = plat->board_data;
  499. int ret;
  500. /* Start the on-chip PHY and its PLL. */
  501. if (data->set_phy_power)
  502. data->set_phy_power(1);
  503. ret = clk_enable(glue->phy_clk);
  504. if (ret) {
  505. dev_err(dev, "failed to enable PHY clock\n");
  506. return ret;
  507. }
  508. ret = clk_enable(glue->clk);
  509. if (ret) {
  510. dev_err(dev, "failed to enable clock\n");
  511. return ret;
  512. }
  513. return 0;
  514. }
  515. static struct dev_pm_ops am35x_pm_ops = {
  516. .suspend = am35x_suspend,
  517. .resume = am35x_resume,
  518. };
  519. #define DEV_PM_OPS &am35x_pm_ops
  520. #else
  521. #define DEV_PM_OPS NULL
  522. #endif
  523. static struct platform_driver am35x_driver = {
  524. .probe = am35x_probe,
  525. .remove = __devexit_p(am35x_remove),
  526. .driver = {
  527. .name = "musb-am35x",
  528. .pm = DEV_PM_OPS,
  529. },
  530. };
  531. MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
  532. MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
  533. MODULE_LICENSE("GPL v2");
  534. static int __init am35x_init(void)
  535. {
  536. return platform_driver_register(&am35x_driver);
  537. }
  538. module_init(am35x_init);
  539. static void __exit am35x_exit(void)
  540. {
  541. platform_driver_unregister(&am35x_driver);
  542. }
  543. module_exit(am35x_exit);