xhci.h 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. /* Code sharing between pci-quirks and xhci hcd */
  29. #include "xhci-ext-caps.h"
  30. #include "pci-quirks.h"
  31. /* xHCI PCI Configuration Registers */
  32. #define XHCI_SBRN_OFFSET (0x60)
  33. /* Max number of USB devices for any host controller - limit in section 6.1 */
  34. #define MAX_HC_SLOTS 256
  35. /* Section 5.3.3 - MaxPorts */
  36. #define MAX_HC_PORTS 127
  37. /*
  38. * xHCI register interface.
  39. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  40. * Revision 0.95 specification
  41. */
  42. /**
  43. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  44. * @hc_capbase: length of the capabilities register and HC version number
  45. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  46. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  47. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  48. * @hcc_params: HCCPARAMS - Capability Parameters
  49. * @db_off: DBOFF - Doorbell array offset
  50. * @run_regs_off: RTSOFF - Runtime register space offset
  51. */
  52. struct xhci_cap_regs {
  53. __le32 hc_capbase;
  54. __le32 hcs_params1;
  55. __le32 hcs_params2;
  56. __le32 hcs_params3;
  57. __le32 hcc_params;
  58. __le32 db_off;
  59. __le32 run_regs_off;
  60. /* Reserved up to (CAPLENGTH - 0x1C) */
  61. };
  62. /* hc_capbase bitmasks */
  63. /* bits 7:0 - how long is the Capabilities register */
  64. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  65. /* bits 31:16 */
  66. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  67. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  68. /* bits 0:7, Max Device Slots */
  69. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  70. #define HCS_SLOTS_MASK 0xff
  71. /* bits 8:18, Max Interrupters */
  72. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  73. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  74. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  75. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  76. /* bits 0:3, frames or uframes that SW needs to queue transactions
  77. * ahead of the HW to meet periodic deadlines */
  78. #define HCS_IST(p) (((p) >> 0) & 0xf)
  79. /* bits 4:7, max number of Event Ring segments */
  80. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  81. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  82. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  83. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  84. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  85. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  86. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  87. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  88. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  89. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  90. /* HCCPARAMS - hcc_params - bitmasks */
  91. /* true: HC can use 64-bit address pointers */
  92. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  93. /* true: HC can do bandwidth negotiation */
  94. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  95. /* true: HC uses 64-byte Device Context structures
  96. * FIXME 64-byte context structures aren't supported yet.
  97. */
  98. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  99. /* true: HC has port power switches */
  100. #define HCC_PPC(p) ((p) & (1 << 3))
  101. /* true: HC has port indicators */
  102. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  103. /* true: HC has Light HC Reset Capability */
  104. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  105. /* true: HC supports latency tolerance messaging */
  106. #define HCC_LTC(p) ((p) & (1 << 6))
  107. /* true: no secondary Stream ID Support */
  108. #define HCC_NSS(p) ((p) & (1 << 7))
  109. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  110. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  111. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  112. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  113. /* db_off bitmask - bits 0:1 reserved */
  114. #define DBOFF_MASK (~0x3)
  115. /* run_regs_off bitmask - bits 0:4 reserved */
  116. #define RTSOFF_MASK (~0x1f)
  117. /* Number of registers per port */
  118. #define NUM_PORT_REGS 4
  119. /**
  120. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  121. * @command: USBCMD - xHC command register
  122. * @status: USBSTS - xHC status register
  123. * @page_size: This indicates the page size that the host controller
  124. * supports. If bit n is set, the HC supports a page size
  125. * of 2^(n+12), up to a 128MB page size.
  126. * 4K is the minimum page size.
  127. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  128. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  129. * @config_reg: CONFIG - Configure Register
  130. * @port_status_base: PORTSCn - base address for Port Status and Control
  131. * Each port has a Port Status and Control register,
  132. * followed by a Port Power Management Status and Control
  133. * register, a Port Link Info register, and a reserved
  134. * register.
  135. * @port_power_base: PORTPMSCn - base address for
  136. * Port Power Management Status and Control
  137. * @port_link_base: PORTLIn - base address for Port Link Info (current
  138. * Link PM state and control) for USB 2.1 and USB 3.0
  139. * devices.
  140. */
  141. struct xhci_op_regs {
  142. __le32 command;
  143. __le32 status;
  144. __le32 page_size;
  145. __le32 reserved1;
  146. __le32 reserved2;
  147. __le32 dev_notification;
  148. __le64 cmd_ring;
  149. /* rsvd: offset 0x20-2F */
  150. __le32 reserved3[4];
  151. __le64 dcbaa_ptr;
  152. __le32 config_reg;
  153. /* rsvd: offset 0x3C-3FF */
  154. __le32 reserved4[241];
  155. /* port 1 registers, which serve as a base address for other ports */
  156. __le32 port_status_base;
  157. __le32 port_power_base;
  158. __le32 port_link_base;
  159. __le32 reserved5;
  160. /* registers for ports 2-255 */
  161. __le32 reserved6[NUM_PORT_REGS*254];
  162. };
  163. /* USBCMD - USB command - command bitmasks */
  164. /* start/stop HC execution - do not write unless HC is halted*/
  165. #define CMD_RUN XHCI_CMD_RUN
  166. /* Reset HC - resets internal HC state machine and all registers (except
  167. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  168. * The xHCI driver must reinitialize the xHC after setting this bit.
  169. */
  170. #define CMD_RESET (1 << 1)
  171. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  172. #define CMD_EIE XHCI_CMD_EIE
  173. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  174. #define CMD_HSEIE XHCI_CMD_HSEIE
  175. /* bits 4:6 are reserved (and should be preserved on writes). */
  176. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  177. #define CMD_LRESET (1 << 7)
  178. /* host controller save/restore state. */
  179. #define CMD_CSS (1 << 8)
  180. #define CMD_CRS (1 << 9)
  181. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  182. #define CMD_EWE XHCI_CMD_EWE
  183. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  184. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  185. * '0' means the xHC can power it off if all ports are in the disconnect,
  186. * disabled, or powered-off state.
  187. */
  188. #define CMD_PM_INDEX (1 << 11)
  189. /* bits 12:31 are reserved (and should be preserved on writes). */
  190. /* IMAN - Interrupt Management Register */
  191. #define IMAN_IE (1 << 1)
  192. #define IMAN_IP (1 << 0)
  193. /* USBSTS - USB status - status bitmasks */
  194. /* HC not running - set to 1 when run/stop bit is cleared. */
  195. #define STS_HALT XHCI_STS_HALT
  196. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  197. #define STS_FATAL (1 << 2)
  198. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  199. #define STS_EINT (1 << 3)
  200. /* port change detect */
  201. #define STS_PORT (1 << 4)
  202. /* bits 5:7 reserved and zeroed */
  203. /* save state status - '1' means xHC is saving state */
  204. #define STS_SAVE (1 << 8)
  205. /* restore state status - '1' means xHC is restoring state */
  206. #define STS_RESTORE (1 << 9)
  207. /* true: save or restore error */
  208. #define STS_SRE (1 << 10)
  209. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  210. #define STS_CNR XHCI_STS_CNR
  211. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  212. #define STS_HCE (1 << 12)
  213. /* bits 13:31 reserved and should be preserved */
  214. /*
  215. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  216. * Generate a device notification event when the HC sees a transaction with a
  217. * notification type that matches a bit set in this bit field.
  218. */
  219. #define DEV_NOTE_MASK (0xffff)
  220. #define ENABLE_DEV_NOTE(x) (1 << (x))
  221. /* Most of the device notification types should only be used for debug.
  222. * SW does need to pay attention to function wake notifications.
  223. */
  224. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  225. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  226. /* bit 0 is the command ring cycle state */
  227. /* stop ring operation after completion of the currently executing command */
  228. #define CMD_RING_PAUSE (1 << 1)
  229. /* stop ring immediately - abort the currently executing command */
  230. #define CMD_RING_ABORT (1 << 2)
  231. /* true: command ring is running */
  232. #define CMD_RING_RUNNING (1 << 3)
  233. /* bits 4:5 reserved and should be preserved */
  234. /* Command Ring pointer - bit mask for the lower 32 bits. */
  235. #define CMD_RING_RSVD_BITS (0x3f)
  236. /* CONFIG - Configure Register - config_reg bitmasks */
  237. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  238. #define MAX_DEVS(p) ((p) & 0xff)
  239. /* bits 8:31 - reserved and should be preserved */
  240. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  241. /* true: device connected */
  242. #define PORT_CONNECT (1 << 0)
  243. /* true: port enabled */
  244. #define PORT_PE (1 << 1)
  245. /* bit 2 reserved and zeroed */
  246. /* true: port has an over-current condition */
  247. #define PORT_OC (1 << 3)
  248. /* true: port reset signaling asserted */
  249. #define PORT_RESET (1 << 4)
  250. /* Port Link State - bits 5:8
  251. * A read gives the current link PM state of the port,
  252. * a write with Link State Write Strobe set sets the link state.
  253. */
  254. #define PORT_PLS_MASK (0xf << 5)
  255. #define XDEV_U0 (0x0 << 5)
  256. #define XDEV_U2 (0x2 << 5)
  257. #define XDEV_U3 (0x3 << 5)
  258. #define XDEV_INACTIVE (0x6 << 5)
  259. #define XDEV_RESUME (0xf << 5)
  260. /* true: port has power (see HCC_PPC) */
  261. #define PORT_POWER (1 << 9)
  262. /* bits 10:13 indicate device speed:
  263. * 0 - undefined speed - port hasn't be initialized by a reset yet
  264. * 1 - full speed
  265. * 2 - low speed
  266. * 3 - high speed
  267. * 4 - super speed
  268. * 5-15 reserved
  269. */
  270. #define DEV_SPEED_MASK (0xf << 10)
  271. #define XDEV_FS (0x1 << 10)
  272. #define XDEV_LS (0x2 << 10)
  273. #define XDEV_HS (0x3 << 10)
  274. #define XDEV_SS (0x4 << 10)
  275. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  276. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  277. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  278. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  279. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  280. /* Bits 20:23 in the Slot Context are the speed for the device */
  281. #define SLOT_SPEED_FS (XDEV_FS << 10)
  282. #define SLOT_SPEED_LS (XDEV_LS << 10)
  283. #define SLOT_SPEED_HS (XDEV_HS << 10)
  284. #define SLOT_SPEED_SS (XDEV_SS << 10)
  285. /* Port Indicator Control */
  286. #define PORT_LED_OFF (0 << 14)
  287. #define PORT_LED_AMBER (1 << 14)
  288. #define PORT_LED_GREEN (2 << 14)
  289. #define PORT_LED_MASK (3 << 14)
  290. /* Port Link State Write Strobe - set this when changing link state */
  291. #define PORT_LINK_STROBE (1 << 16)
  292. /* true: connect status change */
  293. #define PORT_CSC (1 << 17)
  294. /* true: port enable change */
  295. #define PORT_PEC (1 << 18)
  296. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  297. * into an enabled state, and the device into the default state. A "warm" reset
  298. * also resets the link, forcing the device through the link training sequence.
  299. * SW can also look at the Port Reset register to see when warm reset is done.
  300. */
  301. #define PORT_WRC (1 << 19)
  302. /* true: over-current change */
  303. #define PORT_OCC (1 << 20)
  304. /* true: reset change - 1 to 0 transition of PORT_RESET */
  305. #define PORT_RC (1 << 21)
  306. /* port link status change - set on some port link state transitions:
  307. * Transition Reason
  308. * ------------------------------------------------------------------------------
  309. * - U3 to Resume Wakeup signaling from a device
  310. * - Resume to Recovery to U0 USB 3.0 device resume
  311. * - Resume to U0 USB 2.0 device resume
  312. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  313. * - U3 to U0 Software resume of USB 2.0 device complete
  314. * - U2 to U0 L1 resume of USB 2.1 device complete
  315. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  316. * - U0 to disabled L1 entry error with USB 2.1 device
  317. * - Any state to inactive Error on USB 3.0 port
  318. */
  319. #define PORT_PLC (1 << 22)
  320. /* port configure error change - port failed to configure its link partner */
  321. #define PORT_CEC (1 << 23)
  322. /* Cold Attach Status - xHC can set this bit to report device attached during
  323. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  324. * to connected state.
  325. */
  326. #define PORT_CAS (1 << 24)
  327. /* wake on connect (enable) */
  328. #define PORT_WKCONN_E (1 << 25)
  329. /* wake on disconnect (enable) */
  330. #define PORT_WKDISC_E (1 << 26)
  331. /* wake on over-current (enable) */
  332. #define PORT_WKOC_E (1 << 27)
  333. /* bits 28:29 reserved */
  334. /* true: device is removable - for USB 3.0 roothub emulation */
  335. #define PORT_DEV_REMOVE (1 << 30)
  336. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  337. #define PORT_WR (1 << 31)
  338. /* We mark duplicate entries with -1 */
  339. #define DUPLICATE_ENTRY ((u8)(-1))
  340. /* Port Power Management Status and Control - port_power_base bitmasks */
  341. /* Inactivity timer value for transitions into U1, in microseconds.
  342. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  343. */
  344. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  345. /* Inactivity timer value for transitions into U2 */
  346. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  347. /* Bits 24:31 for port testing */
  348. /* USB2 Protocol PORTSPMSC */
  349. #define PORT_L1S_MASK 7
  350. #define PORT_L1S_SUCCESS 1
  351. #define PORT_RWE (1 << 3)
  352. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  353. #define PORT_HIRD_MASK (0xf << 4)
  354. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  355. #define PORT_HLE (1 << 16)
  356. /**
  357. * struct xhci_intr_reg - Interrupt Register Set
  358. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  359. * interrupts and check for pending interrupts.
  360. * @irq_control: IMOD - Interrupt Moderation Register.
  361. * Used to throttle interrupts.
  362. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  363. * @erst_base: ERST base address.
  364. * @erst_dequeue: Event ring dequeue pointer.
  365. *
  366. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  367. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  368. * multiple segments of the same size. The HC places events on the ring and
  369. * "updates the Cycle bit in the TRBs to indicate to software the current
  370. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  371. * updates the dequeue pointer.
  372. */
  373. struct xhci_intr_reg {
  374. __le32 irq_pending;
  375. __le32 irq_control;
  376. __le32 erst_size;
  377. __le32 rsvd;
  378. __le64 erst_base;
  379. __le64 erst_dequeue;
  380. };
  381. /* irq_pending bitmasks */
  382. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  383. /* bits 2:31 need to be preserved */
  384. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  385. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  386. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  387. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  388. /* irq_control bitmasks */
  389. /* Minimum interval between interrupts (in 250ns intervals). The interval
  390. * between interrupts will be longer if there are no events on the event ring.
  391. * Default is 4000 (1 ms).
  392. */
  393. #define ER_IRQ_INTERVAL_MASK (0xffff)
  394. /* Counter used to count down the time to the next interrupt - HW use only */
  395. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  396. /* erst_size bitmasks */
  397. /* Preserve bits 16:31 of erst_size */
  398. #define ERST_SIZE_MASK (0xffff << 16)
  399. /* erst_dequeue bitmasks */
  400. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  401. * where the current dequeue pointer lies. This is an optional HW hint.
  402. */
  403. #define ERST_DESI_MASK (0x7)
  404. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  405. * a work queue (or delayed service routine)?
  406. */
  407. #define ERST_EHB (1 << 3)
  408. #define ERST_PTR_MASK (0xf)
  409. /**
  410. * struct xhci_run_regs
  411. * @microframe_index:
  412. * MFINDEX - current microframe number
  413. *
  414. * Section 5.5 Host Controller Runtime Registers:
  415. * "Software should read and write these registers using only Dword (32 bit)
  416. * or larger accesses"
  417. */
  418. struct xhci_run_regs {
  419. __le32 microframe_index;
  420. __le32 rsvd[7];
  421. struct xhci_intr_reg ir_set[128];
  422. };
  423. /**
  424. * struct doorbell_array
  425. *
  426. * Bits 0 - 7: Endpoint target
  427. * Bits 8 - 15: RsvdZ
  428. * Bits 16 - 31: Stream ID
  429. *
  430. * Section 5.6
  431. */
  432. struct xhci_doorbell_array {
  433. __le32 doorbell[256];
  434. };
  435. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  436. #define DB_VALUE_HOST 0x00000000
  437. /**
  438. * struct xhci_protocol_caps
  439. * @revision: major revision, minor revision, capability ID,
  440. * and next capability pointer.
  441. * @name_string: Four ASCII characters to say which spec this xHC
  442. * follows, typically "USB ".
  443. * @port_info: Port offset, count, and protocol-defined information.
  444. */
  445. struct xhci_protocol_caps {
  446. u32 revision;
  447. u32 name_string;
  448. u32 port_info;
  449. };
  450. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  451. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  452. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  453. /**
  454. * struct xhci_container_ctx
  455. * @type: Type of context. Used to calculated offsets to contained contexts.
  456. * @size: Size of the context data
  457. * @bytes: The raw context data given to HW
  458. * @dma: dma address of the bytes
  459. *
  460. * Represents either a Device or Input context. Holds a pointer to the raw
  461. * memory used for the context (bytes) and dma address of it (dma).
  462. */
  463. struct xhci_container_ctx {
  464. unsigned type;
  465. #define XHCI_CTX_TYPE_DEVICE 0x1
  466. #define XHCI_CTX_TYPE_INPUT 0x2
  467. int size;
  468. u8 *bytes;
  469. dma_addr_t dma;
  470. };
  471. /**
  472. * struct xhci_slot_ctx
  473. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  474. * @dev_info2: Max exit latency for device number, root hub port number
  475. * @tt_info: tt_info is used to construct split transaction tokens
  476. * @dev_state: slot state and device address
  477. *
  478. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  479. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  480. * reserved at the end of the slot context for HC internal use.
  481. */
  482. struct xhci_slot_ctx {
  483. __le32 dev_info;
  484. __le32 dev_info2;
  485. __le32 tt_info;
  486. __le32 dev_state;
  487. /* offset 0x10 to 0x1f reserved for HC internal use */
  488. __le32 reserved[4];
  489. };
  490. /* dev_info bitmasks */
  491. /* Route String - 0:19 */
  492. #define ROUTE_STRING_MASK (0xfffff)
  493. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  494. #define DEV_SPEED (0xf << 20)
  495. /* bit 24 reserved */
  496. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  497. #define DEV_MTT (0x1 << 25)
  498. /* Set if the device is a hub - bit 26 */
  499. #define DEV_HUB (0x1 << 26)
  500. /* Index of the last valid endpoint context in this device context - 27:31 */
  501. #define LAST_CTX_MASK (0x1f << 27)
  502. #define LAST_CTX(p) ((p) << 27)
  503. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  504. #define SLOT_FLAG (1 << 0)
  505. #define EP0_FLAG (1 << 1)
  506. /* dev_info2 bitmasks */
  507. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  508. #define MAX_EXIT (0xffff)
  509. /* Root hub port number that is needed to access the USB device */
  510. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  511. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  512. /* Maximum number of ports under a hub device */
  513. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  514. /* tt_info bitmasks */
  515. /*
  516. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  517. * The Slot ID of the hub that isolates the high speed signaling from
  518. * this low or full-speed device. '0' if attached to root hub port.
  519. */
  520. #define TT_SLOT (0xff)
  521. /*
  522. * The number of the downstream facing port of the high-speed hub
  523. * '0' if the device is not low or full speed.
  524. */
  525. #define TT_PORT (0xff << 8)
  526. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  527. /* dev_state bitmasks */
  528. /* USB device address - assigned by the HC */
  529. #define DEV_ADDR_MASK (0xff)
  530. /* bits 8:26 reserved */
  531. /* Slot state */
  532. #define SLOT_STATE (0x1f << 27)
  533. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  534. #define SLOT_STATE_DISABLED 0
  535. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  536. #define SLOT_STATE_DEFAULT 1
  537. #define SLOT_STATE_ADDRESSED 2
  538. #define SLOT_STATE_CONFIGURED 3
  539. /**
  540. * struct xhci_ep_ctx
  541. * @ep_info: endpoint state, streams, mult, and interval information.
  542. * @ep_info2: information on endpoint type, max packet size, max burst size,
  543. * error count, and whether the HC will force an event for all
  544. * transactions.
  545. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  546. * defines one stream, this points to the endpoint transfer ring.
  547. * Otherwise, it points to a stream context array, which has a
  548. * ring pointer for each flow.
  549. * @tx_info:
  550. * Average TRB lengths for the endpoint ring and
  551. * max payload within an Endpoint Service Interval Time (ESIT).
  552. *
  553. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  554. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  555. * reserved at the end of the endpoint context for HC internal use.
  556. */
  557. struct xhci_ep_ctx {
  558. __le32 ep_info;
  559. __le32 ep_info2;
  560. __le64 deq;
  561. __le32 tx_info;
  562. /* offset 0x14 - 0x1f reserved for HC internal use */
  563. __le32 reserved[3];
  564. };
  565. /* ep_info bitmasks */
  566. /*
  567. * Endpoint State - bits 0:2
  568. * 0 - disabled
  569. * 1 - running
  570. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  571. * 3 - stopped
  572. * 4 - TRB error
  573. * 5-7 - reserved
  574. */
  575. #define EP_STATE_MASK (0x7)
  576. #define EP_STATE_DISABLED 0
  577. #define EP_STATE_RUNNING 1
  578. #define EP_STATE_HALTED 2
  579. #define EP_STATE_STOPPED 3
  580. #define EP_STATE_ERROR 4
  581. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  582. #define EP_MULT(p) (((p) & 0x3) << 8)
  583. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  584. /* bits 10:14 are Max Primary Streams */
  585. /* bit 15 is Linear Stream Array */
  586. /* Interval - period between requests to an endpoint - 125u increments. */
  587. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  588. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  589. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  590. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  591. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  592. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  593. #define EP_HAS_LSA (1 << 15)
  594. /* ep_info2 bitmasks */
  595. /*
  596. * Force Event - generate transfer events for all TRBs for this endpoint
  597. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  598. */
  599. #define FORCE_EVENT (0x1)
  600. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  601. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  602. #define EP_TYPE(p) ((p) << 3)
  603. #define ISOC_OUT_EP 1
  604. #define BULK_OUT_EP 2
  605. #define INT_OUT_EP 3
  606. #define CTRL_EP 4
  607. #define ISOC_IN_EP 5
  608. #define BULK_IN_EP 6
  609. #define INT_IN_EP 7
  610. /* bit 6 reserved */
  611. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  612. #define MAX_BURST(p) (((p)&0xff) << 8)
  613. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  614. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  615. #define MAX_PACKET_MASK (0xffff << 16)
  616. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  617. /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
  618. * USB2.0 spec 9.6.6.
  619. */
  620. #define GET_MAX_PACKET(p) ((p) & 0x7ff)
  621. /* tx_info bitmasks */
  622. #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
  623. #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
  624. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  625. /* deq bitmasks */
  626. #define EP_CTX_CYCLE_MASK (1 << 0)
  627. /**
  628. * struct xhci_input_control_context
  629. * Input control context; see section 6.2.5.
  630. *
  631. * @drop_context: set the bit of the endpoint context you want to disable
  632. * @add_context: set the bit of the endpoint context you want to enable
  633. */
  634. struct xhci_input_control_ctx {
  635. __le32 drop_flags;
  636. __le32 add_flags;
  637. __le32 rsvd2[6];
  638. };
  639. #define EP_IS_ADDED(ctrl_ctx, i) \
  640. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  641. #define EP_IS_DROPPED(ctrl_ctx, i) \
  642. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  643. /* Represents everything that is needed to issue a command on the command ring.
  644. * It's useful to pre-allocate these for commands that cannot fail due to
  645. * out-of-memory errors, like freeing streams.
  646. */
  647. struct xhci_command {
  648. /* Input context for changing device state */
  649. struct xhci_container_ctx *in_ctx;
  650. u32 status;
  651. /* If completion is null, no one is waiting on this command
  652. * and the structure can be freed after the command completes.
  653. */
  654. struct completion *completion;
  655. union xhci_trb *command_trb;
  656. struct list_head cmd_list;
  657. };
  658. /* drop context bitmasks */
  659. #define DROP_EP(x) (0x1 << x)
  660. /* add context bitmasks */
  661. #define ADD_EP(x) (0x1 << x)
  662. struct xhci_stream_ctx {
  663. /* 64-bit stream ring address, cycle state, and stream type */
  664. __le64 stream_ring;
  665. /* offset 0x14 - 0x1f reserved for HC internal use */
  666. __le32 reserved[2];
  667. };
  668. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  669. #define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
  670. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  671. #define SCT_SEC_TR 0
  672. /* Primary stream array type, dequeue pointer is to a transfer ring */
  673. #define SCT_PRI_TR 1
  674. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  675. #define SCT_SSA_8 2
  676. #define SCT_SSA_16 3
  677. #define SCT_SSA_32 4
  678. #define SCT_SSA_64 5
  679. #define SCT_SSA_128 6
  680. #define SCT_SSA_256 7
  681. /* Assume no secondary streams for now */
  682. struct xhci_stream_info {
  683. struct xhci_ring **stream_rings;
  684. /* Number of streams, including stream 0 (which drivers can't use) */
  685. unsigned int num_streams;
  686. /* The stream context array may be bigger than
  687. * the number of streams the driver asked for
  688. */
  689. struct xhci_stream_ctx *stream_ctx_array;
  690. unsigned int num_stream_ctxs;
  691. dma_addr_t ctx_array_dma;
  692. /* For mapping physical TRB addresses to segments in stream rings */
  693. struct radix_tree_root trb_address_map;
  694. struct xhci_command *free_streams_command;
  695. };
  696. #define SMALL_STREAM_ARRAY_SIZE 256
  697. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  698. /* Some Intel xHCI host controllers need software to keep track of the bus
  699. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  700. * the full bus bandwidth. We must also treat TTs (including each port under a
  701. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  702. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  703. */
  704. struct xhci_bw_info {
  705. /* ep_interval is zero-based */
  706. unsigned int ep_interval;
  707. /* mult and num_packets are one-based */
  708. unsigned int mult;
  709. unsigned int num_packets;
  710. unsigned int max_packet_size;
  711. unsigned int max_esit_payload;
  712. unsigned int type;
  713. };
  714. /* "Block" sizes in bytes the hardware uses for different device speeds.
  715. * The logic in this part of the hardware limits the number of bits the hardware
  716. * can use, so must represent bandwidth in a less precise manner to mimic what
  717. * the scheduler hardware computes.
  718. */
  719. #define FS_BLOCK 1
  720. #define HS_BLOCK 4
  721. #define SS_BLOCK 16
  722. #define DMI_BLOCK 32
  723. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  724. * with each byte transferred. SuperSpeed devices have an initial overhead to
  725. * set up bursts. These are in blocks, see above. LS overhead has already been
  726. * translated into FS blocks.
  727. */
  728. #define DMI_OVERHEAD 8
  729. #define DMI_OVERHEAD_BURST 4
  730. #define SS_OVERHEAD 8
  731. #define SS_OVERHEAD_BURST 32
  732. #define HS_OVERHEAD 26
  733. #define FS_OVERHEAD 20
  734. #define LS_OVERHEAD 128
  735. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  736. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  737. * of overhead associated with split transfers crossing microframe boundaries.
  738. * 31 blocks is pure protocol overhead.
  739. */
  740. #define TT_HS_OVERHEAD (31 + 94)
  741. #define TT_DMI_OVERHEAD (25 + 12)
  742. /* Bandwidth limits in blocks */
  743. #define FS_BW_LIMIT 1285
  744. #define TT_BW_LIMIT 1320
  745. #define HS_BW_LIMIT 1607
  746. #define SS_BW_LIMIT_IN 3906
  747. #define DMI_BW_LIMIT_IN 3906
  748. #define SS_BW_LIMIT_OUT 3906
  749. #define DMI_BW_LIMIT_OUT 3906
  750. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  751. #define FS_BW_RESERVED 10
  752. #define HS_BW_RESERVED 20
  753. #define SS_BW_RESERVED 10
  754. struct xhci_virt_ep {
  755. struct xhci_ring *ring;
  756. /* Related to endpoints that are configured to use stream IDs only */
  757. struct xhci_stream_info *stream_info;
  758. /* Temporary storage in case the configure endpoint command fails and we
  759. * have to restore the device state to the previous state
  760. */
  761. struct xhci_ring *new_ring;
  762. unsigned int ep_state;
  763. #define SET_DEQ_PENDING (1 << 0)
  764. #define EP_HALTED (1 << 1) /* For stall handling */
  765. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  766. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  767. #define EP_GETTING_STREAMS (1 << 3)
  768. #define EP_HAS_STREAMS (1 << 4)
  769. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  770. #define EP_GETTING_NO_STREAMS (1 << 5)
  771. /* ---- Related to URB cancellation ---- */
  772. struct list_head cancelled_td_list;
  773. /* The TRB that was last reported in a stopped endpoint ring */
  774. union xhci_trb *stopped_trb;
  775. struct xhci_td *stopped_td;
  776. unsigned int stopped_stream;
  777. /* Watchdog timer for stop endpoint command to cancel URBs */
  778. struct timer_list stop_cmd_timer;
  779. int stop_cmds_pending;
  780. struct xhci_hcd *xhci;
  781. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  782. * command. We'll need to update the ring's dequeue segment and dequeue
  783. * pointer after the command completes.
  784. */
  785. struct xhci_segment *queued_deq_seg;
  786. union xhci_trb *queued_deq_ptr;
  787. /*
  788. * Sometimes the xHC can not process isochronous endpoint ring quickly
  789. * enough, and it will miss some isoc tds on the ring and generate
  790. * a Missed Service Error Event.
  791. * Set skip flag when receive a Missed Service Error Event and
  792. * process the missed tds on the endpoint ring.
  793. */
  794. bool skip;
  795. /* Bandwidth checking storage */
  796. struct xhci_bw_info bw_info;
  797. struct list_head bw_endpoint_list;
  798. };
  799. enum xhci_overhead_type {
  800. LS_OVERHEAD_TYPE = 0,
  801. FS_OVERHEAD_TYPE,
  802. HS_OVERHEAD_TYPE,
  803. };
  804. struct xhci_interval_bw {
  805. unsigned int num_packets;
  806. /* Sorted by max packet size.
  807. * Head of the list is the greatest max packet size.
  808. */
  809. struct list_head endpoints;
  810. /* How many endpoints of each speed are present. */
  811. unsigned int overhead[3];
  812. };
  813. #define XHCI_MAX_INTERVAL 16
  814. struct xhci_interval_bw_table {
  815. unsigned int interval0_esit_payload;
  816. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  817. /* Includes reserved bandwidth for async endpoints */
  818. unsigned int bw_used;
  819. unsigned int ss_bw_in;
  820. unsigned int ss_bw_out;
  821. };
  822. struct xhci_virt_device {
  823. struct usb_device *udev;
  824. /*
  825. * Commands to the hardware are passed an "input context" that
  826. * tells the hardware what to change in its data structures.
  827. * The hardware will return changes in an "output context" that
  828. * software must allocate for the hardware. We need to keep
  829. * track of input and output contexts separately because
  830. * these commands might fail and we don't trust the hardware.
  831. */
  832. struct xhci_container_ctx *out_ctx;
  833. /* Used for addressing devices and configuration changes */
  834. struct xhci_container_ctx *in_ctx;
  835. /* Rings saved to ensure old alt settings can be re-instated */
  836. struct xhci_ring **ring_cache;
  837. int num_rings_cached;
  838. /* Store xHC assigned device address */
  839. int address;
  840. #define XHCI_MAX_RINGS_CACHED 31
  841. struct xhci_virt_ep eps[31];
  842. struct completion cmd_completion;
  843. /* Status of the last command issued for this device */
  844. u32 cmd_status;
  845. struct list_head cmd_list;
  846. u8 fake_port;
  847. u8 real_port;
  848. struct xhci_interval_bw_table *bw_table;
  849. struct xhci_tt_bw_info *tt_info;
  850. };
  851. /*
  852. * For each roothub, keep track of the bandwidth information for each periodic
  853. * interval.
  854. *
  855. * If a high speed hub is attached to the roothub, each TT associated with that
  856. * hub is a separate bandwidth domain. The interval information for the
  857. * endpoints on the devices under that TT will appear in the TT structure.
  858. */
  859. struct xhci_root_port_bw_info {
  860. struct list_head tts;
  861. unsigned int num_active_tts;
  862. struct xhci_interval_bw_table bw_table;
  863. };
  864. struct xhci_tt_bw_info {
  865. struct list_head tt_list;
  866. int slot_id;
  867. int ttport;
  868. struct xhci_interval_bw_table bw_table;
  869. int active_eps;
  870. };
  871. /**
  872. * struct xhci_device_context_array
  873. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  874. */
  875. struct xhci_device_context_array {
  876. /* 64-bit device addresses; we only write 32-bit addresses */
  877. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  878. /* private xHCD pointers */
  879. dma_addr_t dma;
  880. };
  881. /* TODO: write function to set the 64-bit device DMA address */
  882. /*
  883. * TODO: change this to be dynamically sized at HC mem init time since the HC
  884. * might not be able to handle the maximum number of devices possible.
  885. */
  886. struct xhci_transfer_event {
  887. /* 64-bit buffer address, or immediate data */
  888. __le64 buffer;
  889. __le32 transfer_len;
  890. /* This field is interpreted differently based on the type of TRB */
  891. __le32 flags;
  892. };
  893. /* Transfer event TRB length bit mask */
  894. /* bits 0:23 */
  895. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  896. /** Transfer Event bit fields **/
  897. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  898. /* Completion Code - only applicable for some types of TRBs */
  899. #define COMP_CODE_MASK (0xff << 24)
  900. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  901. #define COMP_SUCCESS 1
  902. /* Data Buffer Error */
  903. #define COMP_DB_ERR 2
  904. /* Babble Detected Error */
  905. #define COMP_BABBLE 3
  906. /* USB Transaction Error */
  907. #define COMP_TX_ERR 4
  908. /* TRB Error - some TRB field is invalid */
  909. #define COMP_TRB_ERR 5
  910. /* Stall Error - USB device is stalled */
  911. #define COMP_STALL 6
  912. /* Resource Error - HC doesn't have memory for that device configuration */
  913. #define COMP_ENOMEM 7
  914. /* Bandwidth Error - not enough room in schedule for this dev config */
  915. #define COMP_BW_ERR 8
  916. /* No Slots Available Error - HC ran out of device slots */
  917. #define COMP_ENOSLOTS 9
  918. /* Invalid Stream Type Error */
  919. #define COMP_STREAM_ERR 10
  920. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  921. #define COMP_EBADSLT 11
  922. /* Endpoint Not Enabled Error */
  923. #define COMP_EBADEP 12
  924. /* Short Packet */
  925. #define COMP_SHORT_TX 13
  926. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  927. #define COMP_UNDERRUN 14
  928. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  929. #define COMP_OVERRUN 15
  930. /* Virtual Function Event Ring Full Error */
  931. #define COMP_VF_FULL 16
  932. /* Parameter Error - Context parameter is invalid */
  933. #define COMP_EINVAL 17
  934. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  935. #define COMP_BW_OVER 18
  936. /* Context State Error - illegal context state transition requested */
  937. #define COMP_CTX_STATE 19
  938. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  939. #define COMP_PING_ERR 20
  940. /* Event Ring is full */
  941. #define COMP_ER_FULL 21
  942. /* Incompatible Device Error */
  943. #define COMP_DEV_ERR 22
  944. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  945. #define COMP_MISSED_INT 23
  946. /* Successfully stopped command ring */
  947. #define COMP_CMD_STOP 24
  948. /* Successfully aborted current command and stopped command ring */
  949. #define COMP_CMD_ABORT 25
  950. /* Stopped - transfer was terminated by a stop endpoint command */
  951. #define COMP_STOP 26
  952. /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
  953. #define COMP_STOP_INVAL 27
  954. /* Control Abort Error - Debug Capability - control pipe aborted */
  955. #define COMP_DBG_ABORT 28
  956. /* Max Exit Latency Too Large Error */
  957. #define COMP_MEL_ERR 29
  958. /* TRB type 30 reserved */
  959. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  960. #define COMP_BUFF_OVER 31
  961. /* Event Lost Error - xHC has an "internal event overrun condition" */
  962. #define COMP_ISSUES 32
  963. /* Undefined Error - reported when other error codes don't apply */
  964. #define COMP_UNKNOWN 33
  965. /* Invalid Stream ID Error */
  966. #define COMP_STRID_ERR 34
  967. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  968. #define COMP_2ND_BW_ERR 35
  969. /* Split Transaction Error */
  970. #define COMP_SPLIT_ERR 36
  971. struct xhci_link_trb {
  972. /* 64-bit segment pointer*/
  973. __le64 segment_ptr;
  974. __le32 intr_target;
  975. __le32 control;
  976. };
  977. /* control bitfields */
  978. #define LINK_TOGGLE (0x1<<1)
  979. /* Command completion event TRB */
  980. struct xhci_event_cmd {
  981. /* Pointer to command TRB, or the value passed by the event data trb */
  982. __le64 cmd_trb;
  983. __le32 status;
  984. __le32 flags;
  985. };
  986. /* flags bitmasks */
  987. /* bits 16:23 are the virtual function ID */
  988. /* bits 24:31 are the slot ID */
  989. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  990. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  991. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  992. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  993. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  994. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  995. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  996. #define LAST_EP_INDEX 30
  997. /* Set TR Dequeue Pointer command TRB fields */
  998. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  999. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1000. /* Port Status Change Event TRB fields */
  1001. /* Port ID - bits 31:24 */
  1002. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1003. /* Normal TRB fields */
  1004. /* transfer_len bitmasks - bits 0:16 */
  1005. #define TRB_LEN(p) ((p) & 0x1ffff)
  1006. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1007. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1008. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1009. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1010. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1011. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1012. #define TRB_CYCLE (1<<0)
  1013. /*
  1014. * Force next event data TRB to be evaluated before task switch.
  1015. * Used to pass OS data back after a TD completes.
  1016. */
  1017. #define TRB_ENT (1<<1)
  1018. /* Interrupt on short packet */
  1019. #define TRB_ISP (1<<2)
  1020. /* Set PCIe no snoop attribute */
  1021. #define TRB_NO_SNOOP (1<<3)
  1022. /* Chain multiple TRBs into a TD */
  1023. #define TRB_CHAIN (1<<4)
  1024. /* Interrupt on completion */
  1025. #define TRB_IOC (1<<5)
  1026. /* The buffer pointer contains immediate data */
  1027. #define TRB_IDT (1<<6)
  1028. /* Block Event Interrupt */
  1029. #define TRB_BEI (1<<9)
  1030. /* Control transfer TRB specific fields */
  1031. #define TRB_DIR_IN (1<<16)
  1032. #define TRB_TX_TYPE(p) ((p) << 16)
  1033. #define TRB_DATA_OUT 2
  1034. #define TRB_DATA_IN 3
  1035. /* Isochronous TRB specific fields */
  1036. #define TRB_SIA (1<<31)
  1037. struct xhci_generic_trb {
  1038. __le32 field[4];
  1039. };
  1040. union xhci_trb {
  1041. struct xhci_link_trb link;
  1042. struct xhci_transfer_event trans_event;
  1043. struct xhci_event_cmd event_cmd;
  1044. struct xhci_generic_trb generic;
  1045. };
  1046. /* TRB bit mask */
  1047. #define TRB_TYPE_BITMASK (0xfc00)
  1048. #define TRB_TYPE(p) ((p) << 10)
  1049. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1050. /* TRB type IDs */
  1051. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1052. #define TRB_NORMAL 1
  1053. /* setup stage for control transfers */
  1054. #define TRB_SETUP 2
  1055. /* data stage for control transfers */
  1056. #define TRB_DATA 3
  1057. /* status stage for control transfers */
  1058. #define TRB_STATUS 4
  1059. /* isoc transfers */
  1060. #define TRB_ISOC 5
  1061. /* TRB for linking ring segments */
  1062. #define TRB_LINK 6
  1063. #define TRB_EVENT_DATA 7
  1064. /* Transfer Ring No-op (not for the command ring) */
  1065. #define TRB_TR_NOOP 8
  1066. /* Command TRBs */
  1067. /* Enable Slot Command */
  1068. #define TRB_ENABLE_SLOT 9
  1069. /* Disable Slot Command */
  1070. #define TRB_DISABLE_SLOT 10
  1071. /* Address Device Command */
  1072. #define TRB_ADDR_DEV 11
  1073. /* Configure Endpoint Command */
  1074. #define TRB_CONFIG_EP 12
  1075. /* Evaluate Context Command */
  1076. #define TRB_EVAL_CONTEXT 13
  1077. /* Reset Endpoint Command */
  1078. #define TRB_RESET_EP 14
  1079. /* Stop Transfer Ring Command */
  1080. #define TRB_STOP_RING 15
  1081. /* Set Transfer Ring Dequeue Pointer Command */
  1082. #define TRB_SET_DEQ 16
  1083. /* Reset Device Command */
  1084. #define TRB_RESET_DEV 17
  1085. /* Force Event Command (opt) */
  1086. #define TRB_FORCE_EVENT 18
  1087. /* Negotiate Bandwidth Command (opt) */
  1088. #define TRB_NEG_BANDWIDTH 19
  1089. /* Set Latency Tolerance Value Command (opt) */
  1090. #define TRB_SET_LT 20
  1091. /* Get port bandwidth Command */
  1092. #define TRB_GET_BW 21
  1093. /* Force Header Command - generate a transaction or link management packet */
  1094. #define TRB_FORCE_HEADER 22
  1095. /* No-op Command - not for transfer rings */
  1096. #define TRB_CMD_NOOP 23
  1097. /* TRB IDs 24-31 reserved */
  1098. /* Event TRBS */
  1099. /* Transfer Event */
  1100. #define TRB_TRANSFER 32
  1101. /* Command Completion Event */
  1102. #define TRB_COMPLETION 33
  1103. /* Port Status Change Event */
  1104. #define TRB_PORT_STATUS 34
  1105. /* Bandwidth Request Event (opt) */
  1106. #define TRB_BANDWIDTH_EVENT 35
  1107. /* Doorbell Event (opt) */
  1108. #define TRB_DOORBELL 36
  1109. /* Host Controller Event */
  1110. #define TRB_HC_EVENT 37
  1111. /* Device Notification Event - device sent function wake notification */
  1112. #define TRB_DEV_NOTE 38
  1113. /* MFINDEX Wrap Event - microframe counter wrapped */
  1114. #define TRB_MFINDEX_WRAP 39
  1115. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1116. /* Nec vendor-specific command completion event. */
  1117. #define TRB_NEC_CMD_COMP 48
  1118. /* Get NEC firmware revision. */
  1119. #define TRB_NEC_GET_FW 49
  1120. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1121. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1122. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1123. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1124. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1125. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1126. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1127. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1128. /*
  1129. * TRBS_PER_SEGMENT must be a multiple of 4,
  1130. * since the command ring is 64-byte aligned.
  1131. * It must also be greater than 16.
  1132. */
  1133. #define TRBS_PER_SEGMENT 256
  1134. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1135. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1136. #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1137. #define SEGMENT_SHIFT (__ffs(SEGMENT_SIZE))
  1138. /* TRB buffer pointers can't cross 64KB boundaries */
  1139. #define TRB_MAX_BUFF_SHIFT 16
  1140. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1141. struct xhci_segment {
  1142. union xhci_trb *trbs;
  1143. /* private to HCD */
  1144. struct xhci_segment *next;
  1145. dma_addr_t dma;
  1146. };
  1147. struct xhci_td {
  1148. struct list_head td_list;
  1149. struct list_head cancelled_td_list;
  1150. struct urb *urb;
  1151. struct xhci_segment *start_seg;
  1152. union xhci_trb *first_trb;
  1153. union xhci_trb *last_trb;
  1154. /* actual_length of the URB has already been set */
  1155. bool urb_length_set;
  1156. };
  1157. /* xHCI command default timeout value */
  1158. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1159. /* command descriptor */
  1160. struct xhci_cd {
  1161. struct list_head cancel_cmd_list;
  1162. struct xhci_command *command;
  1163. union xhci_trb *cmd_trb;
  1164. };
  1165. struct xhci_dequeue_state {
  1166. struct xhci_segment *new_deq_seg;
  1167. union xhci_trb *new_deq_ptr;
  1168. int new_cycle_state;
  1169. };
  1170. enum xhci_ring_type {
  1171. TYPE_CTRL = 0,
  1172. TYPE_ISOC,
  1173. TYPE_BULK,
  1174. TYPE_INTR,
  1175. TYPE_STREAM,
  1176. TYPE_COMMAND,
  1177. TYPE_EVENT,
  1178. };
  1179. struct xhci_ring {
  1180. struct xhci_segment *first_seg;
  1181. struct xhci_segment *last_seg;
  1182. union xhci_trb *enqueue;
  1183. struct xhci_segment *enq_seg;
  1184. unsigned int enq_updates;
  1185. union xhci_trb *dequeue;
  1186. struct xhci_segment *deq_seg;
  1187. unsigned int deq_updates;
  1188. struct list_head td_list;
  1189. /*
  1190. * Write the cycle state into the TRB cycle field to give ownership of
  1191. * the TRB to the host controller (if we are the producer), or to check
  1192. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1193. */
  1194. u32 cycle_state;
  1195. unsigned int stream_id;
  1196. unsigned int num_segs;
  1197. unsigned int num_trbs_free;
  1198. unsigned int num_trbs_free_temp;
  1199. enum xhci_ring_type type;
  1200. bool last_td_was_short;
  1201. };
  1202. struct xhci_erst_entry {
  1203. /* 64-bit event ring segment address */
  1204. __le64 seg_addr;
  1205. __le32 seg_size;
  1206. /* Set to zero */
  1207. __le32 rsvd;
  1208. };
  1209. struct xhci_erst {
  1210. struct xhci_erst_entry *entries;
  1211. unsigned int num_entries;
  1212. /* xhci->event_ring keeps track of segment dma addresses */
  1213. dma_addr_t erst_dma_addr;
  1214. /* Num entries the ERST can contain */
  1215. unsigned int erst_size;
  1216. };
  1217. struct xhci_scratchpad {
  1218. u64 *sp_array;
  1219. dma_addr_t sp_dma;
  1220. void **sp_buffers;
  1221. dma_addr_t *sp_dma_buffers;
  1222. };
  1223. struct urb_priv {
  1224. int length;
  1225. int td_cnt;
  1226. struct xhci_td *td[0];
  1227. };
  1228. /*
  1229. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1230. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1231. * meaning 64 ring segments.
  1232. * Initial allocated size of the ERST, in number of entries */
  1233. #define ERST_NUM_SEGS 1
  1234. /* Initial allocated size of the ERST, in number of entries */
  1235. #define ERST_SIZE 64
  1236. /* Initial number of event segment rings allocated */
  1237. #define ERST_ENTRIES 1
  1238. /* Poll every 60 seconds */
  1239. #define POLL_TIMEOUT 60
  1240. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1241. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1242. /* XXX: Make these module parameters */
  1243. struct s3_save {
  1244. u32 command;
  1245. u32 dev_nt;
  1246. u64 dcbaa_ptr;
  1247. u32 config_reg;
  1248. u32 irq_pending;
  1249. u32 irq_control;
  1250. u32 erst_size;
  1251. u64 erst_base;
  1252. u64 erst_dequeue;
  1253. };
  1254. /* Use for lpm */
  1255. struct dev_info {
  1256. u32 dev_id;
  1257. struct list_head list;
  1258. };
  1259. struct xhci_bus_state {
  1260. unsigned long bus_suspended;
  1261. unsigned long next_statechange;
  1262. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1263. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1264. u32 port_c_suspend;
  1265. u32 suspended_ports;
  1266. u32 port_remote_wakeup;
  1267. unsigned long resume_done[USB_MAXCHILDREN];
  1268. /* which ports have started to resume */
  1269. unsigned long resuming_ports;
  1270. };
  1271. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1272. {
  1273. if (hcd->speed == HCD_USB3)
  1274. return 0;
  1275. else
  1276. return 1;
  1277. }
  1278. /* There is one xhci_hcd structure per controller */
  1279. struct xhci_hcd {
  1280. struct usb_hcd *main_hcd;
  1281. struct usb_hcd *shared_hcd;
  1282. /* glue to PCI and HCD framework */
  1283. struct xhci_cap_regs __iomem *cap_regs;
  1284. struct xhci_op_regs __iomem *op_regs;
  1285. struct xhci_run_regs __iomem *run_regs;
  1286. struct xhci_doorbell_array __iomem *dba;
  1287. /* Our HCD's current interrupter register set */
  1288. struct xhci_intr_reg __iomem *ir_set;
  1289. /* Cached register copies of read-only HC data */
  1290. __u32 hcs_params1;
  1291. __u32 hcs_params2;
  1292. __u32 hcs_params3;
  1293. __u32 hcc_params;
  1294. spinlock_t lock;
  1295. /* packed release number */
  1296. u8 sbrn;
  1297. u16 hci_version;
  1298. u8 max_slots;
  1299. u8 max_interrupters;
  1300. u8 max_ports;
  1301. u8 isoc_threshold;
  1302. int event_ring_max;
  1303. int addr_64;
  1304. /* 4KB min, 128MB max */
  1305. int page_size;
  1306. /* Valid values are 12 to 20, inclusive */
  1307. int page_shift;
  1308. /* msi-x vectors */
  1309. int msix_count;
  1310. struct msix_entry *msix_entries;
  1311. /* data structures */
  1312. struct xhci_device_context_array *dcbaa;
  1313. struct xhci_ring *cmd_ring;
  1314. unsigned int cmd_ring_state;
  1315. #define CMD_RING_STATE_RUNNING (1 << 0)
  1316. #define CMD_RING_STATE_ABORTED (1 << 1)
  1317. #define CMD_RING_STATE_STOPPED (1 << 2)
  1318. struct list_head cancel_cmd_list;
  1319. unsigned int cmd_ring_reserved_trbs;
  1320. struct xhci_ring *event_ring;
  1321. struct xhci_erst erst;
  1322. /* Scratchpad */
  1323. struct xhci_scratchpad *scratchpad;
  1324. /* Store LPM test failed devices' information */
  1325. struct list_head lpm_failed_devs;
  1326. /* slot enabling and address device helpers */
  1327. struct completion addr_dev;
  1328. int slot_id;
  1329. /* Internal mirror of the HW's dcbaa */
  1330. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1331. /* For keeping track of bandwidth domains per roothub. */
  1332. struct xhci_root_port_bw_info *rh_bw;
  1333. /* DMA pools */
  1334. struct dma_pool *device_pool;
  1335. struct dma_pool *segment_pool;
  1336. struct dma_pool *small_streams_pool;
  1337. struct dma_pool *medium_streams_pool;
  1338. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1339. /* Poll the rings - for debugging */
  1340. struct timer_list event_ring_timer;
  1341. int zombie;
  1342. #endif
  1343. /* Host controller watchdog timer structures */
  1344. unsigned int xhc_state;
  1345. u32 command;
  1346. struct s3_save s3;
  1347. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1348. *
  1349. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1350. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1351. * that sees this status (other than the timer that set it) should stop touching
  1352. * hardware immediately. Interrupt handlers should return immediately when
  1353. * they see this status (any time they drop and re-acquire xhci->lock).
  1354. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1355. * putting the TD on the canceled list, etc.
  1356. *
  1357. * There are no reports of xHCI host controllers that display this issue.
  1358. */
  1359. #define XHCI_STATE_DYING (1 << 0)
  1360. #define XHCI_STATE_HALTED (1 << 1)
  1361. /* Statistics */
  1362. int error_bitmask;
  1363. unsigned int quirks;
  1364. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1365. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1366. #define XHCI_NEC_HOST (1 << 2)
  1367. #define XHCI_AMD_PLL_FIX (1 << 3)
  1368. #define XHCI_SPURIOUS_SUCCESS (1 << 4)
  1369. /*
  1370. * Certain Intel host controllers have a limit to the number of endpoint
  1371. * contexts they can handle. Ideally, they would signal that they can't handle
  1372. * anymore endpoint contexts by returning a Resource Error for the Configure
  1373. * Endpoint command, but they don't. Instead they expect software to keep track
  1374. * of the number of active endpoints for them, across configure endpoint
  1375. * commands, reset device commands, disable slot commands, and address device
  1376. * commands.
  1377. */
  1378. #define XHCI_EP_LIMIT_QUIRK (1 << 5)
  1379. #define XHCI_BROKEN_MSI (1 << 6)
  1380. #define XHCI_RESET_ON_RESUME (1 << 7)
  1381. #define XHCI_SW_BW_CHECKING (1 << 8)
  1382. #define XHCI_AMD_0x96_HOST (1 << 9)
  1383. /*
  1384. * In Synopsis DWC3 controller, PORTSC register access involves multiple clock
  1385. * domains. When the software does a PORTSC write, handshakes are needed
  1386. * across these clock domains. This results in long access times, especially
  1387. * for USB 2.0 ports. In order to solve this issue, when the PORTSC write
  1388. * operations happen on the system bus, the command is latched and system bus
  1389. * is released immediately. However, the real PORTSC write access will take
  1390. * some time internally to complete. If the software quickly does a read to the
  1391. * PORTSC, some fields (port status change related fields like OCC, etc.) may
  1392. * not have correct value due to the current way of handling these bits.
  1393. *
  1394. * The workaround is to give some delay (5 mac2_clk -> UTMI clock = 60 MHz ->
  1395. * (16.66 ns x 5 = 84ns) ~100ns after writing to the PORTSC register.
  1396. */
  1397. #define XHCI_PORTSC_DELAY (1 << 10)
  1398. /*
  1399. * In Synopsis DWC3 controller, XHCI RESET takes some time complete. If PIPE
  1400. * RESET is not complete by the time USBCMD.RUN bit is set then HC fails to
  1401. * carry out SS transfers.
  1402. *
  1403. * The workaround is to give worst case pipe delay ~350us after resetting HC
  1404. */
  1405. #define XHCI_RESET_DELAY (1 << 11)
  1406. #define XHCI_TRUST_TX_LENGTH (1 << 12)
  1407. #define XHCI_SPURIOUS_REBOOT (1 << 13)
  1408. #define XHCI_COMP_MODE_QUIRK (1 << 14)
  1409. #define XHCI_AVOID_BEI (1 << 15)
  1410. #define XHCI_PLAT (1 << 16)
  1411. #define XHCI_SLOW_SUSPEND (1 << 17)
  1412. #define XHCI_SPURIOUS_WAKEUP (1 << 18)
  1413. #define XHCI_PME_STUCK_QUIRK (1 << 20)
  1414. unsigned int num_active_eps;
  1415. unsigned int limit_active_eps;
  1416. /* There are two roothubs to keep track of bus suspend info for */
  1417. struct xhci_bus_state bus_state[2];
  1418. /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
  1419. u8 *port_array;
  1420. /* Array of pointers to USB 3.0 PORTSC registers */
  1421. __le32 __iomem **usb3_ports;
  1422. unsigned int num_usb3_ports;
  1423. /* Array of pointers to USB 2.0 PORTSC registers */
  1424. __le32 __iomem **usb2_ports;
  1425. unsigned int num_usb2_ports;
  1426. /* support xHCI 0.96 spec USB2 software LPM */
  1427. unsigned sw_lpm_support:1;
  1428. /* support xHCI 1.0 spec USB2 hardware LPM */
  1429. unsigned hw_lpm_support:1;
  1430. /* Compliance Mode Recovery Data */
  1431. struct timer_list comp_mode_recovery_timer;
  1432. u32 port_status_u0;
  1433. /* Compliance Mode Timer Triggered every 2 seconds */
  1434. #define COMP_MODE_RCVRY_MSECS 2000
  1435. };
  1436. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1437. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1438. {
  1439. return *((struct xhci_hcd **) (hcd->hcd_priv));
  1440. }
  1441. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1442. {
  1443. return xhci->main_hcd;
  1444. }
  1445. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1446. #define XHCI_DEBUG 1
  1447. #else
  1448. #define XHCI_DEBUG 0
  1449. #endif
  1450. #define xhci_dbg(xhci, fmt, args...) \
  1451. do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1452. #define xhci_info(xhci, fmt, args...) \
  1453. do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1454. #define xhci_err(xhci, fmt, args...) \
  1455. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1456. #define xhci_warn(xhci, fmt, args...) \
  1457. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1458. /* TODO: copied from ehci.h - can be refactored? */
  1459. /* xHCI spec says all registers are little endian */
  1460. static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
  1461. __le32 __iomem *regs)
  1462. {
  1463. return readl(regs);
  1464. }
  1465. static inline void xhci_writel(struct xhci_hcd *xhci,
  1466. const unsigned int val, __le32 __iomem *regs)
  1467. {
  1468. writel(val, regs);
  1469. }
  1470. /*
  1471. * Registers should always be accessed with double word or quad word accesses.
  1472. *
  1473. * Some xHCI implementations may support 64-bit address pointers. Registers
  1474. * with 64-bit address pointers should be written to with dword accesses by
  1475. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1476. * xHCI implementations that do not support 64-bit address pointers will ignore
  1477. * the high dword, and write order is irrelevant.
  1478. */
  1479. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1480. __le64 __iomem *regs)
  1481. {
  1482. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1483. u64 val_lo = readl(ptr);
  1484. u64 val_hi = readl(ptr + 1);
  1485. return val_lo + (val_hi << 32);
  1486. }
  1487. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1488. const u64 val, __le64 __iomem *regs)
  1489. {
  1490. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1491. u32 val_lo = lower_32_bits(val);
  1492. u32 val_hi = upper_32_bits(val);
  1493. writel(val_lo, ptr);
  1494. writel(val_hi, ptr + 1);
  1495. }
  1496. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1497. {
  1498. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1499. }
  1500. /* xHCI debugging */
  1501. void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
  1502. void xhci_print_registers(struct xhci_hcd *xhci);
  1503. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1504. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1505. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1506. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1507. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1508. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1509. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1510. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1511. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1512. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1513. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1514. struct xhci_container_ctx *ctx);
  1515. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1516. unsigned int slot_id, unsigned int ep_index,
  1517. struct xhci_virt_ep *ep);
  1518. /* xHCI memory management */
  1519. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1520. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1521. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1522. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1523. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1524. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1525. struct usb_device *udev);
  1526. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1527. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1528. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1529. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1530. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1531. void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
  1532. struct xhci_bw_info *ep_bw,
  1533. struct xhci_interval_bw_table *bw_table,
  1534. struct usb_device *udev,
  1535. struct xhci_virt_ep *virt_ep,
  1536. struct xhci_tt_bw_info *tt_info);
  1537. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1538. struct xhci_virt_device *virt_dev,
  1539. int old_active_eps);
  1540. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1541. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1542. struct xhci_container_ctx *in_ctx,
  1543. struct xhci_input_control_ctx *ctrl_ctx,
  1544. struct xhci_virt_device *virt_dev);
  1545. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1546. struct xhci_container_ctx *in_ctx,
  1547. struct xhci_container_ctx *out_ctx,
  1548. unsigned int ep_index);
  1549. void xhci_slot_copy(struct xhci_hcd *xhci,
  1550. struct xhci_container_ctx *in_ctx,
  1551. struct xhci_container_ctx *out_ctx);
  1552. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1553. struct usb_device *udev, struct usb_host_endpoint *ep,
  1554. gfp_t mem_flags);
  1555. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1556. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1557. unsigned int num_trbs, gfp_t flags);
  1558. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1559. struct xhci_virt_device *virt_dev,
  1560. unsigned int ep_index);
  1561. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1562. unsigned int num_stream_ctxs,
  1563. unsigned int num_streams, gfp_t flags);
  1564. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1565. struct xhci_stream_info *stream_info);
  1566. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1567. struct xhci_ep_ctx *ep_ctx,
  1568. struct xhci_stream_info *stream_info);
  1569. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1570. struct xhci_ep_ctx *ep_ctx,
  1571. struct xhci_virt_ep *ep);
  1572. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1573. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1574. struct xhci_ring *xhci_dma_to_transfer_ring(
  1575. struct xhci_virt_ep *ep,
  1576. u64 address);
  1577. struct xhci_ring *xhci_stream_id_to_ring(
  1578. struct xhci_virt_device *dev,
  1579. unsigned int ep_index,
  1580. unsigned int stream_id);
  1581. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1582. bool allocate_in_ctx, bool allocate_completion,
  1583. gfp_t mem_flags);
  1584. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
  1585. void xhci_free_command(struct xhci_hcd *xhci,
  1586. struct xhci_command *command);
  1587. #ifdef CONFIG_PCI
  1588. /* xHCI PCI glue */
  1589. int xhci_register_pci(void);
  1590. void xhci_unregister_pci(void);
  1591. #else
  1592. static inline int xhci_register_pci(void) { return 0; }
  1593. static inline void xhci_unregister_pci(void) {}
  1594. #endif
  1595. struct xhci_plat_data {
  1596. unsigned vendor;
  1597. unsigned revision;
  1598. };
  1599. #if defined(CONFIG_USB_XHCI_PLATFORM) \
  1600. || defined(CONFIG_USB_XHCI_PLATFORM_MODULE)
  1601. int xhci_register_plat(void);
  1602. void xhci_unregister_plat(void);
  1603. #else
  1604. static inline int xhci_register_plat(void)
  1605. { return 0; }
  1606. static inline void xhci_unregister_plat(void)
  1607. { }
  1608. #endif
  1609. /* xHCI host controller glue */
  1610. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1611. int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  1612. u32 mask, u32 done, int usec);
  1613. void xhci_quiesce(struct xhci_hcd *xhci);
  1614. int xhci_halt(struct xhci_hcd *xhci);
  1615. int xhci_reset(struct xhci_hcd *xhci);
  1616. int xhci_init(struct usb_hcd *hcd);
  1617. int xhci_run(struct usb_hcd *hcd);
  1618. void xhci_stop(struct usb_hcd *hcd);
  1619. void xhci_shutdown(struct usb_hcd *hcd);
  1620. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1621. #ifdef CONFIG_PM
  1622. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1623. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1624. #else
  1625. #define xhci_suspend NULL
  1626. #define xhci_resume NULL
  1627. #endif
  1628. int xhci_get_frame(struct usb_hcd *hcd);
  1629. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1630. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd);
  1631. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1632. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1633. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1634. struct xhci_virt_device *virt_dev,
  1635. struct usb_device *hdev,
  1636. struct usb_tt *tt, gfp_t mem_flags);
  1637. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1638. struct usb_host_endpoint **eps, unsigned int num_eps,
  1639. unsigned int num_streams, gfp_t mem_flags);
  1640. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1641. struct usb_host_endpoint **eps, unsigned int num_eps,
  1642. gfp_t mem_flags);
  1643. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1644. int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
  1645. int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
  1646. struct usb_device *udev, int enable);
  1647. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1648. struct usb_tt *tt, gfp_t mem_flags);
  1649. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1650. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1651. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1652. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1653. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1654. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1655. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1656. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1657. /* xHCI ring, segment, TRB, and TD functions */
  1658. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1659. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1660. union xhci_trb *start_trb, union xhci_trb *end_trb,
  1661. dma_addr_t suspect_dma);
  1662. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1663. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1664. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
  1665. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1666. u32 slot_id);
  1667. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  1668. u32 field1, u32 field2, u32 field3, u32 field4);
  1669. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  1670. unsigned int ep_index, int suspend);
  1671. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1672. int slot_id, unsigned int ep_index);
  1673. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1674. int slot_id, unsigned int ep_index);
  1675. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1676. int slot_id, unsigned int ep_index);
  1677. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1678. struct urb *urb, int slot_id, unsigned int ep_index);
  1679. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1680. u32 slot_id, bool command_must_succeed);
  1681. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1682. u32 slot_id);
  1683. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1684. unsigned int ep_index);
  1685. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
  1686. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1687. unsigned int slot_id, unsigned int ep_index,
  1688. unsigned int stream_id, struct xhci_td *cur_td,
  1689. struct xhci_dequeue_state *state);
  1690. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1691. unsigned int slot_id, unsigned int ep_index,
  1692. unsigned int stream_id,
  1693. struct xhci_dequeue_state *deq_state);
  1694. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1695. struct usb_device *udev, unsigned int ep_index);
  1696. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1697. unsigned int slot_id, unsigned int ep_index,
  1698. struct xhci_dequeue_state *deq_state);
  1699. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1700. int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
  1701. union xhci_trb *cmd_trb);
  1702. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1703. unsigned int ep_index, unsigned int stream_id);
  1704. union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring);
  1705. /* xHCI roothub code */
  1706. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1707. int port_id, u32 link_state);
  1708. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1709. int port_id, u32 port_bit);
  1710. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1711. char *buf, u16 wLength);
  1712. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1713. #ifdef CONFIG_PM
  1714. int xhci_bus_suspend(struct usb_hcd *hcd);
  1715. int xhci_bus_resume(struct usb_hcd *hcd);
  1716. #else
  1717. #define xhci_bus_suspend NULL
  1718. #define xhci_bus_resume NULL
  1719. #endif /* CONFIG_PM */
  1720. u32 xhci_port_state_to_neutral(u32 state);
  1721. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1722. u16 port);
  1723. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1724. /* xHCI contexts */
  1725. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1726. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1727. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1728. /* EHSET */
  1729. int xhci_submit_single_step_set_feature(struct usb_hcd *hcd, struct urb *urb,
  1730. int is_setup);
  1731. #endif /* __LINUX_XHCI_HCD_H */