ehci.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long reclaim;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. enum ehci_rh_state {
  58. EHCI_RH_HALTED,
  59. EHCI_RH_SUSPENDED,
  60. EHCI_RH_RUNNING
  61. };
  62. struct ehci_hcd { /* one per controller */
  63. /* glue to PCI and HCD framework */
  64. struct ehci_caps __iomem *caps;
  65. struct ehci_regs __iomem *regs;
  66. struct ehci_dbg_port __iomem *debug;
  67. __u32 hcs_params; /* cached register copy */
  68. spinlock_t lock;
  69. enum ehci_rh_state rh_state;
  70. /* async schedule support */
  71. struct ehci_qh *async;
  72. struct ehci_qh *dummy; /* For AMD quirk use */
  73. struct ehci_qh *reclaim;
  74. struct ehci_qh *qh_scan_next;
  75. unsigned scanning : 1;
  76. /* periodic schedule support */
  77. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  78. unsigned periodic_size;
  79. __hc32 *periodic; /* hw periodic table */
  80. dma_addr_t periodic_dma;
  81. unsigned i_thresh; /* uframes HC might cache */
  82. union ehci_shadow *pshadow; /* mirror hw periodic table */
  83. int next_uframe; /* scan periodic, start here */
  84. unsigned periodic_sched; /* periodic activity count */
  85. unsigned uframe_periodic_max; /* max periodic time per uframe */
  86. /* list of itds & sitds completed while clock_frame was still active */
  87. struct list_head cached_itd_list;
  88. struct list_head cached_sitd_list;
  89. unsigned clock_frame;
  90. /* per root hub port */
  91. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  92. /* bit vectors (one bit per port) */
  93. unsigned long bus_suspended; /* which ports were
  94. already suspended at the start of a bus suspend */
  95. unsigned long companion_ports; /* which ports are
  96. dedicated to the companion controller */
  97. unsigned long owned_ports; /* which ports are
  98. owned by the companion during a bus suspend */
  99. unsigned long port_c_suspend; /* which ports have
  100. the change-suspend feature turned on */
  101. unsigned long suspended_ports; /* which ports are
  102. suspended */
  103. unsigned long resuming_ports; /* which ports have
  104. started to resume */
  105. /* per-HC memory pools (could be per-bus, but ...) */
  106. struct dma_pool *qh_pool; /* qh per active urb */
  107. struct dma_pool *qtd_pool; /* one or more per qh */
  108. struct dma_pool *itd_pool; /* itd per iso urb */
  109. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  110. struct timer_list iaa_watchdog;
  111. struct timer_list watchdog;
  112. unsigned long actions;
  113. unsigned periodic_stamp;
  114. unsigned random_frame;
  115. unsigned long next_statechange;
  116. ktime_t last_periodic_enable;
  117. u32 command;
  118. unsigned log2_irq_thresh;
  119. /* SILICON QUIRKS */
  120. unsigned no_selective_suspend:1;
  121. unsigned has_fsl_port_bug:1; /* FreeScale */
  122. unsigned big_endian_mmio:1;
  123. unsigned big_endian_desc:1;
  124. unsigned big_endian_capbase:1;
  125. unsigned has_amcc_usb23:1;
  126. unsigned need_io_watchdog:1;
  127. unsigned broken_periodic:1;
  128. unsigned amd_pll_fix:1;
  129. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  130. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  131. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  132. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  133. unsigned susp_sof_bug:1; /*Chip Idea HC*/
  134. unsigned resume_sof_bug:1;/*Chip Idea HC*/
  135. unsigned reset_sof_bug:1; /*Chip Idea HC*/
  136. bool disable_cerr;
  137. u32 reset_delay;
  138. /* required for usb32 quirk */
  139. #define OHCI_CTRL_HCFS (3 << 6)
  140. #define OHCI_USB_OPER (2 << 6)
  141. #define OHCI_USB_SUSPEND (3 << 6)
  142. #define OHCI_HCCTRL_OFFSET 0x4
  143. #define OHCI_HCCTRL_LEN 0x4
  144. __hc32 *ohci_hcctrl_reg;
  145. unsigned has_hostpc:1;
  146. unsigned has_lpm:1; /* support link power management */
  147. unsigned has_ppcd:1; /* support per-port change bits */
  148. unsigned pool_64_bit_align:1; /* for 64 bit alignment */
  149. u8 sbrn; /* packed release number */
  150. /* irq statistics */
  151. #ifdef EHCI_STATS
  152. struct ehci_stats stats;
  153. # define COUNT(x) do { (x)++; } while (0)
  154. #else
  155. # define COUNT(x) do {} while (0)
  156. #endif
  157. /* debug files */
  158. #ifdef DEBUG
  159. struct dentry *debug_dir;
  160. #endif
  161. /*
  162. * OTG controllers and transceivers need software interaction
  163. */
  164. struct usb_phy *transceiver;
  165. };
  166. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  167. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  168. {
  169. return (struct ehci_hcd *) (hcd->hcd_priv);
  170. }
  171. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  172. {
  173. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  174. }
  175. static inline void
  176. iaa_watchdog_start(struct ehci_hcd *ehci)
  177. {
  178. WARN_ON(timer_pending(&ehci->iaa_watchdog));
  179. mod_timer(&ehci->iaa_watchdog,
  180. jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
  181. }
  182. static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
  183. {
  184. del_timer(&ehci->iaa_watchdog);
  185. }
  186. enum ehci_timer_action {
  187. TIMER_IO_WATCHDOG,
  188. TIMER_ASYNC_SHRINK,
  189. TIMER_ASYNC_OFF,
  190. };
  191. static inline void
  192. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  193. {
  194. clear_bit (action, &ehci->actions);
  195. }
  196. static void free_cached_lists(struct ehci_hcd *ehci);
  197. /*-------------------------------------------------------------------------*/
  198. #include <linux/usb/ehci_def.h>
  199. /*-------------------------------------------------------------------------*/
  200. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  201. /*
  202. * EHCI Specification 0.95 Section 3.5
  203. * QTD: describe data transfer components (buffer, direction, ...)
  204. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  205. *
  206. * These are associated only with "QH" (Queue Head) structures,
  207. * used with control, bulk, and interrupt transfers.
  208. */
  209. struct ehci_qtd {
  210. /* first part defined by EHCI spec */
  211. __hc32 hw_next; /* see EHCI 3.5.1 */
  212. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  213. __hc32 hw_token; /* see EHCI 3.5.3 */
  214. #define QTD_TOGGLE (1 << 31) /* data toggle */
  215. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  216. #define QTD_IOC (1 << 15) /* interrupt on complete */
  217. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  218. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  219. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  220. #define QTD_STS_HALT (1 << 6) /* halted on error */
  221. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  222. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  223. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  224. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  225. #define QTD_STS_STS (1 << 1) /* split transaction state */
  226. #define QTD_STS_PING (1 << 0) /* issue PING? */
  227. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  228. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  229. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  230. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  231. __hc32 hw_buf_hi [5]; /* Appendix B */
  232. /* the rest is HCD-private */
  233. dma_addr_t qtd_dma; /* qtd address */
  234. struct list_head qtd_list; /* sw qtd list */
  235. struct urb *urb; /* qtd's urb */
  236. size_t length; /* length of buffer */
  237. } __attribute__ ((aligned (32)));
  238. /* mask NakCnt+T in qh->hw_alt_next */
  239. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  240. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  241. /*-------------------------------------------------------------------------*/
  242. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  243. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  244. /*
  245. * Now the following defines are not converted using the
  246. * cpu_to_le32() macro anymore, since we have to support
  247. * "dynamic" switching between be and le support, so that the driver
  248. * can be used on one system with SoC EHCI controller using big-endian
  249. * descriptors as well as a normal little-endian PCI EHCI controller.
  250. */
  251. /* values for that type tag */
  252. #define Q_TYPE_ITD (0 << 1)
  253. #define Q_TYPE_QH (1 << 1)
  254. #define Q_TYPE_SITD (2 << 1)
  255. #define Q_TYPE_FSTN (3 << 1)
  256. /* next async queue entry, or pointer to interrupt/periodic QH */
  257. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  258. /* for periodic/async schedules and qtd lists, mark end of list */
  259. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  260. /*
  261. * Entries in periodic shadow table are pointers to one of four kinds
  262. * of data structure. That's dictated by the hardware; a type tag is
  263. * encoded in the low bits of the hardware's periodic schedule. Use
  264. * Q_NEXT_TYPE to get the tag.
  265. *
  266. * For entries in the async schedule, the type tag always says "qh".
  267. */
  268. union ehci_shadow {
  269. struct ehci_qh *qh; /* Q_TYPE_QH */
  270. struct ehci_itd *itd; /* Q_TYPE_ITD */
  271. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  272. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  273. __hc32 *hw_next; /* (all types) */
  274. void *ptr;
  275. };
  276. /*-------------------------------------------------------------------------*/
  277. /*
  278. * EHCI Specification 0.95 Section 3.6
  279. * QH: describes control/bulk/interrupt endpoints
  280. * See Fig 3-7 "Queue Head Structure Layout".
  281. *
  282. * These appear in both the async and (for interrupt) periodic schedules.
  283. */
  284. /* first part defined by EHCI spec */
  285. struct ehci_qh_hw {
  286. __hc32 hw_next; /* see EHCI 3.6.1 */
  287. __hc32 hw_info1; /* see EHCI 3.6.2 */
  288. #define QH_HEAD 0x00008000
  289. __hc32 hw_info2; /* see EHCI 3.6.2 */
  290. #define QH_SMASK 0x000000ff
  291. #define QH_CMASK 0x0000ff00
  292. #define QH_HUBADDR 0x007f0000
  293. #define QH_HUBPORT 0x3f800000
  294. #define QH_MULT 0xc0000000
  295. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  296. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  297. __hc32 hw_qtd_next;
  298. __hc32 hw_alt_next;
  299. __hc32 hw_token;
  300. __hc32 hw_buf [5];
  301. __hc32 hw_buf_hi [5];
  302. } __attribute__ ((aligned(32)));
  303. struct ehci_qh {
  304. struct ehci_qh_hw *hw;
  305. /* the rest is HCD-private */
  306. dma_addr_t qh_dma; /* address of qh */
  307. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  308. struct list_head qtd_list; /* sw qtd list */
  309. struct ehci_qtd *dummy;
  310. struct ehci_qh *reclaim; /* next to reclaim */
  311. struct ehci_hcd *ehci;
  312. unsigned long unlink_time;
  313. /*
  314. * Do NOT use atomic operations for QH refcounting. On some CPUs
  315. * (PPC7448 for example), atomic operations cannot be performed on
  316. * memory that is cache-inhibited (i.e. being used for DMA).
  317. * Spinlocks are used to protect all QH fields.
  318. */
  319. u32 refcount;
  320. unsigned stamp;
  321. u8 needs_rescan; /* Dequeue during giveback */
  322. u8 qh_state;
  323. #define QH_STATE_LINKED 1 /* HC sees this */
  324. #define QH_STATE_UNLINK 2 /* HC may still see this */
  325. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  326. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  327. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  328. u8 xacterrs; /* XactErr retry counter */
  329. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  330. /* periodic schedule info */
  331. u8 usecs; /* intr bandwidth */
  332. u8 gap_uf; /* uframes split/csplit gap */
  333. u8 c_usecs; /* ... split completion bw */
  334. u16 tt_usecs; /* tt downstream bandwidth */
  335. unsigned short period; /* polling interval */
  336. unsigned short start; /* where polling starts */
  337. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  338. struct usb_device *dev; /* access to TT */
  339. unsigned is_out:1; /* bulk or intr OUT */
  340. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  341. };
  342. /*-------------------------------------------------------------------------*/
  343. /* description of one iso transaction (up to 3 KB data if highspeed) */
  344. struct ehci_iso_packet {
  345. /* These will be copied to iTD when scheduling */
  346. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  347. __hc32 transaction; /* itd->hw_transaction[i] |= */
  348. u8 cross; /* buf crosses pages */
  349. /* for full speed OUT splits */
  350. u32 buf1;
  351. };
  352. /* temporary schedule data for packets from iso urbs (both speeds)
  353. * each packet is one logical usb transaction to the device (not TT),
  354. * beginning at stream->next_uframe
  355. */
  356. struct ehci_iso_sched {
  357. struct list_head td_list;
  358. unsigned span;
  359. struct ehci_iso_packet packet [0];
  360. };
  361. /*
  362. * ehci_iso_stream - groups all (s)itds for this endpoint.
  363. * acts like a qh would, if EHCI had them for ISO.
  364. */
  365. struct ehci_iso_stream {
  366. /* first field matches ehci_hq, but is NULL */
  367. struct ehci_qh_hw *hw;
  368. u32 refcount;
  369. u8 bEndpointAddress;
  370. u8 highspeed;
  371. struct list_head td_list; /* queued itds/sitds */
  372. struct list_head free_list; /* list of unused itds/sitds */
  373. struct usb_device *udev;
  374. struct usb_host_endpoint *ep;
  375. /* output of (re)scheduling */
  376. int next_uframe;
  377. __hc32 splits;
  378. /* the rest is derived from the endpoint descriptor,
  379. * trusting urb->interval == f(epdesc->bInterval) and
  380. * including the extra info for hw_bufp[0..2]
  381. */
  382. u8 usecs, c_usecs;
  383. u16 interval;
  384. u16 tt_usecs;
  385. u16 maxp;
  386. u16 raw_mask;
  387. unsigned bandwidth;
  388. /* This is used to initialize iTD's hw_bufp fields */
  389. __hc32 buf0;
  390. __hc32 buf1;
  391. __hc32 buf2;
  392. /* this is used to initialize sITD's tt info */
  393. __hc32 address;
  394. };
  395. /*-------------------------------------------------------------------------*/
  396. /*
  397. * EHCI Specification 0.95 Section 3.3
  398. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  399. *
  400. * Schedule records for high speed iso xfers
  401. */
  402. struct ehci_itd {
  403. /* first part defined by EHCI spec */
  404. __hc32 hw_next; /* see EHCI 3.3.1 */
  405. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  406. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  407. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  408. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  409. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  410. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  411. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  412. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  413. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  414. __hc32 hw_bufp_hi [7]; /* Appendix B */
  415. /* the rest is HCD-private */
  416. dma_addr_t itd_dma; /* for this itd */
  417. union ehci_shadow itd_next; /* ptr to periodic q entry */
  418. struct urb *urb;
  419. struct ehci_iso_stream *stream; /* endpoint's queue */
  420. struct list_head itd_list; /* list of stream's itds */
  421. /* any/all hw_transactions here may be used by that urb */
  422. unsigned frame; /* where scheduled */
  423. unsigned pg;
  424. unsigned index[8]; /* in urb->iso_frame_desc */
  425. } __attribute__ ((aligned (32)));
  426. /*-------------------------------------------------------------------------*/
  427. /*
  428. * EHCI Specification 0.95 Section 3.4
  429. * siTD, aka split-transaction isochronous Transfer Descriptor
  430. * ... describe full speed iso xfers through TT in hubs
  431. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  432. */
  433. struct ehci_sitd {
  434. /* first part defined by EHCI spec */
  435. __hc32 hw_next;
  436. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  437. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  438. __hc32 hw_uframe; /* EHCI table 3-10 */
  439. __hc32 hw_results; /* EHCI table 3-11 */
  440. #define SITD_IOC (1 << 31) /* interrupt on completion */
  441. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  442. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  443. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  444. #define SITD_STS_ERR (1 << 6) /* error from TT */
  445. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  446. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  447. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  448. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  449. #define SITD_STS_STS (1 << 1) /* split transaction state */
  450. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  451. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  452. __hc32 hw_backpointer; /* EHCI table 3-13 */
  453. __hc32 hw_buf_hi [2]; /* Appendix B */
  454. /* the rest is HCD-private */
  455. dma_addr_t sitd_dma;
  456. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  457. struct urb *urb;
  458. struct ehci_iso_stream *stream; /* endpoint's queue */
  459. struct list_head sitd_list; /* list of stream's sitds */
  460. unsigned frame;
  461. unsigned index;
  462. } __attribute__ ((aligned (32)));
  463. /*-------------------------------------------------------------------------*/
  464. /*
  465. * EHCI Specification 0.96 Section 3.7
  466. * Periodic Frame Span Traversal Node (FSTN)
  467. *
  468. * Manages split interrupt transactions (using TT) that span frame boundaries
  469. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  470. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  471. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  472. */
  473. struct ehci_fstn {
  474. __hc32 hw_next; /* any periodic q entry */
  475. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  476. /* the rest is HCD-private */
  477. dma_addr_t fstn_dma;
  478. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  479. } __attribute__ ((aligned (32)));
  480. /*-------------------------------------------------------------------------*/
  481. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  482. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  483. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  484. #define ehci_prepare_ports_for_controller_resume(ehci) \
  485. ehci_adjust_port_wakeup_flags(ehci, false, false);
  486. /*-------------------------------------------------------------------------*/
  487. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  488. /*
  489. * Some EHCI controllers have a Transaction Translator built into the
  490. * root hub. This is a non-standard feature. Each controller will need
  491. * to add code to the following inline functions, and call them as
  492. * needed (mostly in root hub code).
  493. */
  494. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  495. /* Returns the speed of a device attached to a port on the root hub. */
  496. static inline unsigned int
  497. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  498. {
  499. if (ehci_is_TDI(ehci)) {
  500. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  501. case 0:
  502. return 0;
  503. case 1:
  504. return USB_PORT_STAT_LOW_SPEED;
  505. case 2:
  506. default:
  507. return USB_PORT_STAT_HIGH_SPEED;
  508. }
  509. }
  510. return USB_PORT_STAT_HIGH_SPEED;
  511. }
  512. #else
  513. #define ehci_is_TDI(e) (0)
  514. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  515. #endif
  516. /*-------------------------------------------------------------------------*/
  517. #ifdef CONFIG_PPC_83xx
  518. /* Some Freescale processors have an erratum in which the TT
  519. * port number in the queue head was 0..N-1 instead of 1..N.
  520. */
  521. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  522. #else
  523. #define ehci_has_fsl_portno_bug(e) (0)
  524. #endif
  525. /*
  526. * While most USB host controllers implement their registers in
  527. * little-endian format, a minority (celleb companion chip) implement
  528. * them in big endian format.
  529. *
  530. * This attempts to support either format at compile time without a
  531. * runtime penalty, or both formats with the additional overhead
  532. * of checking a flag bit.
  533. *
  534. * ehci_big_endian_capbase is a special quirk for controllers that
  535. * implement the HC capability registers as separate registers and not
  536. * as fields of a 32-bit register.
  537. */
  538. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  539. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  540. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  541. #else
  542. #define ehci_big_endian_mmio(e) 0
  543. #define ehci_big_endian_capbase(e) 0
  544. #endif
  545. /*
  546. * Big-endian read/write functions are arch-specific.
  547. * Other arches can be added if/when they're needed.
  548. */
  549. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  550. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  551. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  552. #endif
  553. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  554. __u32 __iomem * regs)
  555. {
  556. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  557. return ehci_big_endian_mmio(ehci) ?
  558. readl_be(regs) :
  559. readl(regs);
  560. #else
  561. return readl(regs);
  562. #endif
  563. }
  564. static inline void ehci_writel(const struct ehci_hcd *ehci,
  565. const unsigned int val, __u32 __iomem *regs)
  566. {
  567. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  568. ehci_big_endian_mmio(ehci) ?
  569. writel_be(val, regs) :
  570. writel(val, regs);
  571. #else
  572. writel(val, regs);
  573. #endif
  574. }
  575. /*
  576. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  577. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  578. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  579. */
  580. #ifdef CONFIG_44x
  581. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  582. {
  583. u32 hc_control;
  584. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  585. if (operational)
  586. hc_control |= OHCI_USB_OPER;
  587. else
  588. hc_control |= OHCI_USB_SUSPEND;
  589. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  590. (void) readl_be(ehci->ohci_hcctrl_reg);
  591. }
  592. #else
  593. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  594. { }
  595. #endif
  596. /*-------------------------------------------------------------------------*/
  597. /*
  598. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  599. * format, but also its DMA data structures (descriptors).
  600. *
  601. * EHCI controllers accessed through PCI work normally (little-endian
  602. * everywhere), so we won't bother supporting a BE-only mode for now.
  603. */
  604. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  605. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  606. /* cpu to ehci */
  607. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  608. {
  609. return ehci_big_endian_desc(ehci)
  610. ? (__force __hc32)cpu_to_be32(x)
  611. : (__force __hc32)cpu_to_le32(x);
  612. }
  613. /* ehci to cpu */
  614. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  615. {
  616. return ehci_big_endian_desc(ehci)
  617. ? be32_to_cpu((__force __be32)x)
  618. : le32_to_cpu((__force __le32)x);
  619. }
  620. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  621. {
  622. return ehci_big_endian_desc(ehci)
  623. ? be32_to_cpup((__force __be32 *)x)
  624. : le32_to_cpup((__force __le32 *)x);
  625. }
  626. #else
  627. /* cpu to ehci */
  628. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  629. {
  630. return cpu_to_le32(x);
  631. }
  632. /* ehci to cpu */
  633. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  634. {
  635. return le32_to_cpu(x);
  636. }
  637. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  638. {
  639. return le32_to_cpup(x);
  640. }
  641. #endif
  642. /*-------------------------------------------------------------------------*/
  643. #ifdef CONFIG_PCI
  644. /* For working around the MosChip frame-index-register bug */
  645. static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
  646. #else
  647. static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
  648. {
  649. return ehci_readl(ehci, &ehci->regs->frame_index);
  650. }
  651. #endif
  652. /*-------------------------------------------------------------------------*/
  653. #ifndef DEBUG
  654. #define STUB_DEBUG_FILES
  655. #endif /* DEBUG */
  656. /*-------------------------------------------------------------------------*/
  657. #endif /* __LINUX_EHCI_HCD_H */