dma.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464
  1. /*
  2. Broadcom B43legacy wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43legacy.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/slab.h>
  31. #include <net/dst.h>
  32. /* 32bit DMA ops. */
  33. static
  34. struct b43legacy_dmadesc32 *op32_idx2desc(struct b43legacy_dmaring *ring,
  35. int slot,
  36. struct b43legacy_dmadesc_meta **meta)
  37. {
  38. struct b43legacy_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return desc;
  43. }
  44. static void op32_fill_descriptor(struct b43legacy_dmaring *ring,
  45. struct b43legacy_dmadesc32 *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43legacy_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(desc - descbase);
  55. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32)(dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32)(dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ring->dev->dma.translation;
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43legacy_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43legacy_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43legacy_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43legacy_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43legacy_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43legacy_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43legacy_DMA32_DCTL_ADDREXT_MASK;
  72. desc->control = cpu_to_le32(ctl);
  73. desc->address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43legacy_dmaring *ring, int slot)
  76. {
  77. b43legacy_dma_write(ring, B43legacy_DMA32_TXINDEX,
  78. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43legacy_dmaring *ring)
  81. {
  82. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  83. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  84. | B43legacy_DMA32_TXSUSPEND);
  85. }
  86. static void op32_tx_resume(struct b43legacy_dmaring *ring)
  87. {
  88. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  89. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  90. & ~B43legacy_DMA32_TXSUSPEND);
  91. }
  92. static int op32_get_current_rxslot(struct b43legacy_dmaring *ring)
  93. {
  94. u32 val;
  95. val = b43legacy_dma_read(ring, B43legacy_DMA32_RXSTATUS);
  96. val &= B43legacy_DMA32_RXDPTR;
  97. return (val / sizeof(struct b43legacy_dmadesc32));
  98. }
  99. static void op32_set_current_rxslot(struct b43legacy_dmaring *ring,
  100. int slot)
  101. {
  102. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX,
  103. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  104. }
  105. static inline int free_slots(struct b43legacy_dmaring *ring)
  106. {
  107. return (ring->nr_slots - ring->used_slots);
  108. }
  109. static inline int next_slot(struct b43legacy_dmaring *ring, int slot)
  110. {
  111. B43legacy_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  112. if (slot == ring->nr_slots - 1)
  113. return 0;
  114. return slot + 1;
  115. }
  116. static inline int prev_slot(struct b43legacy_dmaring *ring, int slot)
  117. {
  118. B43legacy_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  119. if (slot == 0)
  120. return ring->nr_slots - 1;
  121. return slot - 1;
  122. }
  123. #ifdef CONFIG_B43LEGACY_DEBUG
  124. static void update_max_used_slots(struct b43legacy_dmaring *ring,
  125. int current_used_slots)
  126. {
  127. if (current_used_slots <= ring->max_used_slots)
  128. return;
  129. ring->max_used_slots = current_used_slots;
  130. if (b43legacy_debug(ring->dev, B43legacy_DBG_DMAVERBOSE))
  131. b43legacydbg(ring->dev->wl,
  132. "max_used_slots increased to %d on %s ring %d\n",
  133. ring->max_used_slots,
  134. ring->tx ? "TX" : "RX",
  135. ring->index);
  136. }
  137. #else
  138. static inline
  139. void update_max_used_slots(struct b43legacy_dmaring *ring,
  140. int current_used_slots)
  141. { }
  142. #endif /* DEBUG */
  143. /* Request a slot for usage. */
  144. static inline
  145. int request_slot(struct b43legacy_dmaring *ring)
  146. {
  147. int slot;
  148. B43legacy_WARN_ON(!ring->tx);
  149. B43legacy_WARN_ON(ring->stopped);
  150. B43legacy_WARN_ON(free_slots(ring) == 0);
  151. slot = next_slot(ring, ring->current_slot);
  152. ring->current_slot = slot;
  153. ring->used_slots++;
  154. update_max_used_slots(ring, ring->used_slots);
  155. return slot;
  156. }
  157. /* Mac80211-queue to b43legacy-ring mapping */
  158. static struct b43legacy_dmaring *priority_to_txring(
  159. struct b43legacy_wldev *dev,
  160. int queue_priority)
  161. {
  162. struct b43legacy_dmaring *ring;
  163. /*FIXME: For now we always run on TX-ring-1 */
  164. return dev->dma.tx_ring1;
  165. /* 0 = highest priority */
  166. switch (queue_priority) {
  167. default:
  168. B43legacy_WARN_ON(1);
  169. /* fallthrough */
  170. case 0:
  171. ring = dev->dma.tx_ring3;
  172. break;
  173. case 1:
  174. ring = dev->dma.tx_ring2;
  175. break;
  176. case 2:
  177. ring = dev->dma.tx_ring1;
  178. break;
  179. case 3:
  180. ring = dev->dma.tx_ring0;
  181. break;
  182. case 4:
  183. ring = dev->dma.tx_ring4;
  184. break;
  185. case 5:
  186. ring = dev->dma.tx_ring5;
  187. break;
  188. }
  189. return ring;
  190. }
  191. /* Bcm4301-ring to mac80211-queue mapping */
  192. static inline int txring_to_priority(struct b43legacy_dmaring *ring)
  193. {
  194. static const u8 idx_to_prio[] =
  195. { 3, 2, 1, 0, 4, 5, };
  196. /*FIXME: have only one queue, for now */
  197. return 0;
  198. return idx_to_prio[ring->index];
  199. }
  200. static u16 b43legacy_dmacontroller_base(enum b43legacy_dmatype type,
  201. int controller_idx)
  202. {
  203. static const u16 map32[] = {
  204. B43legacy_MMIO_DMA32_BASE0,
  205. B43legacy_MMIO_DMA32_BASE1,
  206. B43legacy_MMIO_DMA32_BASE2,
  207. B43legacy_MMIO_DMA32_BASE3,
  208. B43legacy_MMIO_DMA32_BASE4,
  209. B43legacy_MMIO_DMA32_BASE5,
  210. };
  211. B43legacy_WARN_ON(!(controller_idx >= 0 &&
  212. controller_idx < ARRAY_SIZE(map32)));
  213. return map32[controller_idx];
  214. }
  215. static inline
  216. dma_addr_t map_descbuffer(struct b43legacy_dmaring *ring,
  217. unsigned char *buf,
  218. size_t len,
  219. int tx)
  220. {
  221. dma_addr_t dmaaddr;
  222. if (tx)
  223. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  224. buf, len,
  225. DMA_TO_DEVICE);
  226. else
  227. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  228. buf, len,
  229. DMA_FROM_DEVICE);
  230. return dmaaddr;
  231. }
  232. static inline
  233. void unmap_descbuffer(struct b43legacy_dmaring *ring,
  234. dma_addr_t addr,
  235. size_t len,
  236. int tx)
  237. {
  238. if (tx)
  239. dma_unmap_single(ring->dev->dev->dma_dev,
  240. addr, len,
  241. DMA_TO_DEVICE);
  242. else
  243. dma_unmap_single(ring->dev->dev->dma_dev,
  244. addr, len,
  245. DMA_FROM_DEVICE);
  246. }
  247. static inline
  248. void sync_descbuffer_for_cpu(struct b43legacy_dmaring *ring,
  249. dma_addr_t addr,
  250. size_t len)
  251. {
  252. B43legacy_WARN_ON(ring->tx);
  253. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  254. addr, len, DMA_FROM_DEVICE);
  255. }
  256. static inline
  257. void sync_descbuffer_for_device(struct b43legacy_dmaring *ring,
  258. dma_addr_t addr,
  259. size_t len)
  260. {
  261. B43legacy_WARN_ON(ring->tx);
  262. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  263. addr, len, DMA_FROM_DEVICE);
  264. }
  265. static inline
  266. void free_descriptor_buffer(struct b43legacy_dmaring *ring,
  267. struct b43legacy_dmadesc_meta *meta,
  268. int irq_context)
  269. {
  270. if (meta->skb) {
  271. if (irq_context)
  272. dev_kfree_skb_irq(meta->skb);
  273. else
  274. dev_kfree_skb(meta->skb);
  275. meta->skb = NULL;
  276. }
  277. }
  278. static int alloc_ringmemory(struct b43legacy_dmaring *ring)
  279. {
  280. /* GFP flags must match the flags in free_ringmemory()! */
  281. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  282. B43legacy_DMA_RINGMEMSIZE,
  283. &(ring->dmabase),
  284. GFP_KERNEL);
  285. if (!ring->descbase) {
  286. b43legacyerr(ring->dev->wl, "DMA ringmemory allocation"
  287. " failed\n");
  288. return -ENOMEM;
  289. }
  290. memset(ring->descbase, 0, B43legacy_DMA_RINGMEMSIZE);
  291. return 0;
  292. }
  293. static void free_ringmemory(struct b43legacy_dmaring *ring)
  294. {
  295. dma_free_coherent(ring->dev->dev->dma_dev, B43legacy_DMA_RINGMEMSIZE,
  296. ring->descbase, ring->dmabase);
  297. }
  298. /* Reset the RX DMA channel */
  299. static int b43legacy_dmacontroller_rx_reset(struct b43legacy_wldev *dev,
  300. u16 mmio_base,
  301. enum b43legacy_dmatype type)
  302. {
  303. int i;
  304. u32 value;
  305. u16 offset;
  306. might_sleep();
  307. offset = B43legacy_DMA32_RXCTL;
  308. b43legacy_write32(dev, mmio_base + offset, 0);
  309. for (i = 0; i < 10; i++) {
  310. offset = B43legacy_DMA32_RXSTATUS;
  311. value = b43legacy_read32(dev, mmio_base + offset);
  312. value &= B43legacy_DMA32_RXSTATE;
  313. if (value == B43legacy_DMA32_RXSTAT_DISABLED) {
  314. i = -1;
  315. break;
  316. }
  317. msleep(1);
  318. }
  319. if (i != -1) {
  320. b43legacyerr(dev->wl, "DMA RX reset timed out\n");
  321. return -ENODEV;
  322. }
  323. return 0;
  324. }
  325. /* Reset the RX DMA channel */
  326. static int b43legacy_dmacontroller_tx_reset(struct b43legacy_wldev *dev,
  327. u16 mmio_base,
  328. enum b43legacy_dmatype type)
  329. {
  330. int i;
  331. u32 value;
  332. u16 offset;
  333. might_sleep();
  334. for (i = 0; i < 10; i++) {
  335. offset = B43legacy_DMA32_TXSTATUS;
  336. value = b43legacy_read32(dev, mmio_base + offset);
  337. value &= B43legacy_DMA32_TXSTATE;
  338. if (value == B43legacy_DMA32_TXSTAT_DISABLED ||
  339. value == B43legacy_DMA32_TXSTAT_IDLEWAIT ||
  340. value == B43legacy_DMA32_TXSTAT_STOPPED)
  341. break;
  342. msleep(1);
  343. }
  344. offset = B43legacy_DMA32_TXCTL;
  345. b43legacy_write32(dev, mmio_base + offset, 0);
  346. for (i = 0; i < 10; i++) {
  347. offset = B43legacy_DMA32_TXSTATUS;
  348. value = b43legacy_read32(dev, mmio_base + offset);
  349. value &= B43legacy_DMA32_TXSTATE;
  350. if (value == B43legacy_DMA32_TXSTAT_DISABLED) {
  351. i = -1;
  352. break;
  353. }
  354. msleep(1);
  355. }
  356. if (i != -1) {
  357. b43legacyerr(dev->wl, "DMA TX reset timed out\n");
  358. return -ENODEV;
  359. }
  360. /* ensure the reset is completed. */
  361. msleep(1);
  362. return 0;
  363. }
  364. /* Check if a DMA mapping address is invalid. */
  365. static bool b43legacy_dma_mapping_error(struct b43legacy_dmaring *ring,
  366. dma_addr_t addr,
  367. size_t buffersize,
  368. bool dma_to_device)
  369. {
  370. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  371. return 1;
  372. switch (ring->type) {
  373. case B43legacy_DMA_30BIT:
  374. if ((u64)addr + buffersize > (1ULL << 30))
  375. goto address_error;
  376. break;
  377. case B43legacy_DMA_32BIT:
  378. if ((u64)addr + buffersize > (1ULL << 32))
  379. goto address_error;
  380. break;
  381. }
  382. /* The address is OK. */
  383. return 0;
  384. address_error:
  385. /* We can't support this address. Unmap it again. */
  386. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  387. return 1;
  388. }
  389. static int setup_rx_descbuffer(struct b43legacy_dmaring *ring,
  390. struct b43legacy_dmadesc32 *desc,
  391. struct b43legacy_dmadesc_meta *meta,
  392. gfp_t gfp_flags)
  393. {
  394. struct b43legacy_rxhdr_fw3 *rxhdr;
  395. struct b43legacy_hwtxstatus *txstat;
  396. dma_addr_t dmaaddr;
  397. struct sk_buff *skb;
  398. B43legacy_WARN_ON(ring->tx);
  399. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  400. if (unlikely(!skb))
  401. return -ENOMEM;
  402. dmaaddr = map_descbuffer(ring, skb->data,
  403. ring->rx_buffersize, 0);
  404. if (b43legacy_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  405. /* ugh. try to realloc in zone_dma */
  406. gfp_flags |= GFP_DMA;
  407. dev_kfree_skb_any(skb);
  408. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  409. if (unlikely(!skb))
  410. return -ENOMEM;
  411. dmaaddr = map_descbuffer(ring, skb->data,
  412. ring->rx_buffersize, 0);
  413. }
  414. if (b43legacy_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  415. dev_kfree_skb_any(skb);
  416. return -EIO;
  417. }
  418. meta->skb = skb;
  419. meta->dmaaddr = dmaaddr;
  420. op32_fill_descriptor(ring, desc, dmaaddr, ring->rx_buffersize, 0, 0, 0);
  421. rxhdr = (struct b43legacy_rxhdr_fw3 *)(skb->data);
  422. rxhdr->frame_len = 0;
  423. txstat = (struct b43legacy_hwtxstatus *)(skb->data);
  424. txstat->cookie = 0;
  425. return 0;
  426. }
  427. /* Allocate the initial descbuffers.
  428. * This is used for an RX ring only.
  429. */
  430. static int alloc_initial_descbuffers(struct b43legacy_dmaring *ring)
  431. {
  432. int i;
  433. int err = -ENOMEM;
  434. struct b43legacy_dmadesc32 *desc;
  435. struct b43legacy_dmadesc_meta *meta;
  436. for (i = 0; i < ring->nr_slots; i++) {
  437. desc = op32_idx2desc(ring, i, &meta);
  438. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  439. if (err) {
  440. b43legacyerr(ring->dev->wl,
  441. "Failed to allocate initial descbuffers\n");
  442. goto err_unwind;
  443. }
  444. }
  445. mb(); /* all descbuffer setup before next line */
  446. ring->used_slots = ring->nr_slots;
  447. err = 0;
  448. out:
  449. return err;
  450. err_unwind:
  451. for (i--; i >= 0; i--) {
  452. desc = op32_idx2desc(ring, i, &meta);
  453. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  454. dev_kfree_skb(meta->skb);
  455. }
  456. goto out;
  457. }
  458. /* Do initial setup of the DMA controller.
  459. * Reset the controller, write the ring busaddress
  460. * and switch the "enable" bit on.
  461. */
  462. static int dmacontroller_setup(struct b43legacy_dmaring *ring)
  463. {
  464. int err = 0;
  465. u32 value;
  466. u32 addrext;
  467. u32 trans = ring->dev->dma.translation;
  468. u32 ringbase = (u32)(ring->dmabase);
  469. if (ring->tx) {
  470. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  471. >> SSB_DMA_TRANSLATION_SHIFT;
  472. value = B43legacy_DMA32_TXENABLE;
  473. value |= (addrext << B43legacy_DMA32_TXADDREXT_SHIFT)
  474. & B43legacy_DMA32_TXADDREXT_MASK;
  475. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL, value);
  476. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING,
  477. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  478. | trans);
  479. } else {
  480. err = alloc_initial_descbuffers(ring);
  481. if (err)
  482. goto out;
  483. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  484. >> SSB_DMA_TRANSLATION_SHIFT;
  485. value = (ring->frameoffset <<
  486. B43legacy_DMA32_RXFROFF_SHIFT);
  487. value |= B43legacy_DMA32_RXENABLE;
  488. value |= (addrext << B43legacy_DMA32_RXADDREXT_SHIFT)
  489. & B43legacy_DMA32_RXADDREXT_MASK;
  490. b43legacy_dma_write(ring, B43legacy_DMA32_RXCTL, value);
  491. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING,
  492. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  493. | trans);
  494. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX, 200);
  495. }
  496. out:
  497. return err;
  498. }
  499. /* Shutdown the DMA controller. */
  500. static void dmacontroller_cleanup(struct b43legacy_dmaring *ring)
  501. {
  502. if (ring->tx) {
  503. b43legacy_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  504. ring->type);
  505. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING, 0);
  506. } else {
  507. b43legacy_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  508. ring->type);
  509. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING, 0);
  510. }
  511. }
  512. static void free_all_descbuffers(struct b43legacy_dmaring *ring)
  513. {
  514. struct b43legacy_dmadesc_meta *meta;
  515. int i;
  516. if (!ring->used_slots)
  517. return;
  518. for (i = 0; i < ring->nr_slots; i++) {
  519. op32_idx2desc(ring, i, &meta);
  520. if (!meta->skb) {
  521. B43legacy_WARN_ON(!ring->tx);
  522. continue;
  523. }
  524. if (ring->tx)
  525. unmap_descbuffer(ring, meta->dmaaddr,
  526. meta->skb->len, 1);
  527. else
  528. unmap_descbuffer(ring, meta->dmaaddr,
  529. ring->rx_buffersize, 0);
  530. free_descriptor_buffer(ring, meta, 0);
  531. }
  532. }
  533. static u64 supported_dma_mask(struct b43legacy_wldev *dev)
  534. {
  535. u32 tmp;
  536. u16 mmio_base;
  537. mmio_base = b43legacy_dmacontroller_base(0, 0);
  538. b43legacy_write32(dev,
  539. mmio_base + B43legacy_DMA32_TXCTL,
  540. B43legacy_DMA32_TXADDREXT_MASK);
  541. tmp = b43legacy_read32(dev, mmio_base +
  542. B43legacy_DMA32_TXCTL);
  543. if (tmp & B43legacy_DMA32_TXADDREXT_MASK)
  544. return DMA_BIT_MASK(32);
  545. return DMA_BIT_MASK(30);
  546. }
  547. static enum b43legacy_dmatype dma_mask_to_engine_type(u64 dmamask)
  548. {
  549. if (dmamask == DMA_BIT_MASK(30))
  550. return B43legacy_DMA_30BIT;
  551. if (dmamask == DMA_BIT_MASK(32))
  552. return B43legacy_DMA_32BIT;
  553. B43legacy_WARN_ON(1);
  554. return B43legacy_DMA_30BIT;
  555. }
  556. /* Main initialization function. */
  557. static
  558. struct b43legacy_dmaring *b43legacy_setup_dmaring(struct b43legacy_wldev *dev,
  559. int controller_index,
  560. int for_tx,
  561. enum b43legacy_dmatype type)
  562. {
  563. struct b43legacy_dmaring *ring;
  564. int err;
  565. int nr_slots;
  566. dma_addr_t dma_test;
  567. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  568. if (!ring)
  569. goto out;
  570. ring->type = type;
  571. ring->dev = dev;
  572. nr_slots = B43legacy_RXRING_SLOTS;
  573. if (for_tx)
  574. nr_slots = B43legacy_TXRING_SLOTS;
  575. ring->meta = kcalloc(nr_slots, sizeof(struct b43legacy_dmadesc_meta),
  576. GFP_KERNEL);
  577. if (!ring->meta)
  578. goto err_kfree_ring;
  579. if (for_tx) {
  580. ring->txhdr_cache = kcalloc(nr_slots,
  581. sizeof(struct b43legacy_txhdr_fw3),
  582. GFP_KERNEL);
  583. if (!ring->txhdr_cache)
  584. goto err_kfree_meta;
  585. /* test for ability to dma to txhdr_cache */
  586. dma_test = dma_map_single(dev->dev->dma_dev, ring->txhdr_cache,
  587. sizeof(struct b43legacy_txhdr_fw3),
  588. DMA_TO_DEVICE);
  589. if (b43legacy_dma_mapping_error(ring, dma_test,
  590. sizeof(struct b43legacy_txhdr_fw3), 1)) {
  591. /* ugh realloc */
  592. kfree(ring->txhdr_cache);
  593. ring->txhdr_cache = kcalloc(nr_slots,
  594. sizeof(struct b43legacy_txhdr_fw3),
  595. GFP_KERNEL | GFP_DMA);
  596. if (!ring->txhdr_cache)
  597. goto err_kfree_meta;
  598. dma_test = dma_map_single(dev->dev->dma_dev,
  599. ring->txhdr_cache,
  600. sizeof(struct b43legacy_txhdr_fw3),
  601. DMA_TO_DEVICE);
  602. if (b43legacy_dma_mapping_error(ring, dma_test,
  603. sizeof(struct b43legacy_txhdr_fw3), 1))
  604. goto err_kfree_txhdr_cache;
  605. }
  606. dma_unmap_single(dev->dev->dma_dev, dma_test,
  607. sizeof(struct b43legacy_txhdr_fw3),
  608. DMA_TO_DEVICE);
  609. }
  610. ring->nr_slots = nr_slots;
  611. ring->mmio_base = b43legacy_dmacontroller_base(type, controller_index);
  612. ring->index = controller_index;
  613. if (for_tx) {
  614. ring->tx = true;
  615. ring->current_slot = -1;
  616. } else {
  617. if (ring->index == 0) {
  618. ring->rx_buffersize = B43legacy_DMA0_RX_BUFFERSIZE;
  619. ring->frameoffset = B43legacy_DMA0_RX_FRAMEOFFSET;
  620. } else if (ring->index == 3) {
  621. ring->rx_buffersize = B43legacy_DMA3_RX_BUFFERSIZE;
  622. ring->frameoffset = B43legacy_DMA3_RX_FRAMEOFFSET;
  623. } else
  624. B43legacy_WARN_ON(1);
  625. }
  626. #ifdef CONFIG_B43LEGACY_DEBUG
  627. ring->last_injected_overflow = jiffies;
  628. #endif
  629. err = alloc_ringmemory(ring);
  630. if (err)
  631. goto err_kfree_txhdr_cache;
  632. err = dmacontroller_setup(ring);
  633. if (err)
  634. goto err_free_ringmemory;
  635. out:
  636. return ring;
  637. err_free_ringmemory:
  638. free_ringmemory(ring);
  639. err_kfree_txhdr_cache:
  640. kfree(ring->txhdr_cache);
  641. err_kfree_meta:
  642. kfree(ring->meta);
  643. err_kfree_ring:
  644. kfree(ring);
  645. ring = NULL;
  646. goto out;
  647. }
  648. /* Main cleanup function. */
  649. static void b43legacy_destroy_dmaring(struct b43legacy_dmaring *ring)
  650. {
  651. if (!ring)
  652. return;
  653. b43legacydbg(ring->dev->wl, "DMA-%u 0x%04X (%s) max used slots:"
  654. " %d/%d\n", (unsigned int)(ring->type), ring->mmio_base,
  655. (ring->tx) ? "TX" : "RX", ring->max_used_slots,
  656. ring->nr_slots);
  657. /* Device IRQs are disabled prior entering this function,
  658. * so no need to take care of concurrency with rx handler stuff.
  659. */
  660. dmacontroller_cleanup(ring);
  661. free_all_descbuffers(ring);
  662. free_ringmemory(ring);
  663. kfree(ring->txhdr_cache);
  664. kfree(ring->meta);
  665. kfree(ring);
  666. }
  667. void b43legacy_dma_free(struct b43legacy_wldev *dev)
  668. {
  669. struct b43legacy_dma *dma;
  670. if (b43legacy_using_pio(dev))
  671. return;
  672. dma = &dev->dma;
  673. b43legacy_destroy_dmaring(dma->rx_ring3);
  674. dma->rx_ring3 = NULL;
  675. b43legacy_destroy_dmaring(dma->rx_ring0);
  676. dma->rx_ring0 = NULL;
  677. b43legacy_destroy_dmaring(dma->tx_ring5);
  678. dma->tx_ring5 = NULL;
  679. b43legacy_destroy_dmaring(dma->tx_ring4);
  680. dma->tx_ring4 = NULL;
  681. b43legacy_destroy_dmaring(dma->tx_ring3);
  682. dma->tx_ring3 = NULL;
  683. b43legacy_destroy_dmaring(dma->tx_ring2);
  684. dma->tx_ring2 = NULL;
  685. b43legacy_destroy_dmaring(dma->tx_ring1);
  686. dma->tx_ring1 = NULL;
  687. b43legacy_destroy_dmaring(dma->tx_ring0);
  688. dma->tx_ring0 = NULL;
  689. }
  690. static int b43legacy_dma_set_mask(struct b43legacy_wldev *dev, u64 mask)
  691. {
  692. u64 orig_mask = mask;
  693. bool fallback = false;
  694. int err;
  695. /* Try to set the DMA mask. If it fails, try falling back to a
  696. * lower mask, as we can always also support a lower one. */
  697. while (1) {
  698. err = dma_set_mask(dev->dev->dma_dev, mask);
  699. if (!err) {
  700. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  701. if (!err)
  702. break;
  703. }
  704. if (mask == DMA_BIT_MASK(64)) {
  705. mask = DMA_BIT_MASK(32);
  706. fallback = true;
  707. continue;
  708. }
  709. if (mask == DMA_BIT_MASK(32)) {
  710. mask = DMA_BIT_MASK(30);
  711. fallback = true;
  712. continue;
  713. }
  714. b43legacyerr(dev->wl, "The machine/kernel does not support "
  715. "the required %u-bit DMA mask\n",
  716. (unsigned int)dma_mask_to_engine_type(orig_mask));
  717. return -EOPNOTSUPP;
  718. }
  719. if (fallback) {
  720. b43legacyinfo(dev->wl, "DMA mask fallback from %u-bit to %u-"
  721. "bit\n",
  722. (unsigned int)dma_mask_to_engine_type(orig_mask),
  723. (unsigned int)dma_mask_to_engine_type(mask));
  724. }
  725. return 0;
  726. }
  727. int b43legacy_dma_init(struct b43legacy_wldev *dev)
  728. {
  729. struct b43legacy_dma *dma = &dev->dma;
  730. struct b43legacy_dmaring *ring;
  731. int err;
  732. u64 dmamask;
  733. enum b43legacy_dmatype type;
  734. dmamask = supported_dma_mask(dev);
  735. type = dma_mask_to_engine_type(dmamask);
  736. err = b43legacy_dma_set_mask(dev, dmamask);
  737. if (err) {
  738. #ifdef CONFIG_B43LEGACY_PIO
  739. b43legacywarn(dev->wl, "DMA for this device not supported. "
  740. "Falling back to PIO\n");
  741. dev->__using_pio = true;
  742. return -EAGAIN;
  743. #else
  744. b43legacyerr(dev->wl, "DMA for this device not supported and "
  745. "no PIO support compiled in\n");
  746. return -EOPNOTSUPP;
  747. #endif
  748. }
  749. dma->translation = ssb_dma_translation(dev->dev);
  750. err = -ENOMEM;
  751. /* setup TX DMA channels. */
  752. ring = b43legacy_setup_dmaring(dev, 0, 1, type);
  753. if (!ring)
  754. goto out;
  755. dma->tx_ring0 = ring;
  756. ring = b43legacy_setup_dmaring(dev, 1, 1, type);
  757. if (!ring)
  758. goto err_destroy_tx0;
  759. dma->tx_ring1 = ring;
  760. ring = b43legacy_setup_dmaring(dev, 2, 1, type);
  761. if (!ring)
  762. goto err_destroy_tx1;
  763. dma->tx_ring2 = ring;
  764. ring = b43legacy_setup_dmaring(dev, 3, 1, type);
  765. if (!ring)
  766. goto err_destroy_tx2;
  767. dma->tx_ring3 = ring;
  768. ring = b43legacy_setup_dmaring(dev, 4, 1, type);
  769. if (!ring)
  770. goto err_destroy_tx3;
  771. dma->tx_ring4 = ring;
  772. ring = b43legacy_setup_dmaring(dev, 5, 1, type);
  773. if (!ring)
  774. goto err_destroy_tx4;
  775. dma->tx_ring5 = ring;
  776. /* setup RX DMA channels. */
  777. ring = b43legacy_setup_dmaring(dev, 0, 0, type);
  778. if (!ring)
  779. goto err_destroy_tx5;
  780. dma->rx_ring0 = ring;
  781. if (dev->dev->id.revision < 5) {
  782. ring = b43legacy_setup_dmaring(dev, 3, 0, type);
  783. if (!ring)
  784. goto err_destroy_rx0;
  785. dma->rx_ring3 = ring;
  786. }
  787. b43legacydbg(dev->wl, "%u-bit DMA initialized\n", (unsigned int)type);
  788. err = 0;
  789. out:
  790. return err;
  791. err_destroy_rx0:
  792. b43legacy_destroy_dmaring(dma->rx_ring0);
  793. dma->rx_ring0 = NULL;
  794. err_destroy_tx5:
  795. b43legacy_destroy_dmaring(dma->tx_ring5);
  796. dma->tx_ring5 = NULL;
  797. err_destroy_tx4:
  798. b43legacy_destroy_dmaring(dma->tx_ring4);
  799. dma->tx_ring4 = NULL;
  800. err_destroy_tx3:
  801. b43legacy_destroy_dmaring(dma->tx_ring3);
  802. dma->tx_ring3 = NULL;
  803. err_destroy_tx2:
  804. b43legacy_destroy_dmaring(dma->tx_ring2);
  805. dma->tx_ring2 = NULL;
  806. err_destroy_tx1:
  807. b43legacy_destroy_dmaring(dma->tx_ring1);
  808. dma->tx_ring1 = NULL;
  809. err_destroy_tx0:
  810. b43legacy_destroy_dmaring(dma->tx_ring0);
  811. dma->tx_ring0 = NULL;
  812. goto out;
  813. }
  814. /* Generate a cookie for the TX header. */
  815. static u16 generate_cookie(struct b43legacy_dmaring *ring,
  816. int slot)
  817. {
  818. u16 cookie = 0x1000;
  819. /* Use the upper 4 bits of the cookie as
  820. * DMA controller ID and store the slot number
  821. * in the lower 12 bits.
  822. * Note that the cookie must never be 0, as this
  823. * is a special value used in RX path.
  824. */
  825. switch (ring->index) {
  826. case 0:
  827. cookie = 0xA000;
  828. break;
  829. case 1:
  830. cookie = 0xB000;
  831. break;
  832. case 2:
  833. cookie = 0xC000;
  834. break;
  835. case 3:
  836. cookie = 0xD000;
  837. break;
  838. case 4:
  839. cookie = 0xE000;
  840. break;
  841. case 5:
  842. cookie = 0xF000;
  843. break;
  844. }
  845. B43legacy_WARN_ON(!(((u16)slot & 0xF000) == 0x0000));
  846. cookie |= (u16)slot;
  847. return cookie;
  848. }
  849. /* Inspect a cookie and find out to which controller/slot it belongs. */
  850. static
  851. struct b43legacy_dmaring *parse_cookie(struct b43legacy_wldev *dev,
  852. u16 cookie, int *slot)
  853. {
  854. struct b43legacy_dma *dma = &dev->dma;
  855. struct b43legacy_dmaring *ring = NULL;
  856. switch (cookie & 0xF000) {
  857. case 0xA000:
  858. ring = dma->tx_ring0;
  859. break;
  860. case 0xB000:
  861. ring = dma->tx_ring1;
  862. break;
  863. case 0xC000:
  864. ring = dma->tx_ring2;
  865. break;
  866. case 0xD000:
  867. ring = dma->tx_ring3;
  868. break;
  869. case 0xE000:
  870. ring = dma->tx_ring4;
  871. break;
  872. case 0xF000:
  873. ring = dma->tx_ring5;
  874. break;
  875. default:
  876. B43legacy_WARN_ON(1);
  877. }
  878. *slot = (cookie & 0x0FFF);
  879. B43legacy_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  880. return ring;
  881. }
  882. static int dma_tx_fragment(struct b43legacy_dmaring *ring,
  883. struct sk_buff **in_skb)
  884. {
  885. struct sk_buff *skb = *in_skb;
  886. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  887. u8 *header;
  888. int slot, old_top_slot, old_used_slots;
  889. int err;
  890. struct b43legacy_dmadesc32 *desc;
  891. struct b43legacy_dmadesc_meta *meta;
  892. struct b43legacy_dmadesc_meta *meta_hdr;
  893. struct sk_buff *bounce_skb;
  894. #define SLOTS_PER_PACKET 2
  895. B43legacy_WARN_ON(skb_shinfo(skb)->nr_frags != 0);
  896. old_top_slot = ring->current_slot;
  897. old_used_slots = ring->used_slots;
  898. /* Get a slot for the header. */
  899. slot = request_slot(ring);
  900. desc = op32_idx2desc(ring, slot, &meta_hdr);
  901. memset(meta_hdr, 0, sizeof(*meta_hdr));
  902. header = &(ring->txhdr_cache[slot * sizeof(
  903. struct b43legacy_txhdr_fw3)]);
  904. err = b43legacy_generate_txhdr(ring->dev, header,
  905. skb->data, skb->len, info,
  906. generate_cookie(ring, slot));
  907. if (unlikely(err)) {
  908. ring->current_slot = old_top_slot;
  909. ring->used_slots = old_used_slots;
  910. return err;
  911. }
  912. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  913. sizeof(struct b43legacy_txhdr_fw3), 1);
  914. if (b43legacy_dma_mapping_error(ring, meta_hdr->dmaaddr,
  915. sizeof(struct b43legacy_txhdr_fw3), 1)) {
  916. ring->current_slot = old_top_slot;
  917. ring->used_slots = old_used_slots;
  918. return -EIO;
  919. }
  920. op32_fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  921. sizeof(struct b43legacy_txhdr_fw3), 1, 0, 0);
  922. /* Get a slot for the payload. */
  923. slot = request_slot(ring);
  924. desc = op32_idx2desc(ring, slot, &meta);
  925. memset(meta, 0, sizeof(*meta));
  926. meta->skb = skb;
  927. meta->is_last_fragment = true;
  928. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  929. /* create a bounce buffer in zone_dma on mapping failure. */
  930. if (b43legacy_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  931. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  932. if (!bounce_skb) {
  933. ring->current_slot = old_top_slot;
  934. ring->used_slots = old_used_slots;
  935. err = -ENOMEM;
  936. goto out_unmap_hdr;
  937. }
  938. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  939. memcpy(bounce_skb->cb, skb->cb, sizeof(skb->cb));
  940. bounce_skb->dev = skb->dev;
  941. skb_set_queue_mapping(bounce_skb, skb_get_queue_mapping(skb));
  942. info = IEEE80211_SKB_CB(bounce_skb);
  943. dev_kfree_skb_any(skb);
  944. skb = bounce_skb;
  945. *in_skb = bounce_skb;
  946. meta->skb = skb;
  947. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  948. if (b43legacy_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  949. ring->current_slot = old_top_slot;
  950. ring->used_slots = old_used_slots;
  951. err = -EIO;
  952. goto out_free_bounce;
  953. }
  954. }
  955. op32_fill_descriptor(ring, desc, meta->dmaaddr,
  956. skb->len, 0, 1, 1);
  957. wmb(); /* previous stuff MUST be done */
  958. /* Now transfer the whole frame. */
  959. op32_poke_tx(ring, next_slot(ring, slot));
  960. return 0;
  961. out_free_bounce:
  962. dev_kfree_skb_any(skb);
  963. out_unmap_hdr:
  964. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  965. sizeof(struct b43legacy_txhdr_fw3), 1);
  966. return err;
  967. }
  968. static inline
  969. int should_inject_overflow(struct b43legacy_dmaring *ring)
  970. {
  971. #ifdef CONFIG_B43LEGACY_DEBUG
  972. if (unlikely(b43legacy_debug(ring->dev,
  973. B43legacy_DBG_DMAOVERFLOW))) {
  974. /* Check if we should inject another ringbuffer overflow
  975. * to test handling of this situation in the stack. */
  976. unsigned long next_overflow;
  977. next_overflow = ring->last_injected_overflow + HZ;
  978. if (time_after(jiffies, next_overflow)) {
  979. ring->last_injected_overflow = jiffies;
  980. b43legacydbg(ring->dev->wl,
  981. "Injecting TX ring overflow on "
  982. "DMA controller %d\n", ring->index);
  983. return 1;
  984. }
  985. }
  986. #endif /* CONFIG_B43LEGACY_DEBUG */
  987. return 0;
  988. }
  989. int b43legacy_dma_tx(struct b43legacy_wldev *dev,
  990. struct sk_buff *skb)
  991. {
  992. struct b43legacy_dmaring *ring;
  993. int err = 0;
  994. ring = priority_to_txring(dev, skb_get_queue_mapping(skb));
  995. B43legacy_WARN_ON(!ring->tx);
  996. if (unlikely(ring->stopped)) {
  997. /* We get here only because of a bug in mac80211.
  998. * Because of a race, one packet may be queued after
  999. * the queue is stopped, thus we got called when we shouldn't.
  1000. * For now, just refuse the transmit. */
  1001. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1002. b43legacyerr(dev->wl, "Packet after queue stopped\n");
  1003. return -ENOSPC;
  1004. }
  1005. if (unlikely(WARN_ON(free_slots(ring) < SLOTS_PER_PACKET))) {
  1006. /* If we get here, we have a real error with the queue
  1007. * full, but queues not stopped. */
  1008. b43legacyerr(dev->wl, "DMA queue overflow\n");
  1009. return -ENOSPC;
  1010. }
  1011. /* dma_tx_fragment might reallocate the skb, so invalidate pointers pointing
  1012. * into the skb data or cb now. */
  1013. err = dma_tx_fragment(ring, &skb);
  1014. if (unlikely(err == -ENOKEY)) {
  1015. /* Drop this packet, as we don't have the encryption key
  1016. * anymore and must not transmit it unencrypted. */
  1017. dev_kfree_skb_any(skb);
  1018. return 0;
  1019. }
  1020. if (unlikely(err)) {
  1021. b43legacyerr(dev->wl, "DMA tx mapping failure\n");
  1022. return err;
  1023. }
  1024. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1025. should_inject_overflow(ring)) {
  1026. /* This TX ring is full. */
  1027. unsigned int skb_mapping = skb_get_queue_mapping(skb);
  1028. ieee80211_stop_queue(dev->wl->hw, skb_mapping);
  1029. dev->wl->tx_queue_stopped[skb_mapping] = 1;
  1030. ring->stopped = true;
  1031. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1032. b43legacydbg(dev->wl, "Stopped TX ring %d\n",
  1033. ring->index);
  1034. }
  1035. return err;
  1036. }
  1037. void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
  1038. const struct b43legacy_txstatus *status)
  1039. {
  1040. struct b43legacy_dmaring *ring;
  1041. struct b43legacy_dmadesc_meta *meta;
  1042. int retry_limit;
  1043. int slot;
  1044. int firstused;
  1045. ring = parse_cookie(dev, status->cookie, &slot);
  1046. if (unlikely(!ring))
  1047. return;
  1048. B43legacy_WARN_ON(!ring->tx);
  1049. /* Sanity check: TX packets are processed in-order on one ring.
  1050. * Check if the slot deduced from the cookie really is the first
  1051. * used slot. */
  1052. firstused = ring->current_slot - ring->used_slots + 1;
  1053. if (firstused < 0)
  1054. firstused = ring->nr_slots + firstused;
  1055. if (unlikely(slot != firstused)) {
  1056. /* This possibly is a firmware bug and will result in
  1057. * malfunction, memory leaks and/or stall of DMA functionality.
  1058. */
  1059. b43legacydbg(dev->wl, "Out of order TX status report on DMA "
  1060. "ring %d. Expected %d, but got %d\n",
  1061. ring->index, firstused, slot);
  1062. return;
  1063. }
  1064. while (1) {
  1065. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1066. op32_idx2desc(ring, slot, &meta);
  1067. if (meta->skb)
  1068. unmap_descbuffer(ring, meta->dmaaddr,
  1069. meta->skb->len, 1);
  1070. else
  1071. unmap_descbuffer(ring, meta->dmaaddr,
  1072. sizeof(struct b43legacy_txhdr_fw3),
  1073. 1);
  1074. if (meta->is_last_fragment) {
  1075. struct ieee80211_tx_info *info;
  1076. BUG_ON(!meta->skb);
  1077. info = IEEE80211_SKB_CB(meta->skb);
  1078. /* preserve the confiured retry limit before clearing the status
  1079. * The xmit function has overwritten the rc's value with the actual
  1080. * retry limit done by the hardware */
  1081. retry_limit = info->status.rates[0].count;
  1082. ieee80211_tx_info_clear_status(info);
  1083. if (status->acked)
  1084. info->flags |= IEEE80211_TX_STAT_ACK;
  1085. if (status->rts_count > dev->wl->hw->conf.short_frame_max_tx_count) {
  1086. /*
  1087. * If the short retries (RTS, not data frame) have exceeded
  1088. * the limit, the hw will not have tried the selected rate,
  1089. * but will have used the fallback rate instead.
  1090. * Don't let the rate control count attempts for the selected
  1091. * rate in this case, otherwise the statistics will be off.
  1092. */
  1093. info->status.rates[0].count = 0;
  1094. info->status.rates[1].count = status->frame_count;
  1095. } else {
  1096. if (status->frame_count > retry_limit) {
  1097. info->status.rates[0].count = retry_limit;
  1098. info->status.rates[1].count = status->frame_count -
  1099. retry_limit;
  1100. } else {
  1101. info->status.rates[0].count = status->frame_count;
  1102. info->status.rates[1].idx = -1;
  1103. }
  1104. }
  1105. /* Call back to inform the ieee80211 subsystem about the
  1106. * status of the transmission.
  1107. * Some fields of txstat are already filled in dma_tx().
  1108. */
  1109. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb);
  1110. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1111. meta->skb = NULL;
  1112. } else {
  1113. /* No need to call free_descriptor_buffer here, as
  1114. * this is only the txhdr, which is not allocated.
  1115. */
  1116. B43legacy_WARN_ON(meta->skb != NULL);
  1117. }
  1118. /* Everything unmapped and free'd. So it's not used anymore. */
  1119. ring->used_slots--;
  1120. if (meta->is_last_fragment)
  1121. break;
  1122. slot = next_slot(ring, slot);
  1123. }
  1124. dev->stats.last_tx = jiffies;
  1125. if (ring->stopped) {
  1126. B43legacy_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1127. ring->stopped = false;
  1128. }
  1129. if (dev->wl->tx_queue_stopped[ring->queue_prio]) {
  1130. dev->wl->tx_queue_stopped[ring->queue_prio] = 0;
  1131. } else {
  1132. /* If the driver queue is running wake the corresponding
  1133. * mac80211 queue. */
  1134. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1135. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1136. b43legacydbg(dev->wl, "Woke up TX ring %d\n",
  1137. ring->index);
  1138. }
  1139. /* Add work to the queue. */
  1140. ieee80211_queue_work(dev->wl->hw, &dev->wl->tx_work);
  1141. }
  1142. static void dma_rx(struct b43legacy_dmaring *ring,
  1143. int *slot)
  1144. {
  1145. struct b43legacy_dmadesc32 *desc;
  1146. struct b43legacy_dmadesc_meta *meta;
  1147. struct b43legacy_rxhdr_fw3 *rxhdr;
  1148. struct sk_buff *skb;
  1149. u16 len;
  1150. int err;
  1151. dma_addr_t dmaaddr;
  1152. desc = op32_idx2desc(ring, *slot, &meta);
  1153. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1154. skb = meta->skb;
  1155. if (ring->index == 3) {
  1156. /* We received an xmit status. */
  1157. struct b43legacy_hwtxstatus *hw =
  1158. (struct b43legacy_hwtxstatus *)skb->data;
  1159. int i = 0;
  1160. while (hw->cookie == 0) {
  1161. if (i > 100)
  1162. break;
  1163. i++;
  1164. udelay(2);
  1165. barrier();
  1166. }
  1167. b43legacy_handle_hwtxstatus(ring->dev, hw);
  1168. /* recycle the descriptor buffer. */
  1169. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1170. ring->rx_buffersize);
  1171. return;
  1172. }
  1173. rxhdr = (struct b43legacy_rxhdr_fw3 *)skb->data;
  1174. len = le16_to_cpu(rxhdr->frame_len);
  1175. if (len == 0) {
  1176. int i = 0;
  1177. do {
  1178. udelay(2);
  1179. barrier();
  1180. len = le16_to_cpu(rxhdr->frame_len);
  1181. } while (len == 0 && i++ < 5);
  1182. if (unlikely(len == 0)) {
  1183. /* recycle the descriptor buffer. */
  1184. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1185. ring->rx_buffersize);
  1186. goto drop;
  1187. }
  1188. }
  1189. if (unlikely(len > ring->rx_buffersize)) {
  1190. /* The data did not fit into one descriptor buffer
  1191. * and is split over multiple buffers.
  1192. * This should never happen, as we try to allocate buffers
  1193. * big enough. So simply ignore this packet.
  1194. */
  1195. int cnt = 0;
  1196. s32 tmp = len;
  1197. while (1) {
  1198. desc = op32_idx2desc(ring, *slot, &meta);
  1199. /* recycle the descriptor buffer. */
  1200. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1201. ring->rx_buffersize);
  1202. *slot = next_slot(ring, *slot);
  1203. cnt++;
  1204. tmp -= ring->rx_buffersize;
  1205. if (tmp <= 0)
  1206. break;
  1207. }
  1208. b43legacyerr(ring->dev->wl, "DMA RX buffer too small "
  1209. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1210. len, ring->rx_buffersize, cnt);
  1211. goto drop;
  1212. }
  1213. dmaaddr = meta->dmaaddr;
  1214. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1215. if (unlikely(err)) {
  1216. b43legacydbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer()"
  1217. " failed\n");
  1218. sync_descbuffer_for_device(ring, dmaaddr,
  1219. ring->rx_buffersize);
  1220. goto drop;
  1221. }
  1222. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1223. skb_put(skb, len + ring->frameoffset);
  1224. skb_pull(skb, ring->frameoffset);
  1225. b43legacy_rx(ring->dev, skb, rxhdr);
  1226. drop:
  1227. return;
  1228. }
  1229. void b43legacy_dma_rx(struct b43legacy_dmaring *ring)
  1230. {
  1231. int slot;
  1232. int current_slot;
  1233. int used_slots = 0;
  1234. B43legacy_WARN_ON(ring->tx);
  1235. current_slot = op32_get_current_rxslot(ring);
  1236. B43legacy_WARN_ON(!(current_slot >= 0 && current_slot <
  1237. ring->nr_slots));
  1238. slot = ring->current_slot;
  1239. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1240. dma_rx(ring, &slot);
  1241. update_max_used_slots(ring, ++used_slots);
  1242. }
  1243. op32_set_current_rxslot(ring, slot);
  1244. ring->current_slot = slot;
  1245. }
  1246. static void b43legacy_dma_tx_suspend_ring(struct b43legacy_dmaring *ring)
  1247. {
  1248. B43legacy_WARN_ON(!ring->tx);
  1249. op32_tx_suspend(ring);
  1250. }
  1251. static void b43legacy_dma_tx_resume_ring(struct b43legacy_dmaring *ring)
  1252. {
  1253. B43legacy_WARN_ON(!ring->tx);
  1254. op32_tx_resume(ring);
  1255. }
  1256. void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev)
  1257. {
  1258. b43legacy_power_saving_ctl_bits(dev, -1, 1);
  1259. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1260. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1261. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1262. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1263. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1264. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1265. }
  1266. void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev)
  1267. {
  1268. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring5);
  1269. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring4);
  1270. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring3);
  1271. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring2);
  1272. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring1);
  1273. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring0);
  1274. b43legacy_power_saving_ctl_bits(dev, -1, -1);
  1275. }