pata_atiixp.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * pata_atiixp.c - ATI PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * (C) 2009-2010 Bartlomiej Zolnierkiewicz
  5. *
  6. * Based on
  7. *
  8. * linux/drivers/ide/pci/atiixp.c Version 0.01-bart2 Feb. 26, 2004
  9. *
  10. * Copyright (C) 2003 ATI Inc. <hyu@ati.com>
  11. * Copyright (C) 2004 Bartlomiej Zolnierkiewicz
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/delay.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #define DRV_NAME "pata_atiixp"
  23. #define DRV_VERSION "0.4.6"
  24. enum {
  25. ATIIXP_IDE_PIO_TIMING = 0x40,
  26. ATIIXP_IDE_MWDMA_TIMING = 0x44,
  27. ATIIXP_IDE_PIO_CONTROL = 0x48,
  28. ATIIXP_IDE_PIO_MODE = 0x4a,
  29. ATIIXP_IDE_UDMA_CONTROL = 0x54,
  30. ATIIXP_IDE_UDMA_MODE = 0x56
  31. };
  32. static int atiixp_cable_detect(struct ata_port *ap)
  33. {
  34. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  35. u8 udma;
  36. /* Hack from drivers/ide/pci. Really we want to know how to do the
  37. raw detection not play follow the bios mode guess */
  38. pci_read_config_byte(pdev, ATIIXP_IDE_UDMA_MODE + ap->port_no, &udma);
  39. if ((udma & 0x07) >= 0x04 || (udma & 0x70) >= 0x40)
  40. return ATA_CBL_PATA80;
  41. return ATA_CBL_PATA40;
  42. }
  43. static DEFINE_SPINLOCK(atiixp_lock);
  44. /**
  45. * atiixp_prereset - perform reset handling
  46. * @link: ATA link
  47. * @deadline: deadline jiffies for the operation
  48. *
  49. * Reset sequence checking enable bits to see which ports are
  50. * active.
  51. */
  52. static int atiixp_prereset(struct ata_link *link, unsigned long deadline)
  53. {
  54. static const struct pci_bits atiixp_enable_bits[] = {
  55. { 0x48, 1, 0x01, 0x00 },
  56. { 0x48, 1, 0x08, 0x00 }
  57. };
  58. struct ata_port *ap = link->ap;
  59. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  60. if (!pci_test_config_bits(pdev, &atiixp_enable_bits[ap->port_no]))
  61. return -ENOENT;
  62. return ata_sff_prereset(link, deadline);
  63. }
  64. /**
  65. * atiixp_set_pio_timing - set initial PIO mode data
  66. * @ap: ATA interface
  67. * @adev: ATA device
  68. *
  69. * Called by both the pio and dma setup functions to set the controller
  70. * timings for PIO transfers. We must load both the mode number and
  71. * timing values into the controller.
  72. */
  73. static void atiixp_set_pio_timing(struct ata_port *ap, struct ata_device *adev, int pio)
  74. {
  75. static u8 pio_timings[5] = { 0x5D, 0x47, 0x34, 0x22, 0x20 };
  76. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  77. int dn = 2 * ap->port_no + adev->devno;
  78. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  79. u32 pio_timing_data;
  80. u16 pio_mode_data;
  81. pci_read_config_word(pdev, ATIIXP_IDE_PIO_MODE, &pio_mode_data);
  82. pio_mode_data &= ~(0x7 << (4 * dn));
  83. pio_mode_data |= pio << (4 * dn);
  84. pci_write_config_word(pdev, ATIIXP_IDE_PIO_MODE, pio_mode_data);
  85. pci_read_config_dword(pdev, ATIIXP_IDE_PIO_TIMING, &pio_timing_data);
  86. pio_timing_data &= ~(0xFF << timing_shift);
  87. pio_timing_data |= (pio_timings[pio] << timing_shift);
  88. pci_write_config_dword(pdev, ATIIXP_IDE_PIO_TIMING, pio_timing_data);
  89. }
  90. /**
  91. * atiixp_set_piomode - set initial PIO mode data
  92. * @ap: ATA interface
  93. * @adev: ATA device
  94. *
  95. * Called to do the PIO mode setup. We use a shared helper for this
  96. * as the DMA setup must also adjust the PIO timing information.
  97. */
  98. static void atiixp_set_piomode(struct ata_port *ap, struct ata_device *adev)
  99. {
  100. unsigned long flags;
  101. spin_lock_irqsave(&atiixp_lock, flags);
  102. atiixp_set_pio_timing(ap, adev, adev->pio_mode - XFER_PIO_0);
  103. spin_unlock_irqrestore(&atiixp_lock, flags);
  104. }
  105. /**
  106. * atiixp_set_dmamode - set initial DMA mode data
  107. * @ap: ATA interface
  108. * @adev: ATA device
  109. *
  110. * Called to do the DMA mode setup. We use timing tables for most
  111. * modes but must tune an appropriate PIO mode to match.
  112. */
  113. static void atiixp_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  114. {
  115. static u8 mwdma_timings[5] = { 0x77, 0x21, 0x20 };
  116. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  117. int dma = adev->dma_mode;
  118. int dn = 2 * ap->port_no + adev->devno;
  119. int wanted_pio;
  120. unsigned long flags;
  121. spin_lock_irqsave(&atiixp_lock, flags);
  122. if (adev->dma_mode >= XFER_UDMA_0) {
  123. u16 udma_mode_data;
  124. dma -= XFER_UDMA_0;
  125. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_MODE, &udma_mode_data);
  126. udma_mode_data &= ~(0x7 << (4 * dn));
  127. udma_mode_data |= dma << (4 * dn);
  128. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_MODE, udma_mode_data);
  129. } else {
  130. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  131. u32 mwdma_timing_data;
  132. dma -= XFER_MW_DMA_0;
  133. pci_read_config_dword(pdev, ATIIXP_IDE_MWDMA_TIMING,
  134. &mwdma_timing_data);
  135. mwdma_timing_data &= ~(0xFF << timing_shift);
  136. mwdma_timing_data |= (mwdma_timings[dma] << timing_shift);
  137. pci_write_config_dword(pdev, ATIIXP_IDE_MWDMA_TIMING,
  138. mwdma_timing_data);
  139. }
  140. /*
  141. * We must now look at the PIO mode situation. We may need to
  142. * adjust the PIO mode to keep the timings acceptable
  143. */
  144. if (adev->dma_mode >= XFER_MW_DMA_2)
  145. wanted_pio = 4;
  146. else if (adev->dma_mode == XFER_MW_DMA_1)
  147. wanted_pio = 3;
  148. else if (adev->dma_mode == XFER_MW_DMA_0)
  149. wanted_pio = 0;
  150. else BUG();
  151. if (adev->pio_mode != wanted_pio)
  152. atiixp_set_pio_timing(ap, adev, wanted_pio);
  153. spin_unlock_irqrestore(&atiixp_lock, flags);
  154. }
  155. /**
  156. * atiixp_bmdma_start - DMA start callback
  157. * @qc: Command in progress
  158. *
  159. * When DMA begins we need to ensure that the UDMA control
  160. * register for the channel is correctly set.
  161. *
  162. * Note: The host lock held by the libata layer protects
  163. * us from two channels both trying to set DMA bits at once
  164. */
  165. static void atiixp_bmdma_start(struct ata_queued_cmd *qc)
  166. {
  167. struct ata_port *ap = qc->ap;
  168. struct ata_device *adev = qc->dev;
  169. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  170. int dn = (2 * ap->port_no) + adev->devno;
  171. u16 tmp16;
  172. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  173. if (ata_using_udma(adev))
  174. tmp16 |= (1 << dn);
  175. else
  176. tmp16 &= ~(1 << dn);
  177. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  178. ata_bmdma_start(qc);
  179. }
  180. /**
  181. * atiixp_dma_stop - DMA stop callback
  182. * @qc: Command in progress
  183. *
  184. * DMA has completed. Clear the UDMA flag as the next operations will
  185. * be PIO ones not UDMA data transfer.
  186. *
  187. * Note: The host lock held by the libata layer protects
  188. * us from two channels both trying to set DMA bits at once
  189. */
  190. static void atiixp_bmdma_stop(struct ata_queued_cmd *qc)
  191. {
  192. struct ata_port *ap = qc->ap;
  193. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  194. int dn = (2 * ap->port_no) + qc->dev->devno;
  195. u16 tmp16;
  196. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  197. tmp16 &= ~(1 << dn);
  198. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  199. ata_bmdma_stop(qc);
  200. }
  201. static struct scsi_host_template atiixp_sht = {
  202. ATA_BMDMA_SHT(DRV_NAME),
  203. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  204. };
  205. static struct ata_port_operations atiixp_port_ops = {
  206. .inherits = &ata_bmdma_port_ops,
  207. .qc_prep = ata_bmdma_dumb_qc_prep,
  208. .bmdma_start = atiixp_bmdma_start,
  209. .bmdma_stop = atiixp_bmdma_stop,
  210. .prereset = atiixp_prereset,
  211. .cable_detect = atiixp_cable_detect,
  212. .set_piomode = atiixp_set_piomode,
  213. .set_dmamode = atiixp_set_dmamode,
  214. };
  215. static int atiixp_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  216. {
  217. static const struct ata_port_info info = {
  218. .flags = ATA_FLAG_SLAVE_POSS,
  219. .pio_mask = ATA_PIO4,
  220. .mwdma_mask = ATA_MWDMA12_ONLY,
  221. .udma_mask = ATA_UDMA5,
  222. .port_ops = &atiixp_port_ops
  223. };
  224. const struct ata_port_info *ppi[] = { &info, &info };
  225. return ata_pci_bmdma_init_one(pdev, ppi, &atiixp_sht, NULL,
  226. ATA_HOST_PARALLEL_SCAN);
  227. }
  228. static const struct pci_device_id atiixp[] = {
  229. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP200_IDE), },
  230. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP300_IDE), },
  231. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP400_IDE), },
  232. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP600_IDE), },
  233. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP700_IDE), },
  234. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_HUDSON2_IDE), },
  235. { },
  236. };
  237. static struct pci_driver atiixp_pci_driver = {
  238. .name = DRV_NAME,
  239. .id_table = atiixp,
  240. .probe = atiixp_init_one,
  241. .remove = ata_pci_remove_one,
  242. #ifdef CONFIG_PM
  243. .resume = ata_pci_device_resume,
  244. .suspend = ata_pci_device_suspend,
  245. #endif
  246. };
  247. static int __init atiixp_init(void)
  248. {
  249. return pci_register_driver(&atiixp_pci_driver);
  250. }
  251. static void __exit atiixp_exit(void)
  252. {
  253. pci_unregister_driver(&atiixp_pci_driver);
  254. }
  255. MODULE_AUTHOR("Alan Cox");
  256. MODULE_DESCRIPTION("low-level driver for ATI IXP200/300/400");
  257. MODULE_LICENSE("GPL");
  258. MODULE_DEVICE_TABLE(pci, atiixp);
  259. MODULE_VERSION(DRV_VERSION);
  260. module_init(atiixp_init);
  261. module_exit(atiixp_exit);