irq.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Platform dependent support for SGI SN
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (c) 2000-2008 Silicon Graphics, Inc. All Rights Reserved.
  9. */
  10. #include <linux/irq.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/init.h>
  13. #include <linux/rculist.h>
  14. #include <linux/slab.h>
  15. #include <asm/sn/addrs.h>
  16. #include <asm/sn/arch.h>
  17. #include <asm/sn/intr.h>
  18. #include <asm/sn/pcibr_provider.h>
  19. #include <asm/sn/pcibus_provider_defs.h>
  20. #include <asm/sn/pcidev.h>
  21. #include <asm/sn/shub_mmr.h>
  22. #include <asm/sn/sn_sal.h>
  23. #include <asm/sn/sn_feature_sets.h>
  24. static void register_intr_pda(struct sn_irq_info *sn_irq_info);
  25. static void unregister_intr_pda(struct sn_irq_info *sn_irq_info);
  26. extern int sn_ioif_inited;
  27. struct list_head **sn_irq_lh;
  28. static DEFINE_SPINLOCK(sn_irq_info_lock); /* non-IRQ lock */
  29. u64 sn_intr_alloc(nasid_t local_nasid, int local_widget,
  30. struct sn_irq_info *sn_irq_info,
  31. int req_irq, nasid_t req_nasid,
  32. int req_slice)
  33. {
  34. struct ia64_sal_retval ret_stuff;
  35. ret_stuff.status = 0;
  36. ret_stuff.v0 = 0;
  37. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  38. (u64) SAL_INTR_ALLOC, (u64) local_nasid,
  39. (u64) local_widget, __pa(sn_irq_info), (u64) req_irq,
  40. (u64) req_nasid, (u64) req_slice);
  41. return ret_stuff.status;
  42. }
  43. void sn_intr_free(nasid_t local_nasid, int local_widget,
  44. struct sn_irq_info *sn_irq_info)
  45. {
  46. struct ia64_sal_retval ret_stuff;
  47. ret_stuff.status = 0;
  48. ret_stuff.v0 = 0;
  49. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  50. (u64) SAL_INTR_FREE, (u64) local_nasid,
  51. (u64) local_widget, (u64) sn_irq_info->irq_irq,
  52. (u64) sn_irq_info->irq_cookie, 0, 0);
  53. }
  54. u64 sn_intr_redirect(nasid_t local_nasid, int local_widget,
  55. struct sn_irq_info *sn_irq_info,
  56. nasid_t req_nasid, int req_slice)
  57. {
  58. struct ia64_sal_retval ret_stuff;
  59. ret_stuff.status = 0;
  60. ret_stuff.v0 = 0;
  61. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_INTERRUPT,
  62. (u64) SAL_INTR_REDIRECT, (u64) local_nasid,
  63. (u64) local_widget, __pa(sn_irq_info),
  64. (u64) req_nasid, (u64) req_slice, 0);
  65. return ret_stuff.status;
  66. }
  67. static unsigned int sn_startup_irq(struct irq_data *data)
  68. {
  69. return 0;
  70. }
  71. static void sn_shutdown_irq(struct irq_data *data)
  72. {
  73. }
  74. extern void ia64_mca_register_cpev(int);
  75. static void sn_disable_irq(struct irq_data *data)
  76. {
  77. if (data->irq == local_vector_to_irq(IA64_CPE_VECTOR))
  78. ia64_mca_register_cpev(0);
  79. }
  80. static void sn_enable_irq(struct irq_data *data)
  81. {
  82. if (data->irq == local_vector_to_irq(IA64_CPE_VECTOR))
  83. ia64_mca_register_cpev(data->irq);
  84. }
  85. static void sn_ack_irq(struct irq_data *data)
  86. {
  87. u64 event_occurred, mask;
  88. unsigned int irq = data->irq & 0xff;
  89. event_occurred = HUB_L((u64*)LOCAL_MMR_ADDR(SH_EVENT_OCCURRED));
  90. mask = event_occurred & SH_ALL_INT_MASK;
  91. HUB_S((u64*)LOCAL_MMR_ADDR(SH_EVENT_OCCURRED_ALIAS), mask);
  92. __set_bit(irq, (volatile void *)pda->sn_in_service_ivecs);
  93. irq_move_irq(data);
  94. }
  95. struct sn_irq_info *sn_retarget_vector(struct sn_irq_info *sn_irq_info,
  96. nasid_t nasid, int slice)
  97. {
  98. int vector;
  99. int cpuid;
  100. #ifdef CONFIG_SMP
  101. int cpuphys;
  102. #endif
  103. int64_t bridge;
  104. int local_widget, status;
  105. nasid_t local_nasid;
  106. struct sn_irq_info *new_irq_info;
  107. struct sn_pcibus_provider *pci_provider;
  108. bridge = (u64) sn_irq_info->irq_bridge;
  109. if (!bridge) {
  110. return NULL; /* irq is not a device interrupt */
  111. }
  112. local_nasid = NASID_GET(bridge);
  113. if (local_nasid & 1)
  114. local_widget = TIO_SWIN_WIDGETNUM(bridge);
  115. else
  116. local_widget = SWIN_WIDGETNUM(bridge);
  117. vector = sn_irq_info->irq_irq;
  118. /* Make use of SAL_INTR_REDIRECT if PROM supports it */
  119. status = sn_intr_redirect(local_nasid, local_widget, sn_irq_info, nasid, slice);
  120. if (!status) {
  121. new_irq_info = sn_irq_info;
  122. goto finish_up;
  123. }
  124. /*
  125. * PROM does not support SAL_INTR_REDIRECT, or it failed.
  126. * Revert to old method.
  127. */
  128. new_irq_info = kmemdup(sn_irq_info, sizeof(struct sn_irq_info),
  129. GFP_ATOMIC);
  130. if (new_irq_info == NULL)
  131. return NULL;
  132. /* Free the old PROM new_irq_info structure */
  133. sn_intr_free(local_nasid, local_widget, new_irq_info);
  134. unregister_intr_pda(new_irq_info);
  135. /* allocate a new PROM new_irq_info struct */
  136. status = sn_intr_alloc(local_nasid, local_widget,
  137. new_irq_info, vector,
  138. nasid, slice);
  139. /* SAL call failed */
  140. if (status) {
  141. kfree(new_irq_info);
  142. return NULL;
  143. }
  144. register_intr_pda(new_irq_info);
  145. spin_lock(&sn_irq_info_lock);
  146. list_replace_rcu(&sn_irq_info->list, &new_irq_info->list);
  147. spin_unlock(&sn_irq_info_lock);
  148. kfree_rcu(sn_irq_info, rcu);
  149. finish_up:
  150. /* Update kernels new_irq_info with new target info */
  151. cpuid = nasid_slice_to_cpuid(new_irq_info->irq_nasid,
  152. new_irq_info->irq_slice);
  153. new_irq_info->irq_cpuid = cpuid;
  154. pci_provider = sn_pci_provider[new_irq_info->irq_bridge_type];
  155. /*
  156. * If this represents a line interrupt, target it. If it's
  157. * an msi (irq_int_bit < 0), it's already targeted.
  158. */
  159. if (new_irq_info->irq_int_bit >= 0 &&
  160. pci_provider && pci_provider->target_interrupt)
  161. (pci_provider->target_interrupt)(new_irq_info);
  162. #ifdef CONFIG_SMP
  163. cpuphys = cpu_physical_id(cpuid);
  164. set_irq_affinity_info((vector & 0xff), cpuphys, 0);
  165. #endif
  166. return new_irq_info;
  167. }
  168. static int sn_set_affinity_irq(struct irq_data *data,
  169. const struct cpumask *mask, bool force)
  170. {
  171. struct sn_irq_info *sn_irq_info, *sn_irq_info_safe;
  172. unsigned int irq = data->irq;
  173. nasid_t nasid;
  174. int slice;
  175. nasid = cpuid_to_nasid(cpumask_first(mask));
  176. slice = cpuid_to_slice(cpumask_first(mask));
  177. list_for_each_entry_safe(sn_irq_info, sn_irq_info_safe,
  178. sn_irq_lh[irq], list)
  179. (void)sn_retarget_vector(sn_irq_info, nasid, slice);
  180. return 0;
  181. }
  182. #ifdef CONFIG_SMP
  183. void sn_set_err_irq_affinity(unsigned int irq)
  184. {
  185. /*
  186. * On systems which support CPU disabling (SHub2), all error interrupts
  187. * are targeted at the boot CPU.
  188. */
  189. if (is_shub2() && sn_prom_feature_available(PRF_CPU_DISABLE_SUPPORT))
  190. set_irq_affinity_info(irq, cpu_physical_id(0), 0);
  191. }
  192. #else
  193. void sn_set_err_irq_affinity(unsigned int irq) { }
  194. #endif
  195. static void
  196. sn_mask_irq(struct irq_data *data)
  197. {
  198. }
  199. static void
  200. sn_unmask_irq(struct irq_data *data)
  201. {
  202. }
  203. struct irq_chip irq_type_sn = {
  204. .name = "SN hub",
  205. .irq_startup = sn_startup_irq,
  206. .irq_shutdown = sn_shutdown_irq,
  207. .irq_enable = sn_enable_irq,
  208. .irq_disable = sn_disable_irq,
  209. .irq_ack = sn_ack_irq,
  210. .irq_mask = sn_mask_irq,
  211. .irq_unmask = sn_unmask_irq,
  212. .irq_set_affinity = sn_set_affinity_irq
  213. };
  214. ia64_vector sn_irq_to_vector(int irq)
  215. {
  216. if (irq >= IA64_NUM_VECTORS)
  217. return 0;
  218. return (ia64_vector)irq;
  219. }
  220. unsigned int sn_local_vector_to_irq(u8 vector)
  221. {
  222. return (CPU_VECTOR_TO_IRQ(smp_processor_id(), vector));
  223. }
  224. void sn_irq_init(void)
  225. {
  226. int i;
  227. ia64_first_device_vector = IA64_SN2_FIRST_DEVICE_VECTOR;
  228. ia64_last_device_vector = IA64_SN2_LAST_DEVICE_VECTOR;
  229. for (i = 0; i < NR_IRQS; i++) {
  230. if (irq_get_chip(i) == &no_irq_chip)
  231. irq_set_chip(i, &irq_type_sn);
  232. }
  233. }
  234. static void register_intr_pda(struct sn_irq_info *sn_irq_info)
  235. {
  236. int irq = sn_irq_info->irq_irq;
  237. int cpu = sn_irq_info->irq_cpuid;
  238. if (pdacpu(cpu)->sn_last_irq < irq) {
  239. pdacpu(cpu)->sn_last_irq = irq;
  240. }
  241. if (pdacpu(cpu)->sn_first_irq == 0 || pdacpu(cpu)->sn_first_irq > irq)
  242. pdacpu(cpu)->sn_first_irq = irq;
  243. }
  244. static void unregister_intr_pda(struct sn_irq_info *sn_irq_info)
  245. {
  246. int irq = sn_irq_info->irq_irq;
  247. int cpu = sn_irq_info->irq_cpuid;
  248. struct sn_irq_info *tmp_irq_info;
  249. int i, foundmatch;
  250. rcu_read_lock();
  251. if (pdacpu(cpu)->sn_last_irq == irq) {
  252. foundmatch = 0;
  253. for (i = pdacpu(cpu)->sn_last_irq - 1;
  254. i && !foundmatch; i--) {
  255. list_for_each_entry_rcu(tmp_irq_info,
  256. sn_irq_lh[i],
  257. list) {
  258. if (tmp_irq_info->irq_cpuid == cpu) {
  259. foundmatch = 1;
  260. break;
  261. }
  262. }
  263. }
  264. pdacpu(cpu)->sn_last_irq = i;
  265. }
  266. if (pdacpu(cpu)->sn_first_irq == irq) {
  267. foundmatch = 0;
  268. for (i = pdacpu(cpu)->sn_first_irq + 1;
  269. i < NR_IRQS && !foundmatch; i++) {
  270. list_for_each_entry_rcu(tmp_irq_info,
  271. sn_irq_lh[i],
  272. list) {
  273. if (tmp_irq_info->irq_cpuid == cpu) {
  274. foundmatch = 1;
  275. break;
  276. }
  277. }
  278. }
  279. pdacpu(cpu)->sn_first_irq = ((i == NR_IRQS) ? 0 : i);
  280. }
  281. rcu_read_unlock();
  282. }
  283. void sn_irq_fixup(struct pci_dev *pci_dev, struct sn_irq_info *sn_irq_info)
  284. {
  285. nasid_t nasid = sn_irq_info->irq_nasid;
  286. int slice = sn_irq_info->irq_slice;
  287. int cpu = nasid_slice_to_cpuid(nasid, slice);
  288. #ifdef CONFIG_SMP
  289. int cpuphys;
  290. #endif
  291. pci_dev_get(pci_dev);
  292. sn_irq_info->irq_cpuid = cpu;
  293. sn_irq_info->irq_pciioinfo = SN_PCIDEV_INFO(pci_dev);
  294. /* link it into the sn_irq[irq] list */
  295. spin_lock(&sn_irq_info_lock);
  296. list_add_rcu(&sn_irq_info->list, sn_irq_lh[sn_irq_info->irq_irq]);
  297. reserve_irq_vector(sn_irq_info->irq_irq);
  298. if (sn_irq_info->irq_int_bit != -1)
  299. irq_set_handler(sn_irq_info->irq_irq, handle_level_irq);
  300. spin_unlock(&sn_irq_info_lock);
  301. register_intr_pda(sn_irq_info);
  302. #ifdef CONFIG_SMP
  303. cpuphys = cpu_physical_id(cpu);
  304. set_irq_affinity_info(sn_irq_info->irq_irq, cpuphys, 0);
  305. /*
  306. * Affinity was set by the PROM, prevent it from
  307. * being reset by the request_irq() path.
  308. */
  309. irqd_mark_affinity_was_set(irq_get_irq_data(sn_irq_info->irq_irq));
  310. #endif
  311. }
  312. void sn_irq_unfixup(struct pci_dev *pci_dev)
  313. {
  314. struct sn_irq_info *sn_irq_info;
  315. /* Only cleanup IRQ stuff if this device has a host bus context */
  316. if (!SN_PCIDEV_BUSSOFT(pci_dev))
  317. return;
  318. sn_irq_info = SN_PCIDEV_INFO(pci_dev)->pdi_sn_irq_info;
  319. if (!sn_irq_info)
  320. return;
  321. if (!sn_irq_info->irq_irq) {
  322. kfree(sn_irq_info);
  323. return;
  324. }
  325. unregister_intr_pda(sn_irq_info);
  326. spin_lock(&sn_irq_info_lock);
  327. list_del_rcu(&sn_irq_info->list);
  328. spin_unlock(&sn_irq_info_lock);
  329. if (list_empty(sn_irq_lh[sn_irq_info->irq_irq]))
  330. free_irq_vector(sn_irq_info->irq_irq);
  331. kfree_rcu(sn_irq_info, rcu);
  332. pci_dev_put(pci_dev);
  333. }
  334. static inline void
  335. sn_call_force_intr_provider(struct sn_irq_info *sn_irq_info)
  336. {
  337. struct sn_pcibus_provider *pci_provider;
  338. pci_provider = sn_pci_provider[sn_irq_info->irq_bridge_type];
  339. /* Don't force an interrupt if the irq has been disabled */
  340. if (!irqd_irq_disabled(irq_get_irq_data(sn_irq_info->irq_irq)) &&
  341. pci_provider && pci_provider->force_interrupt)
  342. (*pci_provider->force_interrupt)(sn_irq_info);
  343. }
  344. /*
  345. * Check for lost interrupts. If the PIC int_status reg. says that
  346. * an interrupt has been sent, but not handled, and the interrupt
  347. * is not pending in either the cpu irr regs or in the soft irr regs,
  348. * and the interrupt is not in service, then the interrupt may have
  349. * been lost. Force an interrupt on that pin. It is possible that
  350. * the interrupt is in flight, so we may generate a spurious interrupt,
  351. * but we should never miss a real lost interrupt.
  352. */
  353. static void sn_check_intr(int irq, struct sn_irq_info *sn_irq_info)
  354. {
  355. u64 regval;
  356. struct pcidev_info *pcidev_info;
  357. struct pcibus_info *pcibus_info;
  358. /*
  359. * Bridge types attached to TIO (anything but PIC) do not need this WAR
  360. * since they do not target Shub II interrupt registers. If that
  361. * ever changes, this check needs to accommodate.
  362. */
  363. if (sn_irq_info->irq_bridge_type != PCIIO_ASIC_TYPE_PIC)
  364. return;
  365. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  366. if (!pcidev_info)
  367. return;
  368. pcibus_info =
  369. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  370. pdi_pcibus_info;
  371. regval = pcireg_intr_status_get(pcibus_info);
  372. if (!ia64_get_irr(irq_to_vector(irq))) {
  373. if (!test_bit(irq, pda->sn_in_service_ivecs)) {
  374. regval &= 0xff;
  375. if (sn_irq_info->irq_int_bit & regval &
  376. sn_irq_info->irq_last_intr) {
  377. regval &= ~(sn_irq_info->irq_int_bit & regval);
  378. sn_call_force_intr_provider(sn_irq_info);
  379. }
  380. }
  381. }
  382. sn_irq_info->irq_last_intr = regval;
  383. }
  384. void sn_lb_int_war_check(void)
  385. {
  386. struct sn_irq_info *sn_irq_info;
  387. int i;
  388. if (!sn_ioif_inited || pda->sn_first_irq == 0)
  389. return;
  390. rcu_read_lock();
  391. for (i = pda->sn_first_irq; i <= pda->sn_last_irq; i++) {
  392. list_for_each_entry_rcu(sn_irq_info, sn_irq_lh[i], list) {
  393. sn_check_intr(i, sn_irq_info);
  394. }
  395. }
  396. rcu_read_unlock();
  397. }
  398. void __init sn_irq_lh_init(void)
  399. {
  400. int i;
  401. sn_irq_lh = kmalloc(sizeof(struct list_head *) * NR_IRQS, GFP_KERNEL);
  402. if (!sn_irq_lh)
  403. panic("SN PCI INIT: Failed to allocate memory for PCI init\n");
  404. for (i = 0; i < NR_IRQS; i++) {
  405. sn_irq_lh[i] = kmalloc(sizeof(struct list_head), GFP_KERNEL);
  406. if (!sn_irq_lh[i])
  407. panic("SN PCI INIT: Failed IRQ memory allocation\n");
  408. INIT_LIST_HEAD(sn_irq_lh[i]);
  409. }
  410. }