setup.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/machvec.h>
  48. #include <asm/mca.h>
  49. #include <asm/meminit.h>
  50. #include <asm/page.h>
  51. #include <asm/paravirt.h>
  52. #include <asm/paravirt_patch.h>
  53. #include <asm/patch.h>
  54. #include <asm/pgtable.h>
  55. #include <asm/processor.h>
  56. #include <asm/sal.h>
  57. #include <asm/sections.h>
  58. #include <asm/setup.h>
  59. #include <asm/smp.h>
  60. #include <asm/tlbflush.h>
  61. #include <asm/unistd.h>
  62. #include <asm/hpsim.h>
  63. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  64. # error "struct cpuinfo_ia64 too big!"
  65. #endif
  66. #ifdef CONFIG_SMP
  67. unsigned long __per_cpu_offset[NR_CPUS];
  68. EXPORT_SYMBOL(__per_cpu_offset);
  69. #endif
  70. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  71. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  72. unsigned long ia64_cycles_per_usec;
  73. struct ia64_boot_param *ia64_boot_param;
  74. struct screen_info screen_info;
  75. unsigned long vga_console_iobase;
  76. unsigned long vga_console_membase;
  77. static struct resource data_resource = {
  78. .name = "Kernel data",
  79. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  80. };
  81. static struct resource code_resource = {
  82. .name = "Kernel code",
  83. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  84. };
  85. static struct resource bss_resource = {
  86. .name = "Kernel bss",
  87. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  88. };
  89. unsigned long ia64_max_cacheline_size;
  90. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  91. EXPORT_SYMBOL(ia64_iobase);
  92. struct io_space io_space[MAX_IO_SPACES];
  93. EXPORT_SYMBOL(io_space);
  94. unsigned int num_io_spaces;
  95. /*
  96. * "flush_icache_range()" needs to know what processor dependent stride size to use
  97. * when it makes i-cache(s) coherent with d-caches.
  98. */
  99. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  100. unsigned long ia64_i_cache_stride_shift = ~0;
  101. /*
  102. * "clflush_cache_range()" needs to know what processor dependent stride size to
  103. * use when it flushes cache lines including both d-cache and i-cache.
  104. */
  105. /* Safest way to go: 32 bytes by 32 bytes */
  106. #define CACHE_STRIDE_SHIFT 5
  107. unsigned long ia64_cache_stride_shift = ~0;
  108. /*
  109. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  110. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  111. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  112. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  113. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  114. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  115. * page-size of 2^64.
  116. */
  117. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  118. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  119. /*
  120. * We use a special marker for the end of memory and it uses the extra (+1) slot
  121. */
  122. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  123. int num_rsvd_regions __initdata;
  124. /*
  125. * Filter incoming memory segments based on the primitive map created from the boot
  126. * parameters. Segments contained in the map are removed from the memory ranges. A
  127. * caller-specified function is called with the memory ranges that remain after filtering.
  128. * This routine does not assume the incoming segments are sorted.
  129. */
  130. int __init
  131. filter_rsvd_memory (u64 start, u64 end, void *arg)
  132. {
  133. u64 range_start, range_end, prev_start;
  134. void (*func)(unsigned long, unsigned long, int);
  135. int i;
  136. #if IGNORE_PFN0
  137. if (start == PAGE_OFFSET) {
  138. printk(KERN_WARNING "warning: skipping physical page 0\n");
  139. start += PAGE_SIZE;
  140. if (start >= end) return 0;
  141. }
  142. #endif
  143. /*
  144. * lowest possible address(walker uses virtual)
  145. */
  146. prev_start = PAGE_OFFSET;
  147. func = arg;
  148. for (i = 0; i < num_rsvd_regions; ++i) {
  149. range_start = max(start, prev_start);
  150. range_end = min(end, rsvd_region[i].start);
  151. if (range_start < range_end)
  152. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  153. /* nothing more available in this segment */
  154. if (range_end == end) return 0;
  155. prev_start = rsvd_region[i].end;
  156. }
  157. /* end of memory marker allows full processing inside loop body */
  158. return 0;
  159. }
  160. /*
  161. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  162. * are not filtered out.
  163. */
  164. int __init
  165. filter_memory(u64 start, u64 end, void *arg)
  166. {
  167. void (*func)(unsigned long, unsigned long, int);
  168. #if IGNORE_PFN0
  169. if (start == PAGE_OFFSET) {
  170. printk(KERN_WARNING "warning: skipping physical page 0\n");
  171. start += PAGE_SIZE;
  172. if (start >= end)
  173. return 0;
  174. }
  175. #endif
  176. func = arg;
  177. if (start < end)
  178. call_pernode_memory(__pa(start), end - start, func);
  179. return 0;
  180. }
  181. static void __init
  182. sort_regions (struct rsvd_region *rsvd_region, int max)
  183. {
  184. int j;
  185. /* simple bubble sorting */
  186. while (max--) {
  187. for (j = 0; j < max; ++j) {
  188. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  189. struct rsvd_region tmp;
  190. tmp = rsvd_region[j];
  191. rsvd_region[j] = rsvd_region[j + 1];
  192. rsvd_region[j + 1] = tmp;
  193. }
  194. }
  195. }
  196. }
  197. /* merge overlaps */
  198. static int __init
  199. merge_regions (struct rsvd_region *rsvd_region, int max)
  200. {
  201. int i;
  202. for (i = 1; i < max; ++i) {
  203. if (rsvd_region[i].start >= rsvd_region[i-1].end)
  204. continue;
  205. if (rsvd_region[i].end > rsvd_region[i-1].end)
  206. rsvd_region[i-1].end = rsvd_region[i].end;
  207. --max;
  208. memmove(&rsvd_region[i], &rsvd_region[i+1],
  209. (max - i) * sizeof(struct rsvd_region));
  210. }
  211. return max;
  212. }
  213. /*
  214. * Request address space for all standard resources
  215. */
  216. static int __init register_memory(void)
  217. {
  218. code_resource.start = ia64_tpa(_text);
  219. code_resource.end = ia64_tpa(_etext) - 1;
  220. data_resource.start = ia64_tpa(_etext);
  221. data_resource.end = ia64_tpa(_edata) - 1;
  222. bss_resource.start = ia64_tpa(__bss_start);
  223. bss_resource.end = ia64_tpa(_end) - 1;
  224. efi_initialize_iomem_resources(&code_resource, &data_resource,
  225. &bss_resource);
  226. return 0;
  227. }
  228. __initcall(register_memory);
  229. #ifdef CONFIG_KEXEC
  230. /*
  231. * This function checks if the reserved crashkernel is allowed on the specific
  232. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  233. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  234. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  235. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  236. *
  237. * So, the only machvec that really supports loading the kdump kernel
  238. * over 4 GB is "sn2".
  239. */
  240. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  241. {
  242. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  243. return 1;
  244. else
  245. return pbase < (1UL << 32);
  246. }
  247. static void __init setup_crashkernel(unsigned long total, int *n)
  248. {
  249. unsigned long long base = 0, size = 0;
  250. int ret;
  251. ret = parse_crashkernel(boot_command_line, total,
  252. &size, &base);
  253. if (ret == 0 && size > 0) {
  254. if (!base) {
  255. sort_regions(rsvd_region, *n);
  256. *n = merge_regions(rsvd_region, *n);
  257. base = kdump_find_rsvd_region(size,
  258. rsvd_region, *n);
  259. }
  260. if (!check_crashkernel_memory(base, size)) {
  261. pr_warning("crashkernel: There would be kdump memory "
  262. "at %ld GB but this is unusable because it "
  263. "must\nbe below 4 GB. Change the memory "
  264. "configuration of the machine.\n",
  265. (unsigned long)(base >> 30));
  266. return;
  267. }
  268. if (base != ~0UL) {
  269. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  270. "for crashkernel (System RAM: %ldMB)\n",
  271. (unsigned long)(size >> 20),
  272. (unsigned long)(base >> 20),
  273. (unsigned long)(total >> 20));
  274. rsvd_region[*n].start =
  275. (unsigned long)__va(base);
  276. rsvd_region[*n].end =
  277. (unsigned long)__va(base + size);
  278. (*n)++;
  279. crashk_res.start = base;
  280. crashk_res.end = base + size - 1;
  281. }
  282. }
  283. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  284. efi_memmap_res.end = efi_memmap_res.start +
  285. ia64_boot_param->efi_memmap_size;
  286. boot_param_res.start = __pa(ia64_boot_param);
  287. boot_param_res.end = boot_param_res.start +
  288. sizeof(*ia64_boot_param);
  289. }
  290. #else
  291. static inline void __init setup_crashkernel(unsigned long total, int *n)
  292. {}
  293. #endif
  294. /**
  295. * reserve_memory - setup reserved memory areas
  296. *
  297. * Setup the reserved memory areas set aside for the boot parameters,
  298. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  299. * see arch/ia64/include/asm/meminit.h if you need to define more.
  300. */
  301. void __init
  302. reserve_memory (void)
  303. {
  304. int n = 0;
  305. unsigned long total_memory;
  306. /*
  307. * none of the entries in this table overlap
  308. */
  309. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  310. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  311. n++;
  312. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  313. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  314. n++;
  315. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  316. rsvd_region[n].end = (rsvd_region[n].start
  317. + strlen(__va(ia64_boot_param->command_line)) + 1);
  318. n++;
  319. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  320. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  321. n++;
  322. n += paravirt_reserve_memory(&rsvd_region[n]);
  323. #ifdef CONFIG_BLK_DEV_INITRD
  324. if (ia64_boot_param->initrd_start) {
  325. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  326. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  327. n++;
  328. }
  329. #endif
  330. #ifdef CONFIG_CRASH_DUMP
  331. if (reserve_elfcorehdr(&rsvd_region[n].start,
  332. &rsvd_region[n].end) == 0)
  333. n++;
  334. #endif
  335. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  336. n++;
  337. setup_crashkernel(total_memory, &n);
  338. /* end of memory marker */
  339. rsvd_region[n].start = ~0UL;
  340. rsvd_region[n].end = ~0UL;
  341. n++;
  342. num_rsvd_regions = n;
  343. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  344. sort_regions(rsvd_region, num_rsvd_regions);
  345. num_rsvd_regions = merge_regions(rsvd_region, num_rsvd_regions);
  346. }
  347. /**
  348. * find_initrd - get initrd parameters from the boot parameter structure
  349. *
  350. * Grab the initrd start and end from the boot parameter struct given us by
  351. * the boot loader.
  352. */
  353. void __init
  354. find_initrd (void)
  355. {
  356. #ifdef CONFIG_BLK_DEV_INITRD
  357. if (ia64_boot_param->initrd_start) {
  358. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  359. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  360. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  361. initrd_start, ia64_boot_param->initrd_size);
  362. }
  363. #endif
  364. }
  365. static void __init
  366. io_port_init (void)
  367. {
  368. unsigned long phys_iobase;
  369. /*
  370. * Set `iobase' based on the EFI memory map or, failing that, the
  371. * value firmware left in ar.k0.
  372. *
  373. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  374. * the port's virtual address, so ia32_load_state() loads it with a
  375. * user virtual address. But in ia64 mode, glibc uses the
  376. * *physical* address in ar.k0 to mmap the appropriate area from
  377. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  378. * cases, user-mode can only use the legacy 0-64K I/O port space.
  379. *
  380. * ar.k0 is not involved in kernel I/O port accesses, which can use
  381. * any of the I/O port spaces and are done via MMIO using the
  382. * virtual mmio_base from the appropriate io_space[].
  383. */
  384. phys_iobase = efi_get_iobase();
  385. if (!phys_iobase) {
  386. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  387. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  388. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  389. }
  390. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  391. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  392. /* setup legacy IO port space */
  393. io_space[0].mmio_base = ia64_iobase;
  394. io_space[0].sparse = 1;
  395. num_io_spaces = 1;
  396. }
  397. /**
  398. * early_console_setup - setup debugging console
  399. *
  400. * Consoles started here require little enough setup that we can start using
  401. * them very early in the boot process, either right after the machine
  402. * vector initialization, or even before if the drivers can detect their hw.
  403. *
  404. * Returns non-zero if a console couldn't be setup.
  405. */
  406. static inline int __init
  407. early_console_setup (char *cmdline)
  408. {
  409. int earlycons = 0;
  410. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  411. {
  412. extern int sn_serial_console_early_setup(void);
  413. if (!sn_serial_console_early_setup())
  414. earlycons++;
  415. }
  416. #endif
  417. #ifdef CONFIG_EFI_PCDP
  418. if (!efi_setup_pcdp_console(cmdline))
  419. earlycons++;
  420. #endif
  421. if (!simcons_register())
  422. earlycons++;
  423. return (earlycons) ? 0 : -1;
  424. }
  425. static inline void
  426. mark_bsp_online (void)
  427. {
  428. #ifdef CONFIG_SMP
  429. /* If we register an early console, allow CPU 0 to printk */
  430. set_cpu_online(smp_processor_id(), true);
  431. #endif
  432. }
  433. static __initdata int nomca;
  434. static __init int setup_nomca(char *s)
  435. {
  436. nomca = 1;
  437. return 0;
  438. }
  439. early_param("nomca", setup_nomca);
  440. #ifdef CONFIG_CRASH_DUMP
  441. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  442. {
  443. u64 length;
  444. /* We get the address using the kernel command line,
  445. * but the size is extracted from the EFI tables.
  446. * Both address and size are required for reservation
  447. * to work properly.
  448. */
  449. if (!is_vmcore_usable())
  450. return -EINVAL;
  451. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  452. vmcore_unusable();
  453. return -EINVAL;
  454. }
  455. *start = (unsigned long)__va(elfcorehdr_addr);
  456. *end = *start + length;
  457. return 0;
  458. }
  459. #endif /* CONFIG_PROC_VMCORE */
  460. void __init
  461. setup_arch (char **cmdline_p)
  462. {
  463. unw_init();
  464. paravirt_arch_setup_early();
  465. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  466. paravirt_patch_apply();
  467. *cmdline_p = __va(ia64_boot_param->command_line);
  468. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  469. efi_init();
  470. io_port_init();
  471. #ifdef CONFIG_IA64_GENERIC
  472. /* machvec needs to be parsed from the command line
  473. * before parse_early_param() is called to ensure
  474. * that ia64_mv is initialised before any command line
  475. * settings may cause console setup to occur
  476. */
  477. machvec_init_from_cmdline(*cmdline_p);
  478. #endif
  479. parse_early_param();
  480. if (early_console_setup(*cmdline_p) == 0)
  481. mark_bsp_online();
  482. #ifdef CONFIG_ACPI
  483. /* Initialize the ACPI boot-time table parser */
  484. acpi_table_init();
  485. early_acpi_boot_init();
  486. # ifdef CONFIG_ACPI_NUMA
  487. acpi_numa_init();
  488. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  489. prefill_possible_map();
  490. # endif
  491. per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
  492. 32 : cpus_weight(early_cpu_possible_map)),
  493. additional_cpus > 0 ? additional_cpus : 0);
  494. # endif
  495. #endif /* CONFIG_APCI_BOOT */
  496. #ifdef CONFIG_SMP
  497. smp_build_cpu_map();
  498. #endif
  499. find_memory();
  500. /* process SAL system table: */
  501. ia64_sal_init(__va(efi.sal_systab));
  502. #ifdef CONFIG_ITANIUM
  503. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  504. #else
  505. {
  506. unsigned long num_phys_stacked;
  507. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  508. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  509. }
  510. #endif
  511. #ifdef CONFIG_SMP
  512. cpu_physical_id(0) = hard_smp_processor_id();
  513. #endif
  514. cpu_init(); /* initialize the bootstrap CPU */
  515. mmu_context_init(); /* initialize context_id bitmap */
  516. paravirt_banner();
  517. paravirt_arch_setup_console(cmdline_p);
  518. #ifdef CONFIG_VT
  519. if (!conswitchp) {
  520. # if defined(CONFIG_DUMMY_CONSOLE)
  521. conswitchp = &dummy_con;
  522. # endif
  523. # if defined(CONFIG_VGA_CONSOLE)
  524. /*
  525. * Non-legacy systems may route legacy VGA MMIO range to system
  526. * memory. vga_con probes the MMIO hole, so memory looks like
  527. * a VGA device to it. The EFI memory map can tell us if it's
  528. * memory so we can avoid this problem.
  529. */
  530. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  531. conswitchp = &vga_con;
  532. # endif
  533. }
  534. #endif
  535. /* enable IA-64 Machine Check Abort Handling unless disabled */
  536. if (paravirt_arch_setup_nomca())
  537. nomca = 1;
  538. if (!nomca)
  539. ia64_mca_init();
  540. platform_setup(cmdline_p);
  541. #ifndef CONFIG_IA64_HP_SIM
  542. check_sal_cache_flush();
  543. #endif
  544. paging_init();
  545. }
  546. /*
  547. * Display cpu info for all CPUs.
  548. */
  549. static int
  550. show_cpuinfo (struct seq_file *m, void *v)
  551. {
  552. #ifdef CONFIG_SMP
  553. # define lpj c->loops_per_jiffy
  554. # define cpunum c->cpu
  555. #else
  556. # define lpj loops_per_jiffy
  557. # define cpunum 0
  558. #endif
  559. static struct {
  560. unsigned long mask;
  561. const char *feature_name;
  562. } feature_bits[] = {
  563. { 1UL << 0, "branchlong" },
  564. { 1UL << 1, "spontaneous deferral"},
  565. { 1UL << 2, "16-byte atomic ops" }
  566. };
  567. char features[128], *cp, *sep;
  568. struct cpuinfo_ia64 *c = v;
  569. unsigned long mask;
  570. unsigned long proc_freq;
  571. int i, size;
  572. mask = c->features;
  573. /* build the feature string: */
  574. memcpy(features, "standard", 9);
  575. cp = features;
  576. size = sizeof(features);
  577. sep = "";
  578. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  579. if (mask & feature_bits[i].mask) {
  580. cp += snprintf(cp, size, "%s%s", sep,
  581. feature_bits[i].feature_name),
  582. sep = ", ";
  583. mask &= ~feature_bits[i].mask;
  584. size = sizeof(features) - (cp - features);
  585. }
  586. }
  587. if (mask && size > 1) {
  588. /* print unknown features as a hex value */
  589. snprintf(cp, size, "%s0x%lx", sep, mask);
  590. }
  591. proc_freq = cpufreq_quick_get(cpunum);
  592. if (!proc_freq)
  593. proc_freq = c->proc_freq / 1000;
  594. seq_printf(m,
  595. "processor : %d\n"
  596. "vendor : %s\n"
  597. "arch : IA-64\n"
  598. "family : %u\n"
  599. "model : %u\n"
  600. "model name : %s\n"
  601. "revision : %u\n"
  602. "archrev : %u\n"
  603. "features : %s\n"
  604. "cpu number : %lu\n"
  605. "cpu regs : %u\n"
  606. "cpu MHz : %lu.%03lu\n"
  607. "itc MHz : %lu.%06lu\n"
  608. "BogoMIPS : %lu.%02lu\n",
  609. cpunum, c->vendor, c->family, c->model,
  610. c->model_name, c->revision, c->archrev,
  611. features, c->ppn, c->number,
  612. proc_freq / 1000, proc_freq % 1000,
  613. c->itc_freq / 1000000, c->itc_freq % 1000000,
  614. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  615. #ifdef CONFIG_SMP
  616. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  617. if (c->socket_id != -1)
  618. seq_printf(m, "physical id: %u\n", c->socket_id);
  619. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  620. seq_printf(m,
  621. "core id : %u\n"
  622. "thread id : %u\n",
  623. c->core_id, c->thread_id);
  624. #endif
  625. seq_printf(m,"\n");
  626. return 0;
  627. }
  628. static void *
  629. c_start (struct seq_file *m, loff_t *pos)
  630. {
  631. #ifdef CONFIG_SMP
  632. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  633. ++*pos;
  634. #endif
  635. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  636. }
  637. static void *
  638. c_next (struct seq_file *m, void *v, loff_t *pos)
  639. {
  640. ++*pos;
  641. return c_start(m, pos);
  642. }
  643. static void
  644. c_stop (struct seq_file *m, void *v)
  645. {
  646. }
  647. const struct seq_operations cpuinfo_op = {
  648. .start = c_start,
  649. .next = c_next,
  650. .stop = c_stop,
  651. .show = show_cpuinfo
  652. };
  653. #define MAX_BRANDS 8
  654. static char brandname[MAX_BRANDS][128];
  655. static char * __cpuinit
  656. get_model_name(__u8 family, __u8 model)
  657. {
  658. static int overflow;
  659. char brand[128];
  660. int i;
  661. memcpy(brand, "Unknown", 8);
  662. if (ia64_pal_get_brand_info(brand)) {
  663. if (family == 0x7)
  664. memcpy(brand, "Merced", 7);
  665. else if (family == 0x1f) switch (model) {
  666. case 0: memcpy(brand, "McKinley", 9); break;
  667. case 1: memcpy(brand, "Madison", 8); break;
  668. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  669. }
  670. }
  671. for (i = 0; i < MAX_BRANDS; i++)
  672. if (strcmp(brandname[i], brand) == 0)
  673. return brandname[i];
  674. for (i = 0; i < MAX_BRANDS; i++)
  675. if (brandname[i][0] == '\0')
  676. return strcpy(brandname[i], brand);
  677. if (overflow++ == 0)
  678. printk(KERN_ERR
  679. "%s: Table overflow. Some processor model information will be missing\n",
  680. __func__);
  681. return "Unknown";
  682. }
  683. static void __cpuinit
  684. identify_cpu (struct cpuinfo_ia64 *c)
  685. {
  686. union {
  687. unsigned long bits[5];
  688. struct {
  689. /* id 0 & 1: */
  690. char vendor[16];
  691. /* id 2 */
  692. u64 ppn; /* processor serial number */
  693. /* id 3: */
  694. unsigned number : 8;
  695. unsigned revision : 8;
  696. unsigned model : 8;
  697. unsigned family : 8;
  698. unsigned archrev : 8;
  699. unsigned reserved : 24;
  700. /* id 4: */
  701. u64 features;
  702. } field;
  703. } cpuid;
  704. pal_vm_info_1_u_t vm1;
  705. pal_vm_info_2_u_t vm2;
  706. pal_status_t status;
  707. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  708. int i;
  709. for (i = 0; i < 5; ++i)
  710. cpuid.bits[i] = ia64_get_cpuid(i);
  711. memcpy(c->vendor, cpuid.field.vendor, 16);
  712. #ifdef CONFIG_SMP
  713. c->cpu = smp_processor_id();
  714. /* below default values will be overwritten by identify_siblings()
  715. * for Multi-Threading/Multi-Core capable CPUs
  716. */
  717. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  718. c->socket_id = -1;
  719. identify_siblings(c);
  720. if (c->threads_per_core > smp_num_siblings)
  721. smp_num_siblings = c->threads_per_core;
  722. #endif
  723. c->ppn = cpuid.field.ppn;
  724. c->number = cpuid.field.number;
  725. c->revision = cpuid.field.revision;
  726. c->model = cpuid.field.model;
  727. c->family = cpuid.field.family;
  728. c->archrev = cpuid.field.archrev;
  729. c->features = cpuid.field.features;
  730. c->model_name = get_model_name(c->family, c->model);
  731. status = ia64_pal_vm_summary(&vm1, &vm2);
  732. if (status == PAL_STATUS_SUCCESS) {
  733. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  734. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  735. }
  736. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  737. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  738. }
  739. /*
  740. * Do the following calculations:
  741. *
  742. * 1. the max. cache line size.
  743. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  744. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  745. */
  746. static void __cpuinit
  747. get_cache_info(void)
  748. {
  749. unsigned long line_size, max = 1;
  750. unsigned long l, levels, unique_caches;
  751. pal_cache_config_info_t cci;
  752. long status;
  753. status = ia64_pal_cache_summary(&levels, &unique_caches);
  754. if (status != 0) {
  755. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  756. __func__, status);
  757. max = SMP_CACHE_BYTES;
  758. /* Safest setup for "flush_icache_range()" */
  759. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  760. /* Safest setup for "clflush_cache_range()" */
  761. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  762. goto out;
  763. }
  764. for (l = 0; l < levels; ++l) {
  765. /* cache_type (data_or_unified)=2 */
  766. status = ia64_pal_cache_config_info(l, 2, &cci);
  767. if (status != 0) {
  768. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  769. "(l=%lu, 2) failed (status=%ld)\n",
  770. __func__, l, status);
  771. max = SMP_CACHE_BYTES;
  772. /* The safest setup for "flush_icache_range()" */
  773. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  774. /* The safest setup for "clflush_cache_range()" */
  775. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  776. cci.pcci_unified = 1;
  777. } else {
  778. if (cci.pcci_stride < ia64_cache_stride_shift)
  779. ia64_cache_stride_shift = cci.pcci_stride;
  780. line_size = 1 << cci.pcci_line_size;
  781. if (line_size > max)
  782. max = line_size;
  783. }
  784. if (!cci.pcci_unified) {
  785. /* cache_type (instruction)=1*/
  786. status = ia64_pal_cache_config_info(l, 1, &cci);
  787. if (status != 0) {
  788. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  789. "(l=%lu, 1) failed (status=%ld)\n",
  790. __func__, l, status);
  791. /* The safest setup for flush_icache_range() */
  792. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  793. }
  794. }
  795. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  796. ia64_i_cache_stride_shift = cci.pcci_stride;
  797. }
  798. out:
  799. if (max > ia64_max_cacheline_size)
  800. ia64_max_cacheline_size = max;
  801. }
  802. /*
  803. * cpu_init() initializes state that is per-CPU. This function acts
  804. * as a 'CPU state barrier', nothing should get across.
  805. */
  806. void __cpuinit
  807. cpu_init (void)
  808. {
  809. extern void __cpuinit ia64_mmu_init (void *);
  810. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  811. unsigned long num_phys_stacked;
  812. pal_vm_info_2_u_t vmi;
  813. unsigned int max_ctx;
  814. struct cpuinfo_ia64 *cpu_info;
  815. void *cpu_data;
  816. cpu_data = per_cpu_init();
  817. #ifdef CONFIG_SMP
  818. /*
  819. * insert boot cpu into sibling and core mapes
  820. * (must be done after per_cpu area is setup)
  821. */
  822. if (smp_processor_id() == 0) {
  823. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  824. cpu_set(0, cpu_core_map[0]);
  825. } else {
  826. /*
  827. * Set ar.k3 so that assembly code in MCA handler can compute
  828. * physical addresses of per cpu variables with a simple:
  829. * phys = ar.k3 + &per_cpu_var
  830. * and the alt-dtlb-miss handler can set per-cpu mapping into
  831. * the TLB when needed. head.S already did this for cpu0.
  832. */
  833. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  834. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  835. }
  836. #endif
  837. get_cache_info();
  838. /*
  839. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  840. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  841. * depends on the data returned by identify_cpu(). We break the dependency by
  842. * accessing cpu_data() through the canonical per-CPU address.
  843. */
  844. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  845. identify_cpu(cpu_info);
  846. #ifdef CONFIG_MCKINLEY
  847. {
  848. # define FEATURE_SET 16
  849. struct ia64_pal_retval iprv;
  850. if (cpu_info->family == 0x1f) {
  851. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  852. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  853. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  854. (iprv.v1 | 0x80), FEATURE_SET, 0);
  855. }
  856. }
  857. #endif
  858. /* Clear the stack memory reserved for pt_regs: */
  859. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  860. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  861. /*
  862. * Initialize the page-table base register to a global
  863. * directory with all zeroes. This ensure that we can handle
  864. * TLB-misses to user address-space even before we created the
  865. * first user address-space. This may happen, e.g., due to
  866. * aggressive use of lfetch.fault.
  867. */
  868. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  869. /*
  870. * Initialize default control register to defer speculative faults except
  871. * for those arising from TLB misses, which are not deferred. The
  872. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  873. * the kernel must have recovery code for all speculative accesses). Turn on
  874. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  875. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  876. * be fine).
  877. */
  878. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  879. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  880. atomic_inc(&init_mm.mm_count);
  881. current->active_mm = &init_mm;
  882. BUG_ON(current->mm);
  883. ia64_mmu_init(ia64_imva(cpu_data));
  884. ia64_mca_cpu_init(ia64_imva(cpu_data));
  885. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  886. ia64_set_itc(0);
  887. /* disable all local interrupt sources: */
  888. ia64_set_itv(1 << 16);
  889. ia64_set_lrr0(1 << 16);
  890. ia64_set_lrr1(1 << 16);
  891. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  892. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  893. /* clear TPR & XTP to enable all interrupt classes: */
  894. ia64_setreg(_IA64_REG_CR_TPR, 0);
  895. /* Clear any pending interrupts left by SAL/EFI */
  896. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  897. ia64_eoi();
  898. #ifdef CONFIG_SMP
  899. normal_xtp();
  900. #endif
  901. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  902. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  903. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  904. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  905. } else {
  906. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  907. max_ctx = (1U << 15) - 1; /* use architected minimum */
  908. }
  909. while (max_ctx < ia64_ctx.max_ctx) {
  910. unsigned int old = ia64_ctx.max_ctx;
  911. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  912. break;
  913. }
  914. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  915. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  916. "stacked regs\n");
  917. num_phys_stacked = 96;
  918. }
  919. /* size of physical stacked register partition plus 8 bytes: */
  920. if (num_phys_stacked > max_num_phys_stacked) {
  921. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  922. max_num_phys_stacked = num_phys_stacked;
  923. }
  924. platform_cpu_init();
  925. pm_idle = default_idle;
  926. }
  927. void __init
  928. check_bugs (void)
  929. {
  930. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  931. (unsigned long) __end___mckinley_e9_bundles);
  932. }
  933. static int __init run_dmi_scan(void)
  934. {
  935. dmi_scan_machine();
  936. return 0;
  937. }
  938. core_initcall(run_dmi_scan);