i2c-cpm.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732
  1. /*
  2. * Freescale CPM1/CPM2 I2C interface.
  3. * Copyright (c) 1999 Dan Malek (dmalek@jlc.net).
  4. *
  5. * moved into proper i2c interface;
  6. * Brad Parker (brad@heeltoe.com)
  7. *
  8. * Parts from dbox2_i2c.c (cvs.tuxbox.org)
  9. * (C) 2000-2001 Felix Domke (tmbinc@gmx.net), Gillem (htoa@gmx.net)
  10. *
  11. * (C) 2007 Montavista Software, Inc.
  12. * Vitaly Bordug <vitb@kernel.crashing.org>
  13. *
  14. * Converted to of_platform_device. Renamed to i2c-cpm.c.
  15. * (C) 2007,2008 Jochen Friedrich <jochen@scram.de>
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License as published by
  19. * the Free Software Foundation; either version 2 of the License, or
  20. * (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  30. */
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/delay.h>
  34. #include <linux/slab.h>
  35. #include <linux/init.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/errno.h>
  38. #include <linux/stddef.h>
  39. #include <linux/i2c.h>
  40. #include <linux/io.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/of_device.h>
  43. #include <linux/of_platform.h>
  44. #include <linux/of_i2c.h>
  45. #include <sysdev/fsl_soc.h>
  46. #include <asm/cpm.h>
  47. /* Try to define this if you have an older CPU (earlier than rev D4) */
  48. /* However, better use a GPIO based bitbang driver in this case :/ */
  49. #undef I2C_CHIP_ERRATA
  50. #define CPM_MAX_READ 513
  51. #define CPM_MAXBD 4
  52. #define I2C_EB (0x10) /* Big endian mode */
  53. #define I2C_EB_CPM2 (0x30) /* Big endian mode, memory snoop */
  54. #define DPRAM_BASE ((u8 __iomem __force *)cpm_muram_addr(0))
  55. /* I2C parameter RAM. */
  56. struct i2c_ram {
  57. ushort rbase; /* Rx Buffer descriptor base address */
  58. ushort tbase; /* Tx Buffer descriptor base address */
  59. u_char rfcr; /* Rx function code */
  60. u_char tfcr; /* Tx function code */
  61. ushort mrblr; /* Max receive buffer length */
  62. uint rstate; /* Internal */
  63. uint rdp; /* Internal */
  64. ushort rbptr; /* Rx Buffer descriptor pointer */
  65. ushort rbc; /* Internal */
  66. uint rxtmp; /* Internal */
  67. uint tstate; /* Internal */
  68. uint tdp; /* Internal */
  69. ushort tbptr; /* Tx Buffer descriptor pointer */
  70. ushort tbc; /* Internal */
  71. uint txtmp; /* Internal */
  72. char res1[4]; /* Reserved */
  73. ushort rpbase; /* Relocation pointer */
  74. char res2[2]; /* Reserved */
  75. };
  76. #define I2COM_START 0x80
  77. #define I2COM_MASTER 0x01
  78. #define I2CER_TXE 0x10
  79. #define I2CER_BUSY 0x04
  80. #define I2CER_TXB 0x02
  81. #define I2CER_RXB 0x01
  82. #define I2MOD_EN 0x01
  83. /* I2C Registers */
  84. struct i2c_reg {
  85. u8 i2mod;
  86. u8 res1[3];
  87. u8 i2add;
  88. u8 res2[3];
  89. u8 i2brg;
  90. u8 res3[3];
  91. u8 i2com;
  92. u8 res4[3];
  93. u8 i2cer;
  94. u8 res5[3];
  95. u8 i2cmr;
  96. };
  97. struct cpm_i2c {
  98. char *base;
  99. struct platform_device *ofdev;
  100. struct i2c_adapter adap;
  101. uint dp_addr;
  102. int version; /* CPM1=1, CPM2=2 */
  103. int irq;
  104. int cp_command;
  105. int freq;
  106. struct i2c_reg __iomem *i2c_reg;
  107. struct i2c_ram __iomem *i2c_ram;
  108. u16 i2c_addr;
  109. wait_queue_head_t i2c_wait;
  110. cbd_t __iomem *tbase;
  111. cbd_t __iomem *rbase;
  112. u_char *txbuf[CPM_MAXBD];
  113. u_char *rxbuf[CPM_MAXBD];
  114. u32 txdma[CPM_MAXBD];
  115. u32 rxdma[CPM_MAXBD];
  116. };
  117. static irqreturn_t cpm_i2c_interrupt(int irq, void *dev_id)
  118. {
  119. struct cpm_i2c *cpm;
  120. struct i2c_reg __iomem *i2c_reg;
  121. struct i2c_adapter *adap = dev_id;
  122. int i;
  123. cpm = i2c_get_adapdata(dev_id);
  124. i2c_reg = cpm->i2c_reg;
  125. /* Clear interrupt. */
  126. i = in_8(&i2c_reg->i2cer);
  127. out_8(&i2c_reg->i2cer, i);
  128. dev_dbg(&adap->dev, "Interrupt: %x\n", i);
  129. wake_up(&cpm->i2c_wait);
  130. return i ? IRQ_HANDLED : IRQ_NONE;
  131. }
  132. static void cpm_reset_i2c_params(struct cpm_i2c *cpm)
  133. {
  134. struct i2c_ram __iomem *i2c_ram = cpm->i2c_ram;
  135. /* Set up the I2C parameters in the parameter ram. */
  136. out_be16(&i2c_ram->tbase, (u8 __iomem *)cpm->tbase - DPRAM_BASE);
  137. out_be16(&i2c_ram->rbase, (u8 __iomem *)cpm->rbase - DPRAM_BASE);
  138. if (cpm->version == 1) {
  139. out_8(&i2c_ram->tfcr, I2C_EB);
  140. out_8(&i2c_ram->rfcr, I2C_EB);
  141. } else {
  142. out_8(&i2c_ram->tfcr, I2C_EB_CPM2);
  143. out_8(&i2c_ram->rfcr, I2C_EB_CPM2);
  144. }
  145. out_be16(&i2c_ram->mrblr, CPM_MAX_READ);
  146. out_be32(&i2c_ram->rstate, 0);
  147. out_be32(&i2c_ram->rdp, 0);
  148. out_be16(&i2c_ram->rbptr, 0);
  149. out_be16(&i2c_ram->rbc, 0);
  150. out_be32(&i2c_ram->rxtmp, 0);
  151. out_be32(&i2c_ram->tstate, 0);
  152. out_be32(&i2c_ram->tdp, 0);
  153. out_be16(&i2c_ram->tbptr, 0);
  154. out_be16(&i2c_ram->tbc, 0);
  155. out_be32(&i2c_ram->txtmp, 0);
  156. }
  157. static void cpm_i2c_force_close(struct i2c_adapter *adap)
  158. {
  159. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  160. struct i2c_reg __iomem *i2c_reg = cpm->i2c_reg;
  161. dev_dbg(&adap->dev, "cpm_i2c_force_close()\n");
  162. cpm_command(cpm->cp_command, CPM_CR_CLOSE_RX_BD);
  163. out_8(&i2c_reg->i2cmr, 0x00); /* Disable all interrupts */
  164. out_8(&i2c_reg->i2cer, 0xff);
  165. }
  166. static void cpm_i2c_parse_message(struct i2c_adapter *adap,
  167. struct i2c_msg *pmsg, int num, int tx, int rx)
  168. {
  169. cbd_t __iomem *tbdf;
  170. cbd_t __iomem *rbdf;
  171. u_char addr;
  172. u_char *tb;
  173. u_char *rb;
  174. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  175. tbdf = cpm->tbase + tx;
  176. rbdf = cpm->rbase + rx;
  177. addr = pmsg->addr << 1;
  178. if (pmsg->flags & I2C_M_RD)
  179. addr |= 1;
  180. tb = cpm->txbuf[tx];
  181. rb = cpm->rxbuf[rx];
  182. /* Align read buffer */
  183. rb = (u_char *) (((ulong) rb + 1) & ~1);
  184. tb[0] = addr; /* Device address byte w/rw flag */
  185. out_be16(&tbdf->cbd_datlen, pmsg->len + 1);
  186. out_be16(&tbdf->cbd_sc, 0);
  187. if (!(pmsg->flags & I2C_M_NOSTART))
  188. setbits16(&tbdf->cbd_sc, BD_I2C_START);
  189. if (tx + 1 == num)
  190. setbits16(&tbdf->cbd_sc, BD_SC_LAST | BD_SC_WRAP);
  191. if (pmsg->flags & I2C_M_RD) {
  192. /*
  193. * To read, we need an empty buffer of the proper length.
  194. * All that is used is the first byte for address, the remainder
  195. * is just used for timing (and doesn't really have to exist).
  196. */
  197. dev_dbg(&adap->dev, "cpm_i2c_read(abyte=0x%x)\n", addr);
  198. out_be16(&rbdf->cbd_datlen, 0);
  199. out_be16(&rbdf->cbd_sc, BD_SC_EMPTY | BD_SC_INTRPT);
  200. if (rx + 1 == CPM_MAXBD)
  201. setbits16(&rbdf->cbd_sc, BD_SC_WRAP);
  202. eieio();
  203. setbits16(&tbdf->cbd_sc, BD_SC_READY);
  204. } else {
  205. dev_dbg(&adap->dev, "cpm_i2c_write(abyte=0x%x)\n", addr);
  206. memcpy(tb+1, pmsg->buf, pmsg->len);
  207. eieio();
  208. setbits16(&tbdf->cbd_sc, BD_SC_READY | BD_SC_INTRPT);
  209. }
  210. }
  211. static int cpm_i2c_check_message(struct i2c_adapter *adap,
  212. struct i2c_msg *pmsg, int tx, int rx)
  213. {
  214. cbd_t __iomem *tbdf;
  215. cbd_t __iomem *rbdf;
  216. u_char *tb;
  217. u_char *rb;
  218. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  219. tbdf = cpm->tbase + tx;
  220. rbdf = cpm->rbase + rx;
  221. tb = cpm->txbuf[tx];
  222. rb = cpm->rxbuf[rx];
  223. /* Align read buffer */
  224. rb = (u_char *) (((uint) rb + 1) & ~1);
  225. eieio();
  226. if (pmsg->flags & I2C_M_RD) {
  227. dev_dbg(&adap->dev, "tx sc 0x%04x, rx sc 0x%04x\n",
  228. in_be16(&tbdf->cbd_sc), in_be16(&rbdf->cbd_sc));
  229. if (in_be16(&tbdf->cbd_sc) & BD_SC_NAK) {
  230. dev_dbg(&adap->dev, "I2C read; No ack\n");
  231. return -ENXIO;
  232. }
  233. if (in_be16(&rbdf->cbd_sc) & BD_SC_EMPTY) {
  234. dev_err(&adap->dev,
  235. "I2C read; complete but rbuf empty\n");
  236. return -EREMOTEIO;
  237. }
  238. if (in_be16(&rbdf->cbd_sc) & BD_SC_OV) {
  239. dev_err(&adap->dev, "I2C read; Overrun\n");
  240. return -EREMOTEIO;
  241. }
  242. memcpy(pmsg->buf, rb, pmsg->len);
  243. } else {
  244. dev_dbg(&adap->dev, "tx sc %d 0x%04x\n", tx,
  245. in_be16(&tbdf->cbd_sc));
  246. if (in_be16(&tbdf->cbd_sc) & BD_SC_NAK) {
  247. dev_dbg(&adap->dev, "I2C write; No ack\n");
  248. return -ENXIO;
  249. }
  250. if (in_be16(&tbdf->cbd_sc) & BD_SC_UN) {
  251. dev_err(&adap->dev, "I2C write; Underrun\n");
  252. return -EIO;
  253. }
  254. if (in_be16(&tbdf->cbd_sc) & BD_SC_CL) {
  255. dev_err(&adap->dev, "I2C write; Collision\n");
  256. return -EIO;
  257. }
  258. }
  259. return 0;
  260. }
  261. static int cpm_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  262. {
  263. struct cpm_i2c *cpm = i2c_get_adapdata(adap);
  264. struct i2c_reg __iomem *i2c_reg = cpm->i2c_reg;
  265. struct i2c_ram __iomem *i2c_ram = cpm->i2c_ram;
  266. struct i2c_msg *pmsg;
  267. int ret, i;
  268. int tptr;
  269. int rptr;
  270. cbd_t __iomem *tbdf;
  271. cbd_t __iomem *rbdf;
  272. if (num > CPM_MAXBD)
  273. return -EINVAL;
  274. /* Check if we have any oversized READ requests */
  275. for (i = 0; i < num; i++) {
  276. pmsg = &msgs[i];
  277. if (pmsg->len >= CPM_MAX_READ)
  278. return -EINVAL;
  279. }
  280. /* Reset to use first buffer */
  281. out_be16(&i2c_ram->rbptr, in_be16(&i2c_ram->rbase));
  282. out_be16(&i2c_ram->tbptr, in_be16(&i2c_ram->tbase));
  283. tbdf = cpm->tbase;
  284. rbdf = cpm->rbase;
  285. tptr = 0;
  286. rptr = 0;
  287. while (tptr < num) {
  288. pmsg = &msgs[tptr];
  289. dev_dbg(&adap->dev, "R: %d T: %d\n", rptr, tptr);
  290. cpm_i2c_parse_message(adap, pmsg, num, tptr, rptr);
  291. if (pmsg->flags & I2C_M_RD)
  292. rptr++;
  293. tptr++;
  294. }
  295. /* Start transfer now */
  296. /* Enable RX/TX/Error interupts */
  297. out_8(&i2c_reg->i2cmr, I2CER_TXE | I2CER_TXB | I2CER_RXB);
  298. out_8(&i2c_reg->i2cer, 0xff); /* Clear interrupt status */
  299. /* Chip bug, set enable here */
  300. setbits8(&i2c_reg->i2mod, I2MOD_EN); /* Enable */
  301. /* Begin transmission */
  302. setbits8(&i2c_reg->i2com, I2COM_START);
  303. tptr = 0;
  304. rptr = 0;
  305. while (tptr < num) {
  306. /* Check for outstanding messages */
  307. dev_dbg(&adap->dev, "test ready.\n");
  308. pmsg = &msgs[tptr];
  309. if (pmsg->flags & I2C_M_RD)
  310. ret = wait_event_timeout(cpm->i2c_wait,
  311. (in_be16(&tbdf[tptr].cbd_sc) & BD_SC_NAK) ||
  312. !(in_be16(&rbdf[rptr].cbd_sc) & BD_SC_EMPTY),
  313. 1 * HZ);
  314. else
  315. ret = wait_event_timeout(cpm->i2c_wait,
  316. !(in_be16(&tbdf[tptr].cbd_sc) & BD_SC_READY),
  317. 1 * HZ);
  318. if (ret == 0) {
  319. ret = -EREMOTEIO;
  320. dev_err(&adap->dev, "I2C transfer: timeout\n");
  321. goto out_err;
  322. }
  323. if (ret > 0) {
  324. dev_dbg(&adap->dev, "ready.\n");
  325. ret = cpm_i2c_check_message(adap, pmsg, tptr, rptr);
  326. tptr++;
  327. if (pmsg->flags & I2C_M_RD)
  328. rptr++;
  329. if (ret)
  330. goto out_err;
  331. }
  332. }
  333. #ifdef I2C_CHIP_ERRATA
  334. /*
  335. * Chip errata, clear enable. This is not needed on rev D4 CPUs.
  336. * Disabling I2C too early may cause too short stop condition
  337. */
  338. udelay(4);
  339. clrbits8(&i2c_reg->i2mod, I2MOD_EN);
  340. #endif
  341. return (num);
  342. out_err:
  343. cpm_i2c_force_close(adap);
  344. #ifdef I2C_CHIP_ERRATA
  345. /*
  346. * Chip errata, clear enable. This is not needed on rev D4 CPUs.
  347. */
  348. clrbits8(&i2c_reg->i2mod, I2MOD_EN);
  349. #endif
  350. return ret;
  351. }
  352. static u32 cpm_i2c_func(struct i2c_adapter *adap)
  353. {
  354. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  355. }
  356. /* -----exported algorithm data: ------------------------------------- */
  357. static const struct i2c_algorithm cpm_i2c_algo = {
  358. .master_xfer = cpm_i2c_xfer,
  359. .functionality = cpm_i2c_func,
  360. };
  361. static const struct i2c_adapter cpm_ops = {
  362. .owner = THIS_MODULE,
  363. .name = "i2c-cpm",
  364. .algo = &cpm_i2c_algo,
  365. };
  366. static int __devinit cpm_i2c_setup(struct cpm_i2c *cpm)
  367. {
  368. struct platform_device *ofdev = cpm->ofdev;
  369. const u32 *data;
  370. int len, ret, i;
  371. void __iomem *i2c_base;
  372. cbd_t __iomem *tbdf;
  373. cbd_t __iomem *rbdf;
  374. unsigned char brg;
  375. dev_dbg(&cpm->ofdev->dev, "cpm_i2c_setup()\n");
  376. init_waitqueue_head(&cpm->i2c_wait);
  377. cpm->irq = of_irq_to_resource(ofdev->dev.of_node, 0, NULL);
  378. if (!cpm->irq)
  379. return -EINVAL;
  380. /* Install interrupt handler. */
  381. ret = request_irq(cpm->irq, cpm_i2c_interrupt, 0, "cpm_i2c",
  382. &cpm->adap);
  383. if (ret)
  384. return ret;
  385. /* I2C parameter RAM */
  386. i2c_base = of_iomap(ofdev->dev.of_node, 1);
  387. if (i2c_base == NULL) {
  388. ret = -EINVAL;
  389. goto out_irq;
  390. }
  391. if (of_device_is_compatible(ofdev->dev.of_node, "fsl,cpm1-i2c")) {
  392. /* Check for and use a microcode relocation patch. */
  393. cpm->i2c_ram = i2c_base;
  394. cpm->i2c_addr = in_be16(&cpm->i2c_ram->rpbase);
  395. /*
  396. * Maybe should use cpm_muram_alloc instead of hardcoding
  397. * this in micropatch.c
  398. */
  399. if (cpm->i2c_addr) {
  400. cpm->i2c_ram = cpm_muram_addr(cpm->i2c_addr);
  401. iounmap(i2c_base);
  402. }
  403. cpm->version = 1;
  404. } else if (of_device_is_compatible(ofdev->dev.of_node, "fsl,cpm2-i2c")) {
  405. cpm->i2c_addr = cpm_muram_alloc(sizeof(struct i2c_ram), 64);
  406. cpm->i2c_ram = cpm_muram_addr(cpm->i2c_addr);
  407. out_be16(i2c_base, cpm->i2c_addr);
  408. iounmap(i2c_base);
  409. cpm->version = 2;
  410. } else {
  411. iounmap(i2c_base);
  412. ret = -EINVAL;
  413. goto out_irq;
  414. }
  415. /* I2C control/status registers */
  416. cpm->i2c_reg = of_iomap(ofdev->dev.of_node, 0);
  417. if (cpm->i2c_reg == NULL) {
  418. ret = -EINVAL;
  419. goto out_ram;
  420. }
  421. data = of_get_property(ofdev->dev.of_node, "fsl,cpm-command", &len);
  422. if (!data || len != 4) {
  423. ret = -EINVAL;
  424. goto out_reg;
  425. }
  426. cpm->cp_command = *data;
  427. data = of_get_property(ofdev->dev.of_node, "linux,i2c-class", &len);
  428. if (data && len == 4)
  429. cpm->adap.class = *data;
  430. data = of_get_property(ofdev->dev.of_node, "clock-frequency", &len);
  431. if (data && len == 4)
  432. cpm->freq = *data;
  433. else
  434. cpm->freq = 60000; /* use 60kHz i2c clock by default */
  435. /*
  436. * Allocate space for CPM_MAXBD transmit and receive buffer
  437. * descriptors in the DP ram.
  438. */
  439. cpm->dp_addr = cpm_muram_alloc(sizeof(cbd_t) * 2 * CPM_MAXBD, 8);
  440. if (!cpm->dp_addr) {
  441. ret = -ENOMEM;
  442. goto out_reg;
  443. }
  444. cpm->tbase = cpm_muram_addr(cpm->dp_addr);
  445. cpm->rbase = cpm_muram_addr(cpm->dp_addr + sizeof(cbd_t) * CPM_MAXBD);
  446. /* Allocate TX and RX buffers */
  447. tbdf = cpm->tbase;
  448. rbdf = cpm->rbase;
  449. for (i = 0; i < CPM_MAXBD; i++) {
  450. cpm->rxbuf[i] = dma_alloc_coherent(&cpm->ofdev->dev,
  451. CPM_MAX_READ + 1,
  452. &cpm->rxdma[i], GFP_KERNEL);
  453. if (!cpm->rxbuf[i]) {
  454. ret = -ENOMEM;
  455. goto out_muram;
  456. }
  457. out_be32(&rbdf[i].cbd_bufaddr, ((cpm->rxdma[i] + 1) & ~1));
  458. cpm->txbuf[i] = (unsigned char *)dma_alloc_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1, &cpm->txdma[i], GFP_KERNEL);
  459. if (!cpm->txbuf[i]) {
  460. ret = -ENOMEM;
  461. goto out_muram;
  462. }
  463. out_be32(&tbdf[i].cbd_bufaddr, cpm->txdma[i]);
  464. }
  465. /* Initialize Tx/Rx parameters. */
  466. cpm_reset_i2c_params(cpm);
  467. dev_dbg(&cpm->ofdev->dev, "i2c_ram 0x%p, i2c_addr 0x%04x, freq %d\n",
  468. cpm->i2c_ram, cpm->i2c_addr, cpm->freq);
  469. dev_dbg(&cpm->ofdev->dev, "tbase 0x%04x, rbase 0x%04x\n",
  470. (u8 __iomem *)cpm->tbase - DPRAM_BASE,
  471. (u8 __iomem *)cpm->rbase - DPRAM_BASE);
  472. cpm_command(cpm->cp_command, CPM_CR_INIT_TRX);
  473. /*
  474. * Select an invalid address. Just make sure we don't use loopback mode
  475. */
  476. out_8(&cpm->i2c_reg->i2add, 0x7f << 1);
  477. /*
  478. * PDIV is set to 00 in i2mod, so brgclk/32 is used as input to the
  479. * i2c baud rate generator. This is divided by 2 x (DIV + 3) to get
  480. * the actual i2c bus frequency.
  481. */
  482. brg = get_brgfreq() / (32 * 2 * cpm->freq) - 3;
  483. out_8(&cpm->i2c_reg->i2brg, brg);
  484. out_8(&cpm->i2c_reg->i2mod, 0x00);
  485. out_8(&cpm->i2c_reg->i2com, I2COM_MASTER); /* Master mode */
  486. /* Disable interrupts. */
  487. out_8(&cpm->i2c_reg->i2cmr, 0);
  488. out_8(&cpm->i2c_reg->i2cer, 0xff);
  489. return 0;
  490. out_muram:
  491. for (i = 0; i < CPM_MAXBD; i++) {
  492. if (cpm->rxbuf[i])
  493. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  494. cpm->rxbuf[i], cpm->rxdma[i]);
  495. if (cpm->txbuf[i])
  496. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  497. cpm->txbuf[i], cpm->txdma[i]);
  498. }
  499. cpm_muram_free(cpm->dp_addr);
  500. out_reg:
  501. iounmap(cpm->i2c_reg);
  502. out_ram:
  503. if ((cpm->version == 1) && (!cpm->i2c_addr))
  504. iounmap(cpm->i2c_ram);
  505. if (cpm->version == 2)
  506. cpm_muram_free(cpm->i2c_addr);
  507. out_irq:
  508. free_irq(cpm->irq, &cpm->adap);
  509. return ret;
  510. }
  511. static void cpm_i2c_shutdown(struct cpm_i2c *cpm)
  512. {
  513. int i;
  514. /* Shut down I2C. */
  515. clrbits8(&cpm->i2c_reg->i2mod, I2MOD_EN);
  516. /* Disable interrupts */
  517. out_8(&cpm->i2c_reg->i2cmr, 0);
  518. out_8(&cpm->i2c_reg->i2cer, 0xff);
  519. free_irq(cpm->irq, &cpm->adap);
  520. /* Free all memory */
  521. for (i = 0; i < CPM_MAXBD; i++) {
  522. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  523. cpm->rxbuf[i], cpm->rxdma[i]);
  524. dma_free_coherent(&cpm->ofdev->dev, CPM_MAX_READ + 1,
  525. cpm->txbuf[i], cpm->txdma[i]);
  526. }
  527. cpm_muram_free(cpm->dp_addr);
  528. iounmap(cpm->i2c_reg);
  529. if ((cpm->version == 1) && (!cpm->i2c_addr))
  530. iounmap(cpm->i2c_ram);
  531. if (cpm->version == 2)
  532. cpm_muram_free(cpm->i2c_addr);
  533. }
  534. static int __devinit cpm_i2c_probe(struct platform_device *ofdev)
  535. {
  536. int result, len;
  537. struct cpm_i2c *cpm;
  538. const u32 *data;
  539. cpm = kzalloc(sizeof(struct cpm_i2c), GFP_KERNEL);
  540. if (!cpm)
  541. return -ENOMEM;
  542. cpm->ofdev = ofdev;
  543. dev_set_drvdata(&ofdev->dev, cpm);
  544. cpm->adap = cpm_ops;
  545. i2c_set_adapdata(&cpm->adap, cpm);
  546. cpm->adap.dev.parent = &ofdev->dev;
  547. cpm->adap.dev.of_node = of_node_get(ofdev->dev.of_node);
  548. result = cpm_i2c_setup(cpm);
  549. if (result) {
  550. dev_err(&ofdev->dev, "Unable to init hardware\n");
  551. goto out_free;
  552. }
  553. /* register new adapter to i2c module... */
  554. data = of_get_property(ofdev->dev.of_node, "linux,i2c-index", &len);
  555. cpm->adap.nr = (data && len == 4) ? be32_to_cpup(data) : -1;
  556. result = i2c_add_numbered_adapter(&cpm->adap);
  557. if (result < 0) {
  558. dev_err(&ofdev->dev, "Unable to register with I2C\n");
  559. goto out_shut;
  560. }
  561. dev_dbg(&ofdev->dev, "hw routines for %s registered.\n",
  562. cpm->adap.name);
  563. /*
  564. * register OF I2C devices
  565. */
  566. of_i2c_register_devices(&cpm->adap);
  567. return 0;
  568. out_shut:
  569. cpm_i2c_shutdown(cpm);
  570. out_free:
  571. dev_set_drvdata(&ofdev->dev, NULL);
  572. kfree(cpm);
  573. return result;
  574. }
  575. static int __devexit cpm_i2c_remove(struct platform_device *ofdev)
  576. {
  577. struct cpm_i2c *cpm = dev_get_drvdata(&ofdev->dev);
  578. i2c_del_adapter(&cpm->adap);
  579. cpm_i2c_shutdown(cpm);
  580. dev_set_drvdata(&ofdev->dev, NULL);
  581. kfree(cpm);
  582. return 0;
  583. }
  584. static const struct of_device_id cpm_i2c_match[] = {
  585. {
  586. .compatible = "fsl,cpm1-i2c",
  587. },
  588. {
  589. .compatible = "fsl,cpm2-i2c",
  590. },
  591. {},
  592. };
  593. MODULE_DEVICE_TABLE(of, cpm_i2c_match);
  594. static struct platform_driver cpm_i2c_driver = {
  595. .probe = cpm_i2c_probe,
  596. .remove = __devexit_p(cpm_i2c_remove),
  597. .driver = {
  598. .name = "fsl-i2c-cpm",
  599. .owner = THIS_MODULE,
  600. .of_match_table = cpm_i2c_match,
  601. },
  602. };
  603. module_platform_driver(cpm_i2c_driver);
  604. MODULE_AUTHOR("Jochen Friedrich <jochen@scram.de>");
  605. MODULE_DESCRIPTION("I2C-Bus adapter routines for CPM boards");
  606. MODULE_LICENSE("GPL");