rt61pci.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: Data structures and registers for the rt61pci module.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #ifndef RT61PCI_H
  23. #define RT61PCI_H
  24. /*
  25. * RT chip PCI IDs.
  26. */
  27. #define RT2561s_PCI_ID 0x0301
  28. #define RT2561_PCI_ID 0x0302
  29. #define RT2661_PCI_ID 0x0401
  30. /*
  31. * RF chip defines.
  32. */
  33. #define RF5225 0x0001
  34. #define RF5325 0x0002
  35. #define RF2527 0x0003
  36. #define RF2529 0x0004
  37. /*
  38. * Signal information.
  39. * Default offset is required for RSSI <-> dBm conversion.
  40. */
  41. #define DEFAULT_RSSI_OFFSET 120
  42. /*
  43. * Register layout information.
  44. */
  45. #define CSR_REG_BASE 0x3000
  46. #define CSR_REG_SIZE 0x04b0
  47. #define EEPROM_BASE 0x0000
  48. #define EEPROM_SIZE 0x0100
  49. #define BBP_BASE 0x0000
  50. #define BBP_SIZE 0x0080
  51. #define RF_BASE 0x0004
  52. #define RF_SIZE 0x0010
  53. /*
  54. * Number of TX queues.
  55. */
  56. #define NUM_TX_QUEUES 4
  57. /*
  58. * PCI registers.
  59. */
  60. /*
  61. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  62. */
  63. #define HOST_CMD_CSR 0x0008
  64. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  65. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  66. /*
  67. * MCU_CNTL_CSR
  68. * SELECT_BANK: Select 8051 program bank.
  69. * RESET: Enable 8051 reset state.
  70. * READY: Ready state for 8051.
  71. */
  72. #define MCU_CNTL_CSR 0x000c
  73. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  74. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  75. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  76. /*
  77. * SOFT_RESET_CSR
  78. * FORCE_CLOCK_ON: Host force MAC clock ON
  79. */
  80. #define SOFT_RESET_CSR 0x0010
  81. #define SOFT_RESET_CSR_FORCE_CLOCK_ON FIELD32(0x00000002)
  82. /*
  83. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  84. */
  85. #define MCU_INT_SOURCE_CSR 0x0014
  86. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  87. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  88. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  89. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  90. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  91. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  92. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  93. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  94. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  95. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  96. /*
  97. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  98. */
  99. #define MCU_INT_MASK_CSR 0x0018
  100. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  101. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  102. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  103. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  104. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  105. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  106. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  107. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  108. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  109. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  110. /*
  111. * PCI_USEC_CSR
  112. */
  113. #define PCI_USEC_CSR 0x001c
  114. /*
  115. * Security key table memory.
  116. * 16 entries 32-byte for shared key table
  117. * 64 entries 32-byte for pairwise key table
  118. * 64 entries 8-byte for pairwise ta key table
  119. */
  120. #define SHARED_KEY_TABLE_BASE 0x1000
  121. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  122. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  123. #define SHARED_KEY_ENTRY(__idx) \
  124. ( SHARED_KEY_TABLE_BASE + \
  125. ((__idx) * sizeof(struct hw_key_entry)) )
  126. #define PAIRWISE_KEY_ENTRY(__idx) \
  127. ( PAIRWISE_KEY_TABLE_BASE + \
  128. ((__idx) * sizeof(struct hw_key_entry)) )
  129. #define PAIRWISE_TA_ENTRY(__idx) \
  130. ( PAIRWISE_TA_TABLE_BASE + \
  131. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  132. struct hw_key_entry {
  133. u8 key[16];
  134. u8 tx_mic[8];
  135. u8 rx_mic[8];
  136. } __packed;
  137. struct hw_pairwise_ta_entry {
  138. u8 address[6];
  139. u8 cipher;
  140. u8 reserved;
  141. } __packed;
  142. /*
  143. * Other on-chip shared memory space.
  144. */
  145. #define HW_CIS_BASE 0x2000
  146. #define HW_NULL_BASE 0x2b00
  147. /*
  148. * Since NULL frame won't be that long (256 byte),
  149. * We steal 16 tail bytes to save debugging settings.
  150. */
  151. #define HW_DEBUG_SETTING_BASE 0x2bf0
  152. /*
  153. * On-chip BEACON frame space.
  154. */
  155. #define HW_BEACON_BASE0 0x2c00
  156. #define HW_BEACON_BASE1 0x2d00
  157. #define HW_BEACON_BASE2 0x2e00
  158. #define HW_BEACON_BASE3 0x2f00
  159. #define HW_BEACON_OFFSET(__index) \
  160. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  161. /*
  162. * HOST-MCU shared memory.
  163. */
  164. /*
  165. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  166. */
  167. #define H2M_MAILBOX_CSR 0x2100
  168. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  169. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  170. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  171. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  172. /*
  173. * MCU_LEDCS: LED control for MCU Mailbox.
  174. */
  175. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  176. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  177. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  178. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  179. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  180. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  181. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  182. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  183. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  184. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  185. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  186. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  187. /*
  188. * M2H_CMD_DONE_CSR.
  189. */
  190. #define M2H_CMD_DONE_CSR 0x2104
  191. /*
  192. * MCU_TXOP_ARRAY_BASE.
  193. */
  194. #define MCU_TXOP_ARRAY_BASE 0x2110
  195. /*
  196. * MAC Control/Status Registers(CSR).
  197. * Some values are set in TU, whereas 1 TU == 1024 us.
  198. */
  199. /*
  200. * MAC_CSR0: ASIC revision number.
  201. */
  202. #define MAC_CSR0 0x3000
  203. #define MAC_CSR0_REVISION FIELD32(0x0000000f)
  204. #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0)
  205. /*
  206. * MAC_CSR1: System control register.
  207. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  208. * BBP_RESET: Hardware reset BBP.
  209. * HOST_READY: Host is ready after initialization, 1: ready.
  210. */
  211. #define MAC_CSR1 0x3004
  212. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  213. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  214. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  215. /*
  216. * MAC_CSR2: STA MAC register 0.
  217. */
  218. #define MAC_CSR2 0x3008
  219. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  220. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  221. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  222. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  223. /*
  224. * MAC_CSR3: STA MAC register 1.
  225. * UNICAST_TO_ME_MASK:
  226. * Used to mask off bits from byte 5 of the MAC address
  227. * to determine the UNICAST_TO_ME bit for RX frames.
  228. * The full mask is complemented by BSS_ID_MASK:
  229. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  230. */
  231. #define MAC_CSR3 0x300c
  232. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  233. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  234. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  235. /*
  236. * MAC_CSR4: BSSID register 0.
  237. */
  238. #define MAC_CSR4 0x3010
  239. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  240. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  241. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  242. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  243. /*
  244. * MAC_CSR5: BSSID register 1.
  245. * BSS_ID_MASK:
  246. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  247. * BSSID. This will make sure that those bits will be ignored
  248. * when determining the MY_BSS of RX frames.
  249. * 0: 1-BSSID mode (BSS index = 0)
  250. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  251. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  252. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  253. */
  254. #define MAC_CSR5 0x3014
  255. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  256. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  257. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  258. /*
  259. * MAC_CSR6: Maximum frame length register.
  260. */
  261. #define MAC_CSR6 0x3018
  262. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  263. /*
  264. * MAC_CSR7: Reserved
  265. */
  266. #define MAC_CSR7 0x301c
  267. /*
  268. * MAC_CSR8: SIFS/EIFS register.
  269. * All units are in US.
  270. */
  271. #define MAC_CSR8 0x3020
  272. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  273. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  274. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  275. /*
  276. * MAC_CSR9: Back-Off control register.
  277. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  278. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  279. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  280. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  281. */
  282. #define MAC_CSR9 0x3024
  283. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  284. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  285. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  286. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  287. /*
  288. * MAC_CSR10: Power state configuration.
  289. */
  290. #define MAC_CSR10 0x3028
  291. /*
  292. * MAC_CSR11: Power saving transition time register.
  293. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  294. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  295. * WAKEUP_LATENCY: In unit of TU.
  296. */
  297. #define MAC_CSR11 0x302c
  298. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  299. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  300. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  301. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  302. /*
  303. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  304. * CURRENT_STATE: 0:sleep, 1:awake.
  305. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  306. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  307. */
  308. #define MAC_CSR12 0x3030
  309. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  310. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  311. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  312. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  313. /*
  314. * MAC_CSR13: GPIO.
  315. */
  316. #define MAC_CSR13 0x3034
  317. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  318. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  319. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  320. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  321. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  322. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  323. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  324. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  325. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  326. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  327. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  328. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  329. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  330. #define MAC_CSR13_BIT13 FIELD32(0x00002000)
  331. /*
  332. * MAC_CSR14: LED control register.
  333. * ON_PERIOD: On period, default 70ms.
  334. * OFF_PERIOD: Off period, default 30ms.
  335. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  336. * SW_LED: s/w LED, 1: ON, 0: OFF.
  337. * HW_LED_POLARITY: 0: active low, 1: active high.
  338. */
  339. #define MAC_CSR14 0x3038
  340. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  341. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  342. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  343. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  344. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  345. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  346. /*
  347. * MAC_CSR15: NAV control.
  348. */
  349. #define MAC_CSR15 0x303c
  350. /*
  351. * TXRX control registers.
  352. * Some values are set in TU, whereas 1 TU == 1024 us.
  353. */
  354. /*
  355. * TXRX_CSR0: TX/RX configuration register.
  356. * TSF_OFFSET: Default is 24.
  357. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  358. * DISABLE_RX: Disable Rx engine.
  359. * DROP_CRC: Drop CRC error.
  360. * DROP_PHYSICAL: Drop physical error.
  361. * DROP_CONTROL: Drop control frame.
  362. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  363. * DROP_TO_DS: Drop fram ToDs bit is true.
  364. * DROP_VERSION_ERROR: Drop version error frame.
  365. * DROP_MULTICAST: Drop multicast frames.
  366. * DROP_BORADCAST: Drop broadcast frames.
  367. * DROP_ACK_CTS: Drop received ACK and CTS.
  368. */
  369. #define TXRX_CSR0 0x3040
  370. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  371. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  372. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  373. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  374. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  375. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  376. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  377. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  378. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  379. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  380. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  381. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  382. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  383. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  384. /*
  385. * TXRX_CSR1
  386. */
  387. #define TXRX_CSR1 0x3044
  388. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  389. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  390. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  391. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  392. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  393. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  394. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  395. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  396. /*
  397. * TXRX_CSR2
  398. */
  399. #define TXRX_CSR2 0x3048
  400. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  401. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  402. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  403. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  404. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  405. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  406. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  407. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  408. /*
  409. * TXRX_CSR3
  410. */
  411. #define TXRX_CSR3 0x304c
  412. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  413. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  414. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  415. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  416. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  417. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  418. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  419. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  420. /*
  421. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  422. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  423. * OFDM_TX_RATE_DOWN: 1:enable.
  424. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  425. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  426. */
  427. #define TXRX_CSR4 0x3050
  428. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  429. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  430. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  431. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  432. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  433. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  434. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  435. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  436. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  437. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  438. /*
  439. * TXRX_CSR5
  440. */
  441. #define TXRX_CSR5 0x3054
  442. /*
  443. * TXRX_CSR6: ACK/CTS payload consumed time
  444. */
  445. #define TXRX_CSR6 0x3058
  446. /*
  447. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  448. */
  449. #define TXRX_CSR7 0x305c
  450. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  451. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  452. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  453. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  454. /*
  455. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  456. */
  457. #define TXRX_CSR8 0x3060
  458. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  459. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  460. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  461. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  462. /*
  463. * TXRX_CSR9: Synchronization control register.
  464. * BEACON_INTERVAL: In unit of 1/16 TU.
  465. * TSF_TICKING: Enable TSF auto counting.
  466. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  467. * BEACON_GEN: Enable beacon generator.
  468. */
  469. #define TXRX_CSR9 0x3064
  470. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  471. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  472. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  473. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  474. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  475. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  476. /*
  477. * TXRX_CSR10: BEACON alignment.
  478. */
  479. #define TXRX_CSR10 0x3068
  480. /*
  481. * TXRX_CSR11: AES mask.
  482. */
  483. #define TXRX_CSR11 0x306c
  484. /*
  485. * TXRX_CSR12: TSF low 32.
  486. */
  487. #define TXRX_CSR12 0x3070
  488. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  489. /*
  490. * TXRX_CSR13: TSF high 32.
  491. */
  492. #define TXRX_CSR13 0x3074
  493. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  494. /*
  495. * TXRX_CSR14: TBTT timer.
  496. */
  497. #define TXRX_CSR14 0x3078
  498. /*
  499. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  500. */
  501. #define TXRX_CSR15 0x307c
  502. /*
  503. * PHY control registers.
  504. * Some values are set in TU, whereas 1 TU == 1024 us.
  505. */
  506. /*
  507. * PHY_CSR0: RF/PS control.
  508. */
  509. #define PHY_CSR0 0x3080
  510. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  511. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  512. /*
  513. * PHY_CSR1
  514. */
  515. #define PHY_CSR1 0x3084
  516. /*
  517. * PHY_CSR2: Pre-TX BBP control.
  518. */
  519. #define PHY_CSR2 0x3088
  520. /*
  521. * PHY_CSR3: BBP serial control register.
  522. * VALUE: Register value to program into BBP.
  523. * REG_NUM: Selected BBP register.
  524. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  525. * BUSY: 1: ASIC is busy execute BBP programming.
  526. */
  527. #define PHY_CSR3 0x308c
  528. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  529. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  530. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  531. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  532. /*
  533. * PHY_CSR4: RF serial control register
  534. * VALUE: Register value (include register id) serial out to RF/IF chip.
  535. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  536. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  537. * PLL_LD: RF PLL_LD status.
  538. * BUSY: 1: ASIC is busy execute RF programming.
  539. */
  540. #define PHY_CSR4 0x3090
  541. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  542. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  543. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  544. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  545. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  546. /*
  547. * PHY_CSR5: RX to TX signal switch timing control.
  548. */
  549. #define PHY_CSR5 0x3094
  550. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  551. /*
  552. * PHY_CSR6: TX to RX signal timing control.
  553. */
  554. #define PHY_CSR6 0x3098
  555. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  556. /*
  557. * PHY_CSR7: TX DAC switching timing control.
  558. */
  559. #define PHY_CSR7 0x309c
  560. /*
  561. * Security control register.
  562. */
  563. /*
  564. * SEC_CSR0: Shared key table control.
  565. */
  566. #define SEC_CSR0 0x30a0
  567. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  568. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  569. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  570. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  571. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  572. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  573. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  574. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  575. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  576. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  577. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  578. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  579. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  580. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  581. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  582. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  583. /*
  584. * SEC_CSR1: Shared key table security mode register.
  585. */
  586. #define SEC_CSR1 0x30a4
  587. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  588. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  589. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  590. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  591. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  592. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  593. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  594. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  595. /*
  596. * Pairwise key table valid bitmap registers.
  597. * SEC_CSR2: pairwise key table valid bitmap 0.
  598. * SEC_CSR3: pairwise key table valid bitmap 1.
  599. */
  600. #define SEC_CSR2 0x30a8
  601. #define SEC_CSR3 0x30ac
  602. /*
  603. * SEC_CSR4: Pairwise key table lookup control.
  604. */
  605. #define SEC_CSR4 0x30b0
  606. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  607. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  608. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  609. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  610. /*
  611. * SEC_CSR5: shared key table security mode register.
  612. */
  613. #define SEC_CSR5 0x30b4
  614. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  615. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  616. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  617. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  618. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  619. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  620. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  621. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  622. /*
  623. * STA control registers.
  624. */
  625. /*
  626. * STA_CSR0: RX PLCP error count & RX FCS error count.
  627. */
  628. #define STA_CSR0 0x30c0
  629. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  630. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  631. /*
  632. * STA_CSR1: RX False CCA count & RX LONG frame count.
  633. */
  634. #define STA_CSR1 0x30c4
  635. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  636. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  637. /*
  638. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  639. */
  640. #define STA_CSR2 0x30c8
  641. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  642. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  643. /*
  644. * STA_CSR3: TX Beacon count.
  645. */
  646. #define STA_CSR3 0x30cc
  647. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  648. /*
  649. * STA_CSR4: TX Result status register.
  650. * VALID: 1:This register contains a valid TX result.
  651. */
  652. #define STA_CSR4 0x30d0
  653. #define STA_CSR4_VALID FIELD32(0x00000001)
  654. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  655. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  656. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  657. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  658. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  659. /*
  660. * QOS control registers.
  661. */
  662. /*
  663. * QOS_CSR0: TXOP holder MAC address register.
  664. */
  665. #define QOS_CSR0 0x30e0
  666. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  667. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  668. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  669. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  670. /*
  671. * QOS_CSR1: TXOP holder MAC address register.
  672. */
  673. #define QOS_CSR1 0x30e4
  674. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  675. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  676. /*
  677. * QOS_CSR2: TXOP holder timeout register.
  678. */
  679. #define QOS_CSR2 0x30e8
  680. /*
  681. * RX QOS-CFPOLL MAC address register.
  682. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  683. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  684. */
  685. #define QOS_CSR3 0x30ec
  686. #define QOS_CSR4 0x30f0
  687. /*
  688. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  689. */
  690. #define QOS_CSR5 0x30f4
  691. /*
  692. * Host DMA registers.
  693. */
  694. /*
  695. * AC0_BASE_CSR: AC_VO base address.
  696. */
  697. #define AC0_BASE_CSR 0x3400
  698. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  699. /*
  700. * AC1_BASE_CSR: AC_VI base address.
  701. */
  702. #define AC1_BASE_CSR 0x3404
  703. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  704. /*
  705. * AC2_BASE_CSR: AC_BE base address.
  706. */
  707. #define AC2_BASE_CSR 0x3408
  708. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  709. /*
  710. * AC3_BASE_CSR: AC_BK base address.
  711. */
  712. #define AC3_BASE_CSR 0x340c
  713. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  714. /*
  715. * MGMT_BASE_CSR: MGMT ring base address.
  716. */
  717. #define MGMT_BASE_CSR 0x3410
  718. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  719. /*
  720. * TX_RING_CSR0: TX Ring size for AC_VO, AC_VI, AC_BE, AC_BK.
  721. */
  722. #define TX_RING_CSR0 0x3418
  723. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  724. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  725. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  726. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  727. /*
  728. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  729. * TXD_SIZE: In unit of 32-bit.
  730. */
  731. #define TX_RING_CSR1 0x341c
  732. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  733. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  734. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  735. /*
  736. * AIFSN_CSR: AIFSN for each EDCA AC.
  737. * AIFSN0: For AC_VO.
  738. * AIFSN1: For AC_VI.
  739. * AIFSN2: For AC_BE.
  740. * AIFSN3: For AC_BK.
  741. */
  742. #define AIFSN_CSR 0x3420
  743. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  744. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  745. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  746. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  747. /*
  748. * CWMIN_CSR: CWmin for each EDCA AC.
  749. * CWMIN0: For AC_VO.
  750. * CWMIN1: For AC_VI.
  751. * CWMIN2: For AC_BE.
  752. * CWMIN3: For AC_BK.
  753. */
  754. #define CWMIN_CSR 0x3424
  755. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  756. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  757. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  758. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  759. /*
  760. * CWMAX_CSR: CWmax for each EDCA AC.
  761. * CWMAX0: For AC_VO.
  762. * CWMAX1: For AC_VI.
  763. * CWMAX2: For AC_BE.
  764. * CWMAX3: For AC_BK.
  765. */
  766. #define CWMAX_CSR 0x3428
  767. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  768. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  769. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  770. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  771. /*
  772. * TX_DMA_DST_CSR: TX DMA destination
  773. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  774. */
  775. #define TX_DMA_DST_CSR 0x342c
  776. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  777. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  778. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  779. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  780. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  781. /*
  782. * TX_CNTL_CSR: KICK/Abort TX.
  783. * KICK_TX_AC0: For AC_VO.
  784. * KICK_TX_AC1: For AC_VI.
  785. * KICK_TX_AC2: For AC_BE.
  786. * KICK_TX_AC3: For AC_BK.
  787. * ABORT_TX_AC0: For AC_VO.
  788. * ABORT_TX_AC1: For AC_VI.
  789. * ABORT_TX_AC2: For AC_BE.
  790. * ABORT_TX_AC3: For AC_BK.
  791. */
  792. #define TX_CNTL_CSR 0x3430
  793. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  794. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  795. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  796. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  797. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  798. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  799. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  800. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  801. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  802. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  803. /*
  804. * LOAD_TX_RING_CSR: Load RX desriptor
  805. */
  806. #define LOAD_TX_RING_CSR 0x3434
  807. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  808. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  809. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  810. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  811. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  812. /*
  813. * Several read-only registers, for debugging.
  814. */
  815. #define AC0_TXPTR_CSR 0x3438
  816. #define AC1_TXPTR_CSR 0x343c
  817. #define AC2_TXPTR_CSR 0x3440
  818. #define AC3_TXPTR_CSR 0x3444
  819. #define MGMT_TXPTR_CSR 0x3448
  820. /*
  821. * RX_BASE_CSR
  822. */
  823. #define RX_BASE_CSR 0x3450
  824. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  825. /*
  826. * RX_RING_CSR.
  827. * RXD_SIZE: In unit of 32-bit.
  828. */
  829. #define RX_RING_CSR 0x3454
  830. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  831. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  832. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  833. /*
  834. * RX_CNTL_CSR
  835. */
  836. #define RX_CNTL_CSR 0x3458
  837. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  838. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  839. /*
  840. * RXPTR_CSR: Read-only, for debugging.
  841. */
  842. #define RXPTR_CSR 0x345c
  843. /*
  844. * PCI_CFG_CSR
  845. */
  846. #define PCI_CFG_CSR 0x3460
  847. /*
  848. * BUF_FORMAT_CSR
  849. */
  850. #define BUF_FORMAT_CSR 0x3464
  851. /*
  852. * INT_SOURCE_CSR: Interrupt source register.
  853. * Write one to clear corresponding bit.
  854. */
  855. #define INT_SOURCE_CSR 0x3468
  856. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  857. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  858. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  859. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  860. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  861. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  862. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  863. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  864. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  865. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  866. /*
  867. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  868. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  869. */
  870. #define INT_MASK_CSR 0x346c
  871. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  872. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  873. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  874. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  875. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  876. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  877. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  878. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  879. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  880. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  881. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  882. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  883. /*
  884. * E2PROM_CSR: EEPROM control register.
  885. * RELOAD: Write 1 to reload eeprom content.
  886. * TYPE_93C46: 1: 93c46, 0:93c66.
  887. * LOAD_STATUS: 1:loading, 0:done.
  888. */
  889. #define E2PROM_CSR 0x3470
  890. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  891. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  892. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  893. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  894. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  895. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  896. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  897. /*
  898. * AC_TXOP_CSR0: AC_VO/AC_VI TXOP register.
  899. * AC0_TX_OP: For AC_VO, in unit of 32us.
  900. * AC1_TX_OP: For AC_VI, in unit of 32us.
  901. */
  902. #define AC_TXOP_CSR0 0x3474
  903. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  904. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  905. /*
  906. * AC_TXOP_CSR1: AC_BE/AC_BK TXOP register.
  907. * AC2_TX_OP: For AC_BE, in unit of 32us.
  908. * AC3_TX_OP: For AC_BK, in unit of 32us.
  909. */
  910. #define AC_TXOP_CSR1 0x3478
  911. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  912. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  913. /*
  914. * DMA_STATUS_CSR
  915. */
  916. #define DMA_STATUS_CSR 0x3480
  917. /*
  918. * TEST_MODE_CSR
  919. */
  920. #define TEST_MODE_CSR 0x3484
  921. /*
  922. * UART0_TX_CSR
  923. */
  924. #define UART0_TX_CSR 0x3488
  925. /*
  926. * UART0_RX_CSR
  927. */
  928. #define UART0_RX_CSR 0x348c
  929. /*
  930. * UART0_FRAME_CSR
  931. */
  932. #define UART0_FRAME_CSR 0x3490
  933. /*
  934. * UART0_BUFFER_CSR
  935. */
  936. #define UART0_BUFFER_CSR 0x3494
  937. /*
  938. * IO_CNTL_CSR
  939. * RF_PS: Set RF interface value to power save
  940. */
  941. #define IO_CNTL_CSR 0x3498
  942. #define IO_CNTL_CSR_RF_PS FIELD32(0x00000004)
  943. /*
  944. * UART_INT_SOURCE_CSR
  945. */
  946. #define UART_INT_SOURCE_CSR 0x34a8
  947. /*
  948. * UART_INT_MASK_CSR
  949. */
  950. #define UART_INT_MASK_CSR 0x34ac
  951. /*
  952. * PBF_QUEUE_CSR
  953. */
  954. #define PBF_QUEUE_CSR 0x34b0
  955. /*
  956. * Firmware DMA registers.
  957. * Firmware DMA registers are dedicated for MCU usage
  958. * and should not be touched by host driver.
  959. * Therefore we skip the definition of these registers.
  960. */
  961. #define FW_TX_BASE_CSR 0x34c0
  962. #define FW_TX_START_CSR 0x34c4
  963. #define FW_TX_LAST_CSR 0x34c8
  964. #define FW_MODE_CNTL_CSR 0x34cc
  965. #define FW_TXPTR_CSR 0x34d0
  966. /*
  967. * 8051 firmware image.
  968. */
  969. #define FIRMWARE_RT2561 "rt2561.bin"
  970. #define FIRMWARE_RT2561s "rt2561s.bin"
  971. #define FIRMWARE_RT2661 "rt2661.bin"
  972. #define FIRMWARE_IMAGE_BASE 0x4000
  973. /*
  974. * BBP registers.
  975. * The wordsize of the BBP is 8 bits.
  976. */
  977. /*
  978. * R2
  979. */
  980. #define BBP_R2_BG_MODE FIELD8(0x20)
  981. /*
  982. * R3
  983. */
  984. #define BBP_R3_SMART_MODE FIELD8(0x01)
  985. /*
  986. * R4: RX antenna control
  987. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  988. */
  989. /*
  990. * ANTENNA_CONTROL semantics (guessed):
  991. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  992. * 0x2: Hardware diversity.
  993. */
  994. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  995. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  996. /*
  997. * R77
  998. */
  999. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  1000. /*
  1001. * RF registers
  1002. */
  1003. /*
  1004. * RF 3
  1005. */
  1006. #define RF3_TXPOWER FIELD32(0x00003e00)
  1007. /*
  1008. * RF 4
  1009. */
  1010. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  1011. /*
  1012. * EEPROM content.
  1013. * The wordsize of the EEPROM is 16 bits.
  1014. */
  1015. /*
  1016. * HW MAC address.
  1017. */
  1018. #define EEPROM_MAC_ADDR_0 0x0002
  1019. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1020. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1021. #define EEPROM_MAC_ADDR1 0x0003
  1022. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1023. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1024. #define EEPROM_MAC_ADDR_2 0x0004
  1025. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1026. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1027. /*
  1028. * EEPROM antenna.
  1029. * ANTENNA_NUM: Number of antenna's.
  1030. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1031. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1032. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1033. * DYN_TXAGC: Dynamic TX AGC control.
  1034. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1035. * RF_TYPE: Rf_type of this adapter.
  1036. */
  1037. #define EEPROM_ANTENNA 0x0010
  1038. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1039. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1040. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1041. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1042. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1043. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1044. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1045. /*
  1046. * EEPROM NIC config.
  1047. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1048. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1049. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1050. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1051. */
  1052. #define EEPROM_NIC 0x0011
  1053. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1054. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1055. #define EEPROM_NIC_RX_FIXED FIELD16(0x0004)
  1056. #define EEPROM_NIC_TX_FIXED FIELD16(0x0008)
  1057. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1058. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1059. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1060. /*
  1061. * EEPROM geography.
  1062. * GEO_A: Default geographical setting for 5GHz band
  1063. * GEO: Default geographical setting.
  1064. */
  1065. #define EEPROM_GEOGRAPHY 0x0012
  1066. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1067. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1068. /*
  1069. * EEPROM BBP.
  1070. */
  1071. #define EEPROM_BBP_START 0x0013
  1072. #define EEPROM_BBP_SIZE 16
  1073. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1074. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1075. /*
  1076. * EEPROM TXPOWER 802.11G
  1077. */
  1078. #define EEPROM_TXPOWER_G_START 0x0023
  1079. #define EEPROM_TXPOWER_G_SIZE 7
  1080. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1081. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1082. /*
  1083. * EEPROM Frequency
  1084. */
  1085. #define EEPROM_FREQ 0x002f
  1086. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1087. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1088. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1089. /*
  1090. * EEPROM LED.
  1091. * POLARITY_RDY_G: Polarity RDY_G setting.
  1092. * POLARITY_RDY_A: Polarity RDY_A setting.
  1093. * POLARITY_ACT: Polarity ACT setting.
  1094. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1095. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1096. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1097. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1098. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1099. * LED_MODE: Led mode.
  1100. */
  1101. #define EEPROM_LED 0x0030
  1102. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1103. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1104. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1105. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1106. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1107. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1108. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1109. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1110. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1111. /*
  1112. * EEPROM TXPOWER 802.11A
  1113. */
  1114. #define EEPROM_TXPOWER_A_START 0x0031
  1115. #define EEPROM_TXPOWER_A_SIZE 12
  1116. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1117. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1118. /*
  1119. * EEPROM RSSI offset 802.11BG
  1120. */
  1121. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1122. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1123. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1124. /*
  1125. * EEPROM RSSI offset 802.11A
  1126. */
  1127. #define EEPROM_RSSI_OFFSET_A 0x004e
  1128. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1129. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1130. /*
  1131. * MCU mailbox commands.
  1132. */
  1133. #define MCU_SLEEP 0x30
  1134. #define MCU_WAKEUP 0x31
  1135. #define MCU_LED 0x50
  1136. #define MCU_LED_STRENGTH 0x52
  1137. /*
  1138. * DMA descriptor defines.
  1139. */
  1140. #define TXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1141. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  1142. #define RXD_DESC_SIZE ( 16 * sizeof(__le32) )
  1143. /*
  1144. * TX descriptor format for TX, PRIO and Beacon Ring.
  1145. */
  1146. /*
  1147. * Word0
  1148. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1149. * KEY_TABLE: Use per-client pairwise KEY table.
  1150. * KEY_INDEX:
  1151. * Key index (0~31) to the pairwise KEY table.
  1152. * 0~3 to shared KEY table 0 (BSS0).
  1153. * 4~7 to shared KEY table 1 (BSS1).
  1154. * 8~11 to shared KEY table 2 (BSS2).
  1155. * 12~15 to shared KEY table 3 (BSS3).
  1156. * BURST: Next frame belongs to same "burst" event.
  1157. */
  1158. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1159. #define TXD_W0_VALID FIELD32(0x00000002)
  1160. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1161. #define TXD_W0_ACK FIELD32(0x00000008)
  1162. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1163. #define TXD_W0_OFDM FIELD32(0x00000020)
  1164. #define TXD_W0_IFS FIELD32(0x00000040)
  1165. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1166. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1167. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1168. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1169. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1170. #define TXD_W0_BURST FIELD32(0x10000000)
  1171. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1172. /*
  1173. * Word1
  1174. * HOST_Q_ID: EDCA/HCCA queue ID.
  1175. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1176. * BUFFER_COUNT: Number of buffers in this TXD.
  1177. */
  1178. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1179. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1180. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1181. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1182. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1183. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1184. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1185. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1186. /*
  1187. * Word2: PLCP information
  1188. */
  1189. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1190. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1191. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1192. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1193. /*
  1194. * Word3
  1195. */
  1196. #define TXD_W3_IV FIELD32(0xffffffff)
  1197. /*
  1198. * Word4
  1199. */
  1200. #define TXD_W4_EIV FIELD32(0xffffffff)
  1201. /*
  1202. * Word5
  1203. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1204. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1205. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1206. * WAITING_DMA_DONE_INT: TXD been filled with data
  1207. * and waiting for TxDoneISR housekeeping.
  1208. */
  1209. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1210. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1211. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1212. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1213. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1214. /*
  1215. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1216. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1217. * behavior of this frame.
  1218. * The following fields are not used by MAC block.
  1219. * They are used by DMA block and HOST driver only.
  1220. * Once a frame has been DMA to ASIC, all the following fields are useless
  1221. * to ASIC.
  1222. */
  1223. /*
  1224. * Word6-10: Buffer physical address
  1225. */
  1226. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1227. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1228. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1229. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1230. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1231. /*
  1232. * Word11-13: Buffer length
  1233. */
  1234. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1235. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1236. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1237. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1238. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1239. /*
  1240. * Word14
  1241. */
  1242. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1243. /*
  1244. * Word15
  1245. */
  1246. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1247. /*
  1248. * RX descriptor format for RX Ring.
  1249. */
  1250. /*
  1251. * Word0
  1252. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1253. * KEY_INDEX: Decryption key actually used.
  1254. */
  1255. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1256. #define RXD_W0_DROP FIELD32(0x00000002)
  1257. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1258. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1259. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1260. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1261. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1262. #define RXD_W0_OFDM FIELD32(0x00000080)
  1263. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1264. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1265. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1266. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1267. /*
  1268. * Word1
  1269. * SIGNAL: RX raw data rate reported by BBP.
  1270. */
  1271. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1272. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1273. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1274. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1275. /*
  1276. * Word2
  1277. * IV: Received IV of originally encrypted.
  1278. */
  1279. #define RXD_W2_IV FIELD32(0xffffffff)
  1280. /*
  1281. * Word3
  1282. * EIV: Received EIV of originally encrypted.
  1283. */
  1284. #define RXD_W3_EIV FIELD32(0xffffffff)
  1285. /*
  1286. * Word4
  1287. * ICV: Received ICV of originally encrypted.
  1288. * NOTE: This is a guess, the official definition is "reserved"
  1289. */
  1290. #define RXD_W4_ICV FIELD32(0xffffffff)
  1291. /*
  1292. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1293. * and passed to the HOST driver.
  1294. * The following fields are for DMA block and HOST usage only.
  1295. * Can't be touched by ASIC MAC block.
  1296. */
  1297. /*
  1298. * Word5
  1299. */
  1300. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1301. /*
  1302. * Word6-15: Reserved
  1303. */
  1304. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1305. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1306. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1307. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1308. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1309. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1310. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1311. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1312. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1313. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1314. /*
  1315. * Macros for converting txpower from EEPROM to mac80211 value
  1316. * and from mac80211 value to register value.
  1317. */
  1318. #define MIN_TXPOWER 0
  1319. #define MAX_TXPOWER 31
  1320. #define DEFAULT_TXPOWER 24
  1321. #define TXPOWER_FROM_DEV(__txpower) \
  1322. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1323. #define TXPOWER_TO_DEV(__txpower) \
  1324. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  1325. #endif /* RT61PCI_H */