p54spi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Copyright (C) 2008 Christian Lamparter <chunkeey@web.de>
  3. * Copyright 2008 Johannes Berg <johannes@sipsolutions.net>
  4. *
  5. * This driver is a port from stlc45xx:
  6. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/firmware.h>
  26. #include <linux/delay.h>
  27. #include <linux/irq.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/gpio.h>
  31. #include <linux/slab.h>
  32. #include "p54spi.h"
  33. #include "p54.h"
  34. #include "lmac.h"
  35. #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
  36. #include "p54spi_eeprom.h"
  37. #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
  38. MODULE_FIRMWARE("3826.arm");
  39. /*
  40. * gpios should be handled in board files and provided via platform data,
  41. * but because it's currently impossible for p54spi to have a header file
  42. * in include/linux, let's use module paramaters for now
  43. */
  44. static int p54spi_gpio_power = 97;
  45. module_param(p54spi_gpio_power, int, 0444);
  46. MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
  47. static int p54spi_gpio_irq = 87;
  48. module_param(p54spi_gpio_irq, int, 0444);
  49. MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
  50. static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
  51. void *buf, size_t len)
  52. {
  53. struct spi_transfer t[2];
  54. struct spi_message m;
  55. __le16 addr;
  56. /* We first push the address */
  57. addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
  58. spi_message_init(&m);
  59. memset(t, 0, sizeof(t));
  60. t[0].tx_buf = &addr;
  61. t[0].len = sizeof(addr);
  62. spi_message_add_tail(&t[0], &m);
  63. t[1].rx_buf = buf;
  64. t[1].len = len;
  65. spi_message_add_tail(&t[1], &m);
  66. spi_sync(priv->spi, &m);
  67. }
  68. static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
  69. const void *buf, size_t len)
  70. {
  71. struct spi_transfer t[3];
  72. struct spi_message m;
  73. __le16 addr;
  74. /* We first push the address */
  75. addr = cpu_to_le16(address << 8);
  76. spi_message_init(&m);
  77. memset(t, 0, sizeof(t));
  78. t[0].tx_buf = &addr;
  79. t[0].len = sizeof(addr);
  80. spi_message_add_tail(&t[0], &m);
  81. t[1].tx_buf = buf;
  82. t[1].len = len & ~1;
  83. spi_message_add_tail(&t[1], &m);
  84. if (len % 2) {
  85. __le16 last_word;
  86. last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
  87. t[2].tx_buf = &last_word;
  88. t[2].len = sizeof(last_word);
  89. spi_message_add_tail(&t[2], &m);
  90. }
  91. spi_sync(priv->spi, &m);
  92. }
  93. static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
  94. {
  95. __le32 val;
  96. p54spi_spi_read(priv, addr, &val, sizeof(val));
  97. return le32_to_cpu(val);
  98. }
  99. static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
  100. {
  101. p54spi_spi_write(priv, addr, &val, sizeof(val));
  102. }
  103. static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
  104. {
  105. p54spi_spi_write(priv, addr, &val, sizeof(val));
  106. }
  107. static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, u32 bits)
  108. {
  109. int i;
  110. for (i = 0; i < 2000; i++) {
  111. u32 buffer = p54spi_read32(priv, reg);
  112. if ((buffer & bits) == bits)
  113. return 1;
  114. }
  115. return 0;
  116. }
  117. static int p54spi_spi_write_dma(struct p54s_priv *priv, __le32 base,
  118. const void *buf, size_t len)
  119. {
  120. if (!p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL, HOST_ALLOWED)) {
  121. dev_err(&priv->spi->dev, "spi_write_dma not allowed "
  122. "to DMA write.\n");
  123. return -EAGAIN;
  124. }
  125. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
  126. cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
  127. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN, cpu_to_le16(len));
  128. p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE, base);
  129. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, buf, len);
  130. return 0;
  131. }
  132. static int p54spi_request_firmware(struct ieee80211_hw *dev)
  133. {
  134. struct p54s_priv *priv = dev->priv;
  135. int ret;
  136. /* FIXME: should driver use it's own struct device? */
  137. ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
  138. if (ret < 0) {
  139. dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
  140. return ret;
  141. }
  142. ret = p54_parse_firmware(dev, priv->firmware);
  143. if (ret) {
  144. release_firmware(priv->firmware);
  145. return ret;
  146. }
  147. return 0;
  148. }
  149. static int p54spi_request_eeprom(struct ieee80211_hw *dev)
  150. {
  151. struct p54s_priv *priv = dev->priv;
  152. const struct firmware *eeprom;
  153. int ret;
  154. /*
  155. * allow users to customize their eeprom.
  156. */
  157. ret = request_firmware(&eeprom, "3826.eeprom", &priv->spi->dev);
  158. if (ret < 0) {
  159. #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
  160. dev_info(&priv->spi->dev, "loading default eeprom...\n");
  161. ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
  162. sizeof(p54spi_eeprom));
  163. #else
  164. dev_err(&priv->spi->dev, "Failed to request user eeprom\n");
  165. #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
  166. } else {
  167. dev_info(&priv->spi->dev, "loading user eeprom...\n");
  168. ret = p54_parse_eeprom(dev, (void *) eeprom->data,
  169. (int)eeprom->size);
  170. release_firmware(eeprom);
  171. }
  172. return ret;
  173. }
  174. static int p54spi_upload_firmware(struct ieee80211_hw *dev)
  175. {
  176. struct p54s_priv *priv = dev->priv;
  177. unsigned long fw_len, _fw_len;
  178. unsigned int offset = 0;
  179. int err = 0;
  180. u8 *fw;
  181. fw_len = priv->firmware->size;
  182. fw = kmemdup(priv->firmware->data, fw_len, GFP_KERNEL);
  183. if (!fw)
  184. return -ENOMEM;
  185. /* stop the device */
  186. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  187. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  188. SPI_CTRL_STAT_START_HALTED));
  189. msleep(TARGET_BOOT_SLEEP);
  190. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  191. SPI_CTRL_STAT_HOST_OVERRIDE |
  192. SPI_CTRL_STAT_START_HALTED));
  193. msleep(TARGET_BOOT_SLEEP);
  194. while (fw_len > 0) {
  195. _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
  196. err = p54spi_spi_write_dma(priv, cpu_to_le32(
  197. ISL38XX_DEV_FIRMWARE_ADDR + offset),
  198. (fw + offset), _fw_len);
  199. if (err < 0)
  200. goto out;
  201. fw_len -= _fw_len;
  202. offset += _fw_len;
  203. }
  204. BUG_ON(fw_len != 0);
  205. /* enable host interrupts */
  206. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
  207. cpu_to_le32(SPI_HOST_INTS_DEFAULT));
  208. /* boot the device */
  209. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  210. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  211. SPI_CTRL_STAT_RAM_BOOT));
  212. msleep(TARGET_BOOT_SLEEP);
  213. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  214. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
  215. msleep(TARGET_BOOT_SLEEP);
  216. out:
  217. kfree(fw);
  218. return err;
  219. }
  220. static void p54spi_power_off(struct p54s_priv *priv)
  221. {
  222. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  223. gpio_set_value(p54spi_gpio_power, 0);
  224. }
  225. static void p54spi_power_on(struct p54s_priv *priv)
  226. {
  227. gpio_set_value(p54spi_gpio_power, 1);
  228. enable_irq(gpio_to_irq(p54spi_gpio_irq));
  229. /*
  230. * need to wait a while before device can be accessed, the length
  231. * is just a guess
  232. */
  233. msleep(10);
  234. }
  235. static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
  236. {
  237. p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
  238. }
  239. static int p54spi_wakeup(struct p54s_priv *priv)
  240. {
  241. /* wake the chip */
  242. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  243. cpu_to_le32(SPI_TARGET_INT_WAKEUP));
  244. /* And wait for the READY interrupt */
  245. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  246. SPI_HOST_INT_READY)) {
  247. dev_err(&priv->spi->dev, "INT_READY timeout\n");
  248. return -EBUSY;
  249. }
  250. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  251. return 0;
  252. }
  253. static inline void p54spi_sleep(struct p54s_priv *priv)
  254. {
  255. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  256. cpu_to_le32(SPI_TARGET_INT_SLEEP));
  257. }
  258. static void p54spi_int_ready(struct p54s_priv *priv)
  259. {
  260. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
  261. SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
  262. switch (priv->fw_state) {
  263. case FW_STATE_BOOTING:
  264. priv->fw_state = FW_STATE_READY;
  265. complete(&priv->fw_comp);
  266. break;
  267. case FW_STATE_RESETTING:
  268. priv->fw_state = FW_STATE_READY;
  269. /* TODO: reinitialize state */
  270. break;
  271. default:
  272. break;
  273. }
  274. }
  275. static int p54spi_rx(struct p54s_priv *priv)
  276. {
  277. struct sk_buff *skb;
  278. u16 len;
  279. u16 rx_head[2];
  280. #define READAHEAD_SZ (sizeof(rx_head)-sizeof(u16))
  281. if (p54spi_wakeup(priv) < 0)
  282. return -EBUSY;
  283. /* Read data size and first data word in one SPI transaction
  284. * This is workaround for firmware/DMA bug,
  285. * when first data word gets lost under high load.
  286. */
  287. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, rx_head, sizeof(rx_head));
  288. len = rx_head[0];
  289. if (len == 0) {
  290. p54spi_sleep(priv);
  291. dev_err(&priv->spi->dev, "rx request of zero bytes\n");
  292. return 0;
  293. }
  294. /* Firmware may insert up to 4 padding bytes after the lmac header,
  295. * but it does not amend the size of SPI data transfer.
  296. * Such packets has correct data size in header, thus referencing
  297. * past the end of allocated skb. Reserve extra 4 bytes for this case */
  298. skb = dev_alloc_skb(len + 4);
  299. if (!skb) {
  300. p54spi_sleep(priv);
  301. dev_err(&priv->spi->dev, "could not alloc skb");
  302. return -ENOMEM;
  303. }
  304. if (len <= READAHEAD_SZ) {
  305. memcpy(skb_put(skb, len), rx_head + 1, len);
  306. } else {
  307. memcpy(skb_put(skb, READAHEAD_SZ), rx_head + 1, READAHEAD_SZ);
  308. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA,
  309. skb_put(skb, len - READAHEAD_SZ),
  310. len - READAHEAD_SZ);
  311. }
  312. p54spi_sleep(priv);
  313. /* Put additional bytes to compensate for the possible
  314. * alignment-caused truncation */
  315. skb_put(skb, 4);
  316. if (p54_rx(priv->hw, skb) == 0)
  317. dev_kfree_skb(skb);
  318. return 0;
  319. }
  320. static irqreturn_t p54spi_interrupt(int irq, void *config)
  321. {
  322. struct spi_device *spi = config;
  323. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  324. ieee80211_queue_work(priv->hw, &priv->work);
  325. return IRQ_HANDLED;
  326. }
  327. static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
  328. {
  329. struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
  330. int ret = 0;
  331. if (p54spi_wakeup(priv) < 0)
  332. return -EBUSY;
  333. ret = p54spi_spi_write_dma(priv, hdr->req_id, skb->data, skb->len);
  334. if (ret < 0)
  335. goto out;
  336. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  337. SPI_HOST_INT_WR_READY)) {
  338. dev_err(&priv->spi->dev, "WR_READY timeout\n");
  339. ret = -EAGAIN;
  340. goto out;
  341. }
  342. p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
  343. if (FREE_AFTER_TX(skb))
  344. p54_free_skb(priv->hw, skb);
  345. out:
  346. p54spi_sleep(priv);
  347. return ret;
  348. }
  349. static int p54spi_wq_tx(struct p54s_priv *priv)
  350. {
  351. struct p54s_tx_info *entry;
  352. struct sk_buff *skb;
  353. struct ieee80211_tx_info *info;
  354. struct p54_tx_info *minfo;
  355. struct p54s_tx_info *dinfo;
  356. unsigned long flags;
  357. int ret = 0;
  358. spin_lock_irqsave(&priv->tx_lock, flags);
  359. while (!list_empty(&priv->tx_pending)) {
  360. entry = list_entry(priv->tx_pending.next,
  361. struct p54s_tx_info, tx_list);
  362. list_del_init(&entry->tx_list);
  363. spin_unlock_irqrestore(&priv->tx_lock, flags);
  364. dinfo = container_of((void *) entry, struct p54s_tx_info,
  365. tx_list);
  366. minfo = container_of((void *) dinfo, struct p54_tx_info,
  367. data);
  368. info = container_of((void *) minfo, struct ieee80211_tx_info,
  369. rate_driver_data);
  370. skb = container_of((void *) info, struct sk_buff, cb);
  371. ret = p54spi_tx_frame(priv, skb);
  372. if (ret < 0) {
  373. p54_free_skb(priv->hw, skb);
  374. return ret;
  375. }
  376. spin_lock_irqsave(&priv->tx_lock, flags);
  377. }
  378. spin_unlock_irqrestore(&priv->tx_lock, flags);
  379. return ret;
  380. }
  381. static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  382. {
  383. struct p54s_priv *priv = dev->priv;
  384. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  385. struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
  386. struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
  387. unsigned long flags;
  388. BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
  389. spin_lock_irqsave(&priv->tx_lock, flags);
  390. list_add_tail(&di->tx_list, &priv->tx_pending);
  391. spin_unlock_irqrestore(&priv->tx_lock, flags);
  392. ieee80211_queue_work(priv->hw, &priv->work);
  393. }
  394. static void p54spi_work(struct work_struct *work)
  395. {
  396. struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
  397. u32 ints;
  398. int ret;
  399. mutex_lock(&priv->mutex);
  400. if (priv->fw_state == FW_STATE_OFF)
  401. goto out;
  402. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  403. if (ints & SPI_HOST_INT_READY) {
  404. p54spi_int_ready(priv);
  405. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  406. }
  407. if (priv->fw_state != FW_STATE_READY)
  408. goto out;
  409. if (ints & SPI_HOST_INT_UPDATE) {
  410. p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
  411. ret = p54spi_rx(priv);
  412. if (ret < 0)
  413. goto out;
  414. }
  415. if (ints & SPI_HOST_INT_SW_UPDATE) {
  416. p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
  417. ret = p54spi_rx(priv);
  418. if (ret < 0)
  419. goto out;
  420. }
  421. ret = p54spi_wq_tx(priv);
  422. out:
  423. mutex_unlock(&priv->mutex);
  424. }
  425. static int p54spi_op_start(struct ieee80211_hw *dev)
  426. {
  427. struct p54s_priv *priv = dev->priv;
  428. unsigned long timeout;
  429. int ret = 0;
  430. if (mutex_lock_interruptible(&priv->mutex)) {
  431. ret = -EINTR;
  432. goto out;
  433. }
  434. priv->fw_state = FW_STATE_BOOTING;
  435. p54spi_power_on(priv);
  436. ret = p54spi_upload_firmware(dev);
  437. if (ret < 0) {
  438. p54spi_power_off(priv);
  439. goto out_unlock;
  440. }
  441. mutex_unlock(&priv->mutex);
  442. timeout = msecs_to_jiffies(2000);
  443. timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
  444. timeout);
  445. if (!timeout) {
  446. dev_err(&priv->spi->dev, "firmware boot failed");
  447. p54spi_power_off(priv);
  448. ret = -1;
  449. goto out;
  450. }
  451. if (mutex_lock_interruptible(&priv->mutex)) {
  452. ret = -EINTR;
  453. p54spi_power_off(priv);
  454. goto out;
  455. }
  456. WARN_ON(priv->fw_state != FW_STATE_READY);
  457. out_unlock:
  458. mutex_unlock(&priv->mutex);
  459. out:
  460. return ret;
  461. }
  462. static void p54spi_op_stop(struct ieee80211_hw *dev)
  463. {
  464. struct p54s_priv *priv = dev->priv;
  465. unsigned long flags;
  466. mutex_lock(&priv->mutex);
  467. WARN_ON(priv->fw_state != FW_STATE_READY);
  468. p54spi_power_off(priv);
  469. spin_lock_irqsave(&priv->tx_lock, flags);
  470. INIT_LIST_HEAD(&priv->tx_pending);
  471. spin_unlock_irqrestore(&priv->tx_lock, flags);
  472. priv->fw_state = FW_STATE_OFF;
  473. mutex_unlock(&priv->mutex);
  474. cancel_work_sync(&priv->work);
  475. }
  476. static int __devinit p54spi_probe(struct spi_device *spi)
  477. {
  478. struct p54s_priv *priv = NULL;
  479. struct ieee80211_hw *hw;
  480. int ret = -EINVAL;
  481. hw = p54_init_common(sizeof(*priv));
  482. if (!hw) {
  483. dev_err(&spi->dev, "could not alloc ieee80211_hw");
  484. return -ENOMEM;
  485. }
  486. priv = hw->priv;
  487. priv->hw = hw;
  488. dev_set_drvdata(&spi->dev, priv);
  489. priv->spi = spi;
  490. spi->bits_per_word = 16;
  491. spi->max_speed_hz = 24000000;
  492. ret = spi_setup(spi);
  493. if (ret < 0) {
  494. dev_err(&priv->spi->dev, "spi_setup failed");
  495. goto err_free;
  496. }
  497. ret = gpio_request(p54spi_gpio_power, "p54spi power");
  498. if (ret < 0) {
  499. dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
  500. goto err_free;
  501. }
  502. ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
  503. if (ret < 0) {
  504. dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
  505. goto err_free_gpio_power;
  506. }
  507. gpio_direction_output(p54spi_gpio_power, 0);
  508. gpio_direction_input(p54spi_gpio_irq);
  509. ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
  510. p54spi_interrupt, IRQF_DISABLED, "p54spi",
  511. priv->spi);
  512. if (ret < 0) {
  513. dev_err(&priv->spi->dev, "request_irq() failed");
  514. goto err_free_gpio_irq;
  515. }
  516. irq_set_irq_type(gpio_to_irq(p54spi_gpio_irq), IRQ_TYPE_EDGE_RISING);
  517. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  518. INIT_WORK(&priv->work, p54spi_work);
  519. init_completion(&priv->fw_comp);
  520. INIT_LIST_HEAD(&priv->tx_pending);
  521. mutex_init(&priv->mutex);
  522. spin_lock_init(&priv->tx_lock);
  523. SET_IEEE80211_DEV(hw, &spi->dev);
  524. priv->common.open = p54spi_op_start;
  525. priv->common.stop = p54spi_op_stop;
  526. priv->common.tx = p54spi_op_tx;
  527. ret = p54spi_request_firmware(hw);
  528. if (ret < 0)
  529. goto err_free_common;
  530. ret = p54spi_request_eeprom(hw);
  531. if (ret)
  532. goto err_free_common;
  533. ret = p54_register_common(hw, &priv->spi->dev);
  534. if (ret)
  535. goto err_free_common;
  536. return 0;
  537. err_free_common:
  538. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  539. err_free_gpio_irq:
  540. gpio_free(p54spi_gpio_irq);
  541. err_free_gpio_power:
  542. gpio_free(p54spi_gpio_power);
  543. err_free:
  544. p54_free_common(priv->hw);
  545. return ret;
  546. }
  547. static int __devexit p54spi_remove(struct spi_device *spi)
  548. {
  549. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  550. p54_unregister_common(priv->hw);
  551. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  552. gpio_free(p54spi_gpio_power);
  553. gpio_free(p54spi_gpio_irq);
  554. release_firmware(priv->firmware);
  555. mutex_destroy(&priv->mutex);
  556. p54_free_common(priv->hw);
  557. return 0;
  558. }
  559. static struct spi_driver p54spi_driver = {
  560. .driver = {
  561. .name = "p54spi",
  562. .owner = THIS_MODULE,
  563. },
  564. .probe = p54spi_probe,
  565. .remove = __devexit_p(p54spi_remove),
  566. };
  567. static int __init p54spi_init(void)
  568. {
  569. int ret;
  570. ret = spi_register_driver(&p54spi_driver);
  571. if (ret < 0) {
  572. printk(KERN_ERR "failed to register SPI driver: %d", ret);
  573. goto out;
  574. }
  575. out:
  576. return ret;
  577. }
  578. static void __exit p54spi_exit(void)
  579. {
  580. spi_unregister_driver(&p54spi_driver);
  581. }
  582. module_init(p54spi_init);
  583. module_exit(p54spi_exit);
  584. MODULE_LICENSE("GPL");
  585. MODULE_AUTHOR("Christian Lamparter <chunkeey@web.de>");
  586. MODULE_ALIAS("spi:cx3110x");
  587. MODULE_ALIAS("spi:p54spi");
  588. MODULE_ALIAS("spi:stlc45xx");