pcie.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956
  1. /*
  2. * Marvell Wireless LAN device driver: PCIE specific handling
  3. *
  4. * Copyright (C) 2011, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #include <linux/firmware.h>
  20. #include "decl.h"
  21. #include "ioctl.h"
  22. #include "util.h"
  23. #include "fw.h"
  24. #include "main.h"
  25. #include "wmm.h"
  26. #include "11n.h"
  27. #include "pcie.h"
  28. #define PCIE_VERSION "1.0"
  29. #define DRV_NAME "Marvell mwifiex PCIe"
  30. static u8 user_rmmod;
  31. static struct mwifiex_if_ops pcie_ops;
  32. static struct semaphore add_remove_card_sem;
  33. static int mwifiex_pcie_enable_host_int(struct mwifiex_adapter *adapter);
  34. static int mwifiex_pcie_resume(struct pci_dev *pdev);
  35. /*
  36. * This function is called after skb allocation to update
  37. * "skb->cb" with physical address of data pointer.
  38. */
  39. static phys_addr_t *mwifiex_update_sk_buff_pa(struct sk_buff *skb)
  40. {
  41. phys_addr_t *buf_pa = MWIFIEX_SKB_PACB(skb);
  42. *buf_pa = (phys_addr_t)virt_to_phys(skb->data);
  43. return buf_pa;
  44. }
  45. /*
  46. * This function reads sleep cookie and checks if FW is ready
  47. */
  48. static bool mwifiex_pcie_ok_to_access_hw(struct mwifiex_adapter *adapter)
  49. {
  50. u32 *cookie_addr;
  51. struct pcie_service_card *card = adapter->card;
  52. if (card->sleep_cookie) {
  53. cookie_addr = (u32 *)card->sleep_cookie->data;
  54. dev_dbg(adapter->dev, "info: ACCESS_HW: sleep cookie=0x%x\n",
  55. *cookie_addr);
  56. if (*cookie_addr == FW_AWAKE_COOKIE)
  57. return true;
  58. }
  59. return false;
  60. }
  61. /*
  62. * This function probes an mwifiex device and registers it. It allocates
  63. * the card structure, enables PCIE function number and initiates the
  64. * device registration and initialization procedure by adding a logical
  65. * interface.
  66. */
  67. static int mwifiex_pcie_probe(struct pci_dev *pdev,
  68. const struct pci_device_id *ent)
  69. {
  70. struct pcie_service_card *card;
  71. pr_debug("info: vendor=0x%4.04X device=0x%4.04X rev=%d\n",
  72. pdev->vendor, pdev->device, pdev->revision);
  73. card = kzalloc(sizeof(struct pcie_service_card), GFP_KERNEL);
  74. if (!card)
  75. return -ENOMEM;
  76. card->dev = pdev;
  77. if (mwifiex_add_card(card, &add_remove_card_sem, &pcie_ops,
  78. MWIFIEX_PCIE)) {
  79. pr_err("%s failed\n", __func__);
  80. kfree(card);
  81. return -1;
  82. }
  83. return 0;
  84. }
  85. /*
  86. * This function removes the interface and frees up the card structure.
  87. */
  88. static void mwifiex_pcie_remove(struct pci_dev *pdev)
  89. {
  90. struct pcie_service_card *card;
  91. struct mwifiex_adapter *adapter;
  92. struct mwifiex_private *priv;
  93. int i;
  94. card = pci_get_drvdata(pdev);
  95. if (!card)
  96. return;
  97. adapter = card->adapter;
  98. if (!adapter || !adapter->priv_num)
  99. return;
  100. if (user_rmmod) {
  101. #ifdef CONFIG_PM
  102. if (adapter->is_suspended)
  103. mwifiex_pcie_resume(pdev);
  104. #endif
  105. for (i = 0; i < adapter->priv_num; i++)
  106. if ((GET_BSS_ROLE(adapter->priv[i]) ==
  107. MWIFIEX_BSS_ROLE_STA) &&
  108. adapter->priv[i]->media_connected)
  109. mwifiex_deauthenticate(adapter->priv[i], NULL);
  110. priv = mwifiex_get_priv(adapter, MWIFIEX_BSS_ROLE_ANY);
  111. mwifiex_disable_auto_ds(priv);
  112. mwifiex_init_shutdown_fw(priv, MWIFIEX_FUNC_SHUTDOWN);
  113. }
  114. mwifiex_remove_card(card->adapter, &add_remove_card_sem);
  115. kfree(card);
  116. }
  117. /*
  118. * Kernel needs to suspend all functions separately. Therefore all
  119. * registered functions must have drivers with suspend and resume
  120. * methods. Failing that the kernel simply removes the whole card.
  121. *
  122. * If already not suspended, this function allocates and sends a host
  123. * sleep activate request to the firmware and turns off the traffic.
  124. */
  125. static int mwifiex_pcie_suspend(struct pci_dev *pdev, pm_message_t state)
  126. {
  127. struct mwifiex_adapter *adapter;
  128. struct pcie_service_card *card;
  129. int hs_actived, i;
  130. if (pdev) {
  131. card = (struct pcie_service_card *) pci_get_drvdata(pdev);
  132. if (!card || !card->adapter) {
  133. pr_err("Card or adapter structure is not valid\n");
  134. return 0;
  135. }
  136. } else {
  137. pr_err("PCIE device is not specified\n");
  138. return 0;
  139. }
  140. adapter = card->adapter;
  141. hs_actived = mwifiex_enable_hs(adapter);
  142. /* Indicate device suspended */
  143. adapter->is_suspended = true;
  144. for (i = 0; i < adapter->priv_num; i++)
  145. netif_carrier_off(adapter->priv[i]->netdev);
  146. return 0;
  147. }
  148. /*
  149. * Kernel needs to suspend all functions separately. Therefore all
  150. * registered functions must have drivers with suspend and resume
  151. * methods. Failing that the kernel simply removes the whole card.
  152. *
  153. * If already not resumed, this function turns on the traffic and
  154. * sends a host sleep cancel request to the firmware.
  155. */
  156. static int mwifiex_pcie_resume(struct pci_dev *pdev)
  157. {
  158. struct mwifiex_adapter *adapter;
  159. struct pcie_service_card *card;
  160. int i;
  161. if (pdev) {
  162. card = (struct pcie_service_card *) pci_get_drvdata(pdev);
  163. if (!card || !card->adapter) {
  164. pr_err("Card or adapter structure is not valid\n");
  165. return 0;
  166. }
  167. } else {
  168. pr_err("PCIE device is not specified\n");
  169. return 0;
  170. }
  171. adapter = card->adapter;
  172. if (!adapter->is_suspended) {
  173. dev_warn(adapter->dev, "Device already resumed\n");
  174. return 0;
  175. }
  176. adapter->is_suspended = false;
  177. for (i = 0; i < adapter->priv_num; i++)
  178. if (adapter->priv[i]->media_connected)
  179. netif_carrier_on(adapter->priv[i]->netdev);
  180. mwifiex_cancel_hs(mwifiex_get_priv(adapter, MWIFIEX_BSS_ROLE_STA),
  181. MWIFIEX_ASYNC_CMD);
  182. return 0;
  183. }
  184. #define PCIE_VENDOR_ID_MARVELL (0x11ab)
  185. #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30)
  186. static DEFINE_PCI_DEVICE_TABLE(mwifiex_ids) = {
  187. {
  188. PCIE_VENDOR_ID_MARVELL, PCIE_DEVICE_ID_MARVELL_88W8766P,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  190. },
  191. {},
  192. };
  193. MODULE_DEVICE_TABLE(pci, mwifiex_ids);
  194. /* PCI Device Driver */
  195. static struct pci_driver __refdata mwifiex_pcie = {
  196. .name = "mwifiex_pcie",
  197. .id_table = mwifiex_ids,
  198. .probe = mwifiex_pcie_probe,
  199. .remove = mwifiex_pcie_remove,
  200. #ifdef CONFIG_PM
  201. /* Power Management Hooks */
  202. .suspend = mwifiex_pcie_suspend,
  203. .resume = mwifiex_pcie_resume,
  204. #endif
  205. };
  206. /*
  207. * This function writes data into PCIE card register.
  208. */
  209. static int mwifiex_write_reg(struct mwifiex_adapter *adapter, int reg, u32 data)
  210. {
  211. struct pcie_service_card *card = adapter->card;
  212. iowrite32(data, card->pci_mmap1 + reg);
  213. return 0;
  214. }
  215. /*
  216. * This function reads data from PCIE card register.
  217. */
  218. static int mwifiex_read_reg(struct mwifiex_adapter *adapter, int reg, u32 *data)
  219. {
  220. struct pcie_service_card *card = adapter->card;
  221. *data = ioread32(card->pci_mmap1 + reg);
  222. return 0;
  223. }
  224. /*
  225. * This function wakes up the card.
  226. *
  227. * A host power up command is written to the card configuration
  228. * register to wake up the card.
  229. */
  230. static int mwifiex_pm_wakeup_card(struct mwifiex_adapter *adapter)
  231. {
  232. int i = 0;
  233. while (mwifiex_pcie_ok_to_access_hw(adapter)) {
  234. i++;
  235. usleep_range(10, 20);
  236. /* 50ms max wait */
  237. if (i == 5000)
  238. break;
  239. }
  240. dev_dbg(adapter->dev, "event: Wakeup device...\n");
  241. /* Enable interrupts or any chip access will wakeup device */
  242. if (mwifiex_write_reg(adapter, PCIE_HOST_INT_MASK, HOST_INTR_MASK)) {
  243. dev_warn(adapter->dev, "Enable host interrupt failed\n");
  244. return -1;
  245. }
  246. dev_dbg(adapter->dev, "PCIE wakeup: Setting PS_STATE_AWAKE\n");
  247. adapter->ps_state = PS_STATE_AWAKE;
  248. return 0;
  249. }
  250. /*
  251. * This function is called after the card has woken up.
  252. *
  253. * The card configuration register is reset.
  254. */
  255. static int mwifiex_pm_wakeup_card_complete(struct mwifiex_adapter *adapter)
  256. {
  257. dev_dbg(adapter->dev, "cmd: Wakeup device completed\n");
  258. return 0;
  259. }
  260. /*
  261. * This function disables the host interrupt.
  262. *
  263. * The host interrupt mask is read, the disable bit is reset and
  264. * written back to the card host interrupt mask register.
  265. */
  266. static int mwifiex_pcie_disable_host_int(struct mwifiex_adapter *adapter)
  267. {
  268. if (mwifiex_pcie_ok_to_access_hw(adapter)) {
  269. if (mwifiex_write_reg(adapter, PCIE_HOST_INT_MASK,
  270. 0x00000000)) {
  271. dev_warn(adapter->dev, "Disable host interrupt failed\n");
  272. return -1;
  273. }
  274. }
  275. return 0;
  276. }
  277. /*
  278. * This function enables the host interrupt.
  279. *
  280. * The host interrupt enable mask is written to the card
  281. * host interrupt mask register.
  282. */
  283. static int mwifiex_pcie_enable_host_int(struct mwifiex_adapter *adapter)
  284. {
  285. if (mwifiex_pcie_ok_to_access_hw(adapter)) {
  286. /* Simply write the mask to the register */
  287. if (mwifiex_write_reg(adapter, PCIE_HOST_INT_MASK,
  288. HOST_INTR_MASK)) {
  289. dev_warn(adapter->dev, "Enable host interrupt failed\n");
  290. return -1;
  291. }
  292. }
  293. return 0;
  294. }
  295. /*
  296. * This function creates buffer descriptor ring for TX
  297. */
  298. static int mwifiex_pcie_create_txbd_ring(struct mwifiex_adapter *adapter)
  299. {
  300. struct pcie_service_card *card = adapter->card;
  301. struct sk_buff *skb;
  302. int i;
  303. phys_addr_t *buf_pa;
  304. /*
  305. * driver maintaines the write pointer and firmware maintaines the read
  306. * pointer. The write pointer starts at 0 (zero) while the read pointer
  307. * starts at zero with rollover bit set
  308. */
  309. card->txbd_wrptr = 0;
  310. card->txbd_rdptr |= MWIFIEX_BD_FLAG_ROLLOVER_IND;
  311. /* allocate shared memory for the BD ring and divide the same in to
  312. several descriptors */
  313. card->txbd_ring_size = sizeof(struct mwifiex_pcie_buf_desc) *
  314. MWIFIEX_MAX_TXRX_BD;
  315. dev_dbg(adapter->dev, "info: txbd_ring: Allocating %d bytes\n",
  316. card->txbd_ring_size);
  317. card->txbd_ring_vbase = kzalloc(card->txbd_ring_size, GFP_KERNEL);
  318. if (!card->txbd_ring_vbase) {
  319. dev_err(adapter->dev, "Unable to alloc buffer for txbd ring\n");
  320. return -ENOMEM;
  321. }
  322. card->txbd_ring_pbase = virt_to_phys(card->txbd_ring_vbase);
  323. dev_dbg(adapter->dev,
  324. "info: txbd_ring - base: %p, pbase: %#x:%x, len: %x\n",
  325. card->txbd_ring_vbase, (u32)card->txbd_ring_pbase,
  326. (u32)((u64)card->txbd_ring_pbase >> 32), card->txbd_ring_size);
  327. for (i = 0; i < MWIFIEX_MAX_TXRX_BD; i++) {
  328. card->txbd_ring[i] = (struct mwifiex_pcie_buf_desc *)
  329. (card->txbd_ring_vbase +
  330. (sizeof(struct mwifiex_pcie_buf_desc)
  331. * i));
  332. /* Allocate buffer here so that firmware can DMA data from it */
  333. skb = dev_alloc_skb(MWIFIEX_RX_DATA_BUF_SIZE);
  334. if (!skb) {
  335. dev_err(adapter->dev, "Unable to allocate skb for TX ring.\n");
  336. kfree(card->txbd_ring_vbase);
  337. return -ENOMEM;
  338. }
  339. buf_pa = mwifiex_update_sk_buff_pa(skb);
  340. skb_put(skb, MWIFIEX_RX_DATA_BUF_SIZE);
  341. dev_dbg(adapter->dev, "info: TX ring: add new skb base: %p, "
  342. "buf_base: %p, buf_pbase: %#x:%x, buf_len: %#x\n",
  343. skb, skb->data, (u32)*buf_pa,
  344. (u32)(((u64)*buf_pa >> 32)), skb->len);
  345. card->tx_buf_list[i] = skb;
  346. card->txbd_ring[i]->paddr = *buf_pa;
  347. card->txbd_ring[i]->len = (u16)skb->len;
  348. card->txbd_ring[i]->flags = 0;
  349. }
  350. return 0;
  351. }
  352. static int mwifiex_pcie_delete_txbd_ring(struct mwifiex_adapter *adapter)
  353. {
  354. struct pcie_service_card *card = adapter->card;
  355. int i;
  356. for (i = 0; i < MWIFIEX_MAX_TXRX_BD; i++) {
  357. if (card->tx_buf_list[i])
  358. dev_kfree_skb_any(card->tx_buf_list[i]);
  359. card->tx_buf_list[i] = NULL;
  360. card->txbd_ring[i]->paddr = 0;
  361. card->txbd_ring[i]->len = 0;
  362. card->txbd_ring[i]->flags = 0;
  363. card->txbd_ring[i] = NULL;
  364. }
  365. kfree(card->txbd_ring_vbase);
  366. card->txbd_ring_size = 0;
  367. card->txbd_wrptr = 0;
  368. card->txbd_rdptr = 0 | MWIFIEX_BD_FLAG_ROLLOVER_IND;
  369. card->txbd_ring_vbase = NULL;
  370. return 0;
  371. }
  372. /*
  373. * This function creates buffer descriptor ring for RX
  374. */
  375. static int mwifiex_pcie_create_rxbd_ring(struct mwifiex_adapter *adapter)
  376. {
  377. struct pcie_service_card *card = adapter->card;
  378. struct sk_buff *skb;
  379. int i;
  380. phys_addr_t *buf_pa;
  381. /*
  382. * driver maintaines the read pointer and firmware maintaines the write
  383. * pointer. The write pointer starts at 0 (zero) while the read pointer
  384. * starts at zero with rollover bit set
  385. */
  386. card->rxbd_wrptr = 0;
  387. card->rxbd_rdptr |= MWIFIEX_BD_FLAG_ROLLOVER_IND;
  388. card->rxbd_ring_size = sizeof(struct mwifiex_pcie_buf_desc) *
  389. MWIFIEX_MAX_TXRX_BD;
  390. dev_dbg(adapter->dev, "info: rxbd_ring: Allocating %d bytes\n",
  391. card->rxbd_ring_size);
  392. card->rxbd_ring_vbase = kzalloc(card->rxbd_ring_size, GFP_KERNEL);
  393. if (!card->rxbd_ring_vbase) {
  394. dev_err(adapter->dev, "Unable to allocate buffer for "
  395. "rxbd_ring.\n");
  396. return -ENOMEM;
  397. }
  398. card->rxbd_ring_pbase = virt_to_phys(card->rxbd_ring_vbase);
  399. dev_dbg(adapter->dev,
  400. "info: rxbd_ring - base: %p, pbase: %#x:%x, len: %#x\n",
  401. card->rxbd_ring_vbase, (u32)card->rxbd_ring_pbase,
  402. (u32)((u64)card->rxbd_ring_pbase >> 32),
  403. card->rxbd_ring_size);
  404. for (i = 0; i < MWIFIEX_MAX_TXRX_BD; i++) {
  405. card->rxbd_ring[i] = (struct mwifiex_pcie_buf_desc *)
  406. (card->rxbd_ring_vbase +
  407. (sizeof(struct mwifiex_pcie_buf_desc)
  408. * i));
  409. /* Allocate skb here so that firmware can DMA data from it */
  410. skb = dev_alloc_skb(MWIFIEX_RX_DATA_BUF_SIZE);
  411. if (!skb) {
  412. dev_err(adapter->dev,
  413. "Unable to allocate skb for RX ring.\n");
  414. kfree(card->rxbd_ring_vbase);
  415. return -ENOMEM;
  416. }
  417. buf_pa = mwifiex_update_sk_buff_pa(skb);
  418. skb_put(skb, MWIFIEX_RX_DATA_BUF_SIZE);
  419. dev_dbg(adapter->dev, "info: RX ring: add new skb base: %p, "
  420. "buf_base: %p, buf_pbase: %#x:%x, buf_len: %#x\n",
  421. skb, skb->data, (u32)*buf_pa, (u32)((u64)*buf_pa >> 32),
  422. skb->len);
  423. card->rx_buf_list[i] = skb;
  424. card->rxbd_ring[i]->paddr = *buf_pa;
  425. card->rxbd_ring[i]->len = (u16)skb->len;
  426. card->rxbd_ring[i]->flags = 0;
  427. }
  428. return 0;
  429. }
  430. /*
  431. * This function deletes Buffer descriptor ring for RX
  432. */
  433. static int mwifiex_pcie_delete_rxbd_ring(struct mwifiex_adapter *adapter)
  434. {
  435. struct pcie_service_card *card = adapter->card;
  436. int i;
  437. for (i = 0; i < MWIFIEX_MAX_TXRX_BD; i++) {
  438. if (card->rx_buf_list[i])
  439. dev_kfree_skb_any(card->rx_buf_list[i]);
  440. card->rx_buf_list[i] = NULL;
  441. card->rxbd_ring[i]->paddr = 0;
  442. card->rxbd_ring[i]->len = 0;
  443. card->rxbd_ring[i]->flags = 0;
  444. card->rxbd_ring[i] = NULL;
  445. }
  446. kfree(card->rxbd_ring_vbase);
  447. card->rxbd_ring_size = 0;
  448. card->rxbd_wrptr = 0;
  449. card->rxbd_rdptr = 0 | MWIFIEX_BD_FLAG_ROLLOVER_IND;
  450. card->rxbd_ring_vbase = NULL;
  451. return 0;
  452. }
  453. /*
  454. * This function creates buffer descriptor ring for Events
  455. */
  456. static int mwifiex_pcie_create_evtbd_ring(struct mwifiex_adapter *adapter)
  457. {
  458. struct pcie_service_card *card = adapter->card;
  459. struct sk_buff *skb;
  460. int i;
  461. phys_addr_t *buf_pa;
  462. /*
  463. * driver maintaines the read pointer and firmware maintaines the write
  464. * pointer. The write pointer starts at 0 (zero) while the read pointer
  465. * starts at zero with rollover bit set
  466. */
  467. card->evtbd_wrptr = 0;
  468. card->evtbd_rdptr |= MWIFIEX_BD_FLAG_ROLLOVER_IND;
  469. card->evtbd_ring_size = sizeof(struct mwifiex_pcie_buf_desc) *
  470. MWIFIEX_MAX_EVT_BD;
  471. dev_dbg(adapter->dev, "info: evtbd_ring: Allocating %d bytes\n",
  472. card->evtbd_ring_size);
  473. card->evtbd_ring_vbase = kzalloc(card->evtbd_ring_size, GFP_KERNEL);
  474. if (!card->evtbd_ring_vbase) {
  475. dev_err(adapter->dev,
  476. "Unable to allocate buffer. Terminating download\n");
  477. return -ENOMEM;
  478. }
  479. card->evtbd_ring_pbase = virt_to_phys(card->evtbd_ring_vbase);
  480. dev_dbg(adapter->dev,
  481. "info: CMDRSP/EVT bd_ring - base: %p pbase: %#x:%x len: %#x\n",
  482. card->evtbd_ring_vbase, (u32)card->evtbd_ring_pbase,
  483. (u32)((u64)card->evtbd_ring_pbase >> 32),
  484. card->evtbd_ring_size);
  485. for (i = 0; i < MWIFIEX_MAX_EVT_BD; i++) {
  486. card->evtbd_ring[i] = (struct mwifiex_pcie_buf_desc *)
  487. (card->evtbd_ring_vbase +
  488. (sizeof(struct mwifiex_pcie_buf_desc)
  489. * i));
  490. /* Allocate skb here so that firmware can DMA data from it */
  491. skb = dev_alloc_skb(MAX_EVENT_SIZE);
  492. if (!skb) {
  493. dev_err(adapter->dev,
  494. "Unable to allocate skb for EVENT buf.\n");
  495. kfree(card->evtbd_ring_vbase);
  496. return -ENOMEM;
  497. }
  498. buf_pa = mwifiex_update_sk_buff_pa(skb);
  499. skb_put(skb, MAX_EVENT_SIZE);
  500. dev_dbg(adapter->dev, "info: Evt ring: add new skb. base: %p, "
  501. "buf_base: %p, buf_pbase: %#x:%x, buf_len: %#x\n",
  502. skb, skb->data, (u32)*buf_pa, (u32)((u64)*buf_pa >> 32),
  503. skb->len);
  504. card->evt_buf_list[i] = skb;
  505. card->evtbd_ring[i]->paddr = *buf_pa;
  506. card->evtbd_ring[i]->len = (u16)skb->len;
  507. card->evtbd_ring[i]->flags = 0;
  508. }
  509. return 0;
  510. }
  511. /*
  512. * This function deletes Buffer descriptor ring for Events
  513. */
  514. static int mwifiex_pcie_delete_evtbd_ring(struct mwifiex_adapter *adapter)
  515. {
  516. struct pcie_service_card *card = adapter->card;
  517. int i;
  518. for (i = 0; i < MWIFIEX_MAX_EVT_BD; i++) {
  519. if (card->evt_buf_list[i])
  520. dev_kfree_skb_any(card->evt_buf_list[i]);
  521. card->evt_buf_list[i] = NULL;
  522. card->evtbd_ring[i]->paddr = 0;
  523. card->evtbd_ring[i]->len = 0;
  524. card->evtbd_ring[i]->flags = 0;
  525. card->evtbd_ring[i] = NULL;
  526. }
  527. kfree(card->evtbd_ring_vbase);
  528. card->evtbd_wrptr = 0;
  529. card->evtbd_rdptr = 0 | MWIFIEX_BD_FLAG_ROLLOVER_IND;
  530. card->evtbd_ring_size = 0;
  531. card->evtbd_ring_vbase = NULL;
  532. return 0;
  533. }
  534. /*
  535. * This function allocates a buffer for CMDRSP
  536. */
  537. static int mwifiex_pcie_alloc_cmdrsp_buf(struct mwifiex_adapter *adapter)
  538. {
  539. struct pcie_service_card *card = adapter->card;
  540. struct sk_buff *skb;
  541. /* Allocate memory for receiving command response data */
  542. skb = dev_alloc_skb(MWIFIEX_UPLD_SIZE);
  543. if (!skb) {
  544. dev_err(adapter->dev,
  545. "Unable to allocate skb for command response data.\n");
  546. return -ENOMEM;
  547. }
  548. mwifiex_update_sk_buff_pa(skb);
  549. skb_put(skb, MWIFIEX_UPLD_SIZE);
  550. card->cmdrsp_buf = skb;
  551. skb = NULL;
  552. /* Allocate memory for sending command to firmware */
  553. skb = dev_alloc_skb(MWIFIEX_SIZE_OF_CMD_BUFFER);
  554. if (!skb) {
  555. dev_err(adapter->dev,
  556. "Unable to allocate skb for command data.\n");
  557. return -ENOMEM;
  558. }
  559. mwifiex_update_sk_buff_pa(skb);
  560. skb_put(skb, MWIFIEX_SIZE_OF_CMD_BUFFER);
  561. card->cmd_buf = skb;
  562. return 0;
  563. }
  564. /*
  565. * This function deletes a buffer for CMDRSP
  566. */
  567. static int mwifiex_pcie_delete_cmdrsp_buf(struct mwifiex_adapter *adapter)
  568. {
  569. struct pcie_service_card *card;
  570. if (!adapter)
  571. return 0;
  572. card = adapter->card;
  573. if (card && card->cmdrsp_buf)
  574. dev_kfree_skb_any(card->cmdrsp_buf);
  575. if (card && card->cmd_buf)
  576. dev_kfree_skb_any(card->cmd_buf);
  577. return 0;
  578. }
  579. /*
  580. * This function allocates a buffer for sleep cookie
  581. */
  582. static int mwifiex_pcie_alloc_sleep_cookie_buf(struct mwifiex_adapter *adapter)
  583. {
  584. struct sk_buff *skb;
  585. struct pcie_service_card *card = adapter->card;
  586. /* Allocate memory for sleep cookie */
  587. skb = dev_alloc_skb(sizeof(u32));
  588. if (!skb) {
  589. dev_err(adapter->dev,
  590. "Unable to allocate skb for sleep cookie!\n");
  591. return -ENOMEM;
  592. }
  593. mwifiex_update_sk_buff_pa(skb);
  594. skb_put(skb, sizeof(u32));
  595. /* Init val of Sleep Cookie */
  596. *(u32 *)skb->data = FW_AWAKE_COOKIE;
  597. dev_dbg(adapter->dev, "alloc_scook: sleep cookie=0x%x\n",
  598. *((u32 *)skb->data));
  599. /* Save the sleep cookie */
  600. card->sleep_cookie = skb;
  601. return 0;
  602. }
  603. /*
  604. * This function deletes buffer for sleep cookie
  605. */
  606. static int mwifiex_pcie_delete_sleep_cookie_buf(struct mwifiex_adapter *adapter)
  607. {
  608. struct pcie_service_card *card;
  609. if (!adapter)
  610. return 0;
  611. card = adapter->card;
  612. if (card && card->sleep_cookie) {
  613. dev_kfree_skb_any(card->sleep_cookie);
  614. card->sleep_cookie = NULL;
  615. }
  616. return 0;
  617. }
  618. /*
  619. * This function sends data buffer to device
  620. */
  621. static int
  622. mwifiex_pcie_send_data(struct mwifiex_adapter *adapter, struct sk_buff *skb)
  623. {
  624. struct pcie_service_card *card = adapter->card;
  625. u32 wrindx, rdptr;
  626. phys_addr_t *buf_pa;
  627. __le16 *tmp;
  628. if (!mwifiex_pcie_ok_to_access_hw(adapter))
  629. mwifiex_pm_wakeup_card(adapter);
  630. /* Read the TX ring read pointer set by firmware */
  631. if (mwifiex_read_reg(adapter, REG_TXBD_RDPTR, &rdptr)) {
  632. dev_err(adapter->dev,
  633. "SEND DATA: failed to read REG_TXBD_RDPTR\n");
  634. return -1;
  635. }
  636. wrindx = card->txbd_wrptr & MWIFIEX_TXBD_MASK;
  637. dev_dbg(adapter->dev, "info: SEND DATA: <Rd: %#x, Wr: %#x>\n", rdptr,
  638. card->txbd_wrptr);
  639. if (((card->txbd_wrptr & MWIFIEX_TXBD_MASK) !=
  640. (rdptr & MWIFIEX_TXBD_MASK)) ||
  641. ((card->txbd_wrptr & MWIFIEX_BD_FLAG_ROLLOVER_IND) !=
  642. (rdptr & MWIFIEX_BD_FLAG_ROLLOVER_IND))) {
  643. struct sk_buff *skb_data;
  644. u8 *payload;
  645. adapter->data_sent = true;
  646. skb_data = card->tx_buf_list[wrindx];
  647. memcpy(skb_data->data, skb->data, skb->len);
  648. payload = skb_data->data;
  649. tmp = (__le16 *)&payload[0];
  650. *tmp = cpu_to_le16((u16)skb->len);
  651. tmp = (__le16 *)&payload[2];
  652. *tmp = cpu_to_le16(MWIFIEX_TYPE_DATA);
  653. skb_put(skb_data, MWIFIEX_RX_DATA_BUF_SIZE - skb_data->len);
  654. skb_trim(skb_data, skb->len);
  655. buf_pa = MWIFIEX_SKB_PACB(skb_data);
  656. card->txbd_ring[wrindx]->paddr = *buf_pa;
  657. card->txbd_ring[wrindx]->len = (u16)skb_data->len;
  658. card->txbd_ring[wrindx]->flags = MWIFIEX_BD_FLAG_FIRST_DESC |
  659. MWIFIEX_BD_FLAG_LAST_DESC;
  660. if ((++card->txbd_wrptr & MWIFIEX_TXBD_MASK) ==
  661. MWIFIEX_MAX_TXRX_BD)
  662. card->txbd_wrptr = ((card->txbd_wrptr &
  663. MWIFIEX_BD_FLAG_ROLLOVER_IND) ^
  664. MWIFIEX_BD_FLAG_ROLLOVER_IND);
  665. /* Write the TX ring write pointer in to REG_TXBD_WRPTR */
  666. if (mwifiex_write_reg(adapter, REG_TXBD_WRPTR,
  667. card->txbd_wrptr)) {
  668. dev_err(adapter->dev,
  669. "SEND DATA: failed to write REG_TXBD_WRPTR\n");
  670. return 0;
  671. }
  672. /* Send the TX ready interrupt */
  673. if (mwifiex_write_reg(adapter, PCIE_CPU_INT_EVENT,
  674. CPU_INTR_DNLD_RDY)) {
  675. dev_err(adapter->dev,
  676. "SEND DATA: failed to assert door-bell intr\n");
  677. return -1;
  678. }
  679. dev_dbg(adapter->dev, "info: SEND DATA: Updated <Rd: %#x, Wr: "
  680. "%#x> and sent packet to firmware successfully\n",
  681. rdptr, card->txbd_wrptr);
  682. } else {
  683. dev_dbg(adapter->dev,
  684. "info: TX Ring full, can't send packets to fw\n");
  685. adapter->data_sent = true;
  686. /* Send the TX ready interrupt */
  687. if (mwifiex_write_reg(adapter, PCIE_CPU_INT_EVENT,
  688. CPU_INTR_DNLD_RDY))
  689. dev_err(adapter->dev,
  690. "SEND DATA: failed to assert door-bell intr\n");
  691. return -EBUSY;
  692. }
  693. return 0;
  694. }
  695. /*
  696. * This function handles received buffer ring and
  697. * dispatches packets to upper
  698. */
  699. static int mwifiex_pcie_process_recv_data(struct mwifiex_adapter *adapter)
  700. {
  701. struct pcie_service_card *card = adapter->card;
  702. u32 wrptr, rd_index;
  703. int ret = 0;
  704. struct sk_buff *skb_tmp = NULL;
  705. /* Read the RX ring Write pointer set by firmware */
  706. if (mwifiex_read_reg(adapter, REG_RXBD_WRPTR, &wrptr)) {
  707. dev_err(adapter->dev,
  708. "RECV DATA: failed to read REG_TXBD_RDPTR\n");
  709. ret = -1;
  710. goto done;
  711. }
  712. while (((wrptr & MWIFIEX_RXBD_MASK) !=
  713. (card->rxbd_rdptr & MWIFIEX_RXBD_MASK)) ||
  714. ((wrptr & MWIFIEX_BD_FLAG_ROLLOVER_IND) ==
  715. (card->rxbd_rdptr & MWIFIEX_BD_FLAG_ROLLOVER_IND))) {
  716. struct sk_buff *skb_data;
  717. u16 rx_len;
  718. rd_index = card->rxbd_rdptr & MWIFIEX_RXBD_MASK;
  719. skb_data = card->rx_buf_list[rd_index];
  720. /* Get data length from interface header -
  721. first byte is len, second byte is type */
  722. rx_len = *((u16 *)skb_data->data);
  723. dev_dbg(adapter->dev,
  724. "info: RECV DATA: Rd=%#x, Wr=%#x, Len=%d\n",
  725. card->rxbd_rdptr, wrptr, rx_len);
  726. skb_tmp = dev_alloc_skb(rx_len);
  727. if (!skb_tmp) {
  728. dev_dbg(adapter->dev,
  729. "info: Failed to alloc skb for RX\n");
  730. ret = -EBUSY;
  731. goto done;
  732. }
  733. skb_put(skb_tmp, rx_len);
  734. memcpy(skb_tmp->data, skb_data->data + INTF_HEADER_LEN, rx_len);
  735. if ((++card->rxbd_rdptr & MWIFIEX_RXBD_MASK) ==
  736. MWIFIEX_MAX_TXRX_BD) {
  737. card->rxbd_rdptr = ((card->rxbd_rdptr &
  738. MWIFIEX_BD_FLAG_ROLLOVER_IND) ^
  739. MWIFIEX_BD_FLAG_ROLLOVER_IND);
  740. }
  741. dev_dbg(adapter->dev, "info: RECV DATA: <Rd: %#x, Wr: %#x>\n",
  742. card->rxbd_rdptr, wrptr);
  743. /* Write the RX ring read pointer in to REG_RXBD_RDPTR */
  744. if (mwifiex_write_reg(adapter, REG_RXBD_RDPTR,
  745. card->rxbd_rdptr)) {
  746. dev_err(adapter->dev,
  747. "RECV DATA: failed to write REG_RXBD_RDPTR\n");
  748. ret = -1;
  749. goto done;
  750. }
  751. /* Read the RX ring Write pointer set by firmware */
  752. if (mwifiex_read_reg(adapter, REG_RXBD_WRPTR, &wrptr)) {
  753. dev_err(adapter->dev,
  754. "RECV DATA: failed to read REG_TXBD_RDPTR\n");
  755. ret = -1;
  756. goto done;
  757. }
  758. dev_dbg(adapter->dev,
  759. "info: RECV DATA: Rcvd packet from fw successfully\n");
  760. mwifiex_handle_rx_packet(adapter, skb_tmp);
  761. }
  762. done:
  763. if (ret && skb_tmp)
  764. dev_kfree_skb_any(skb_tmp);
  765. return ret;
  766. }
  767. /*
  768. * This function downloads the boot command to device
  769. */
  770. static int
  771. mwifiex_pcie_send_boot_cmd(struct mwifiex_adapter *adapter, struct sk_buff *skb)
  772. {
  773. phys_addr_t *buf_pa = MWIFIEX_SKB_PACB(skb);
  774. if (!(skb->data && skb->len && *buf_pa)) {
  775. dev_err(adapter->dev,
  776. "Invalid parameter in %s <%p, %#x:%x, %x>\n",
  777. __func__, skb->data, skb->len,
  778. (u32)*buf_pa, (u32)((u64)*buf_pa >> 32));
  779. return -1;
  780. }
  781. /* Write the lower 32bits of the physical address to scratch
  782. * register 0 */
  783. if (mwifiex_write_reg(adapter, PCIE_SCRATCH_0_REG, (u32)*buf_pa)) {
  784. dev_err(adapter->dev,
  785. "%s: failed to write download command to boot code.\n",
  786. __func__);
  787. return -1;
  788. }
  789. /* Write the upper 32bits of the physical address to scratch
  790. * register 1 */
  791. if (mwifiex_write_reg(adapter, PCIE_SCRATCH_1_REG,
  792. (u32)((u64)*buf_pa >> 32))) {
  793. dev_err(adapter->dev,
  794. "%s: failed to write download command to boot code.\n",
  795. __func__);
  796. return -1;
  797. }
  798. /* Write the command length to scratch register 2 */
  799. if (mwifiex_write_reg(adapter, PCIE_SCRATCH_2_REG, skb->len)) {
  800. dev_err(adapter->dev,
  801. "%s: failed to write command len to scratch reg 2\n",
  802. __func__);
  803. return -1;
  804. }
  805. /* Ring the door bell */
  806. if (mwifiex_write_reg(adapter, PCIE_CPU_INT_EVENT,
  807. CPU_INTR_DOOR_BELL)) {
  808. dev_err(adapter->dev,
  809. "%s: failed to assert door-bell intr\n", __func__);
  810. return -1;
  811. }
  812. return 0;
  813. }
  814. /*
  815. * This function downloads commands to the device
  816. */
  817. static int
  818. mwifiex_pcie_send_cmd(struct mwifiex_adapter *adapter, struct sk_buff *skb)
  819. {
  820. struct pcie_service_card *card = adapter->card;
  821. int ret = 0;
  822. phys_addr_t *cmd_buf_pa;
  823. phys_addr_t *cmdrsp_buf_pa;
  824. if (!(skb->data && skb->len)) {
  825. dev_err(adapter->dev, "Invalid parameter in %s <%p, %#x>\n",
  826. __func__, skb->data, skb->len);
  827. return -1;
  828. }
  829. /* Make sure a command response buffer is available */
  830. if (!card->cmdrsp_buf) {
  831. dev_err(adapter->dev,
  832. "No response buffer available, send command failed\n");
  833. return -EBUSY;
  834. }
  835. /* Make sure a command buffer is available */
  836. if (!card->cmd_buf) {
  837. dev_err(adapter->dev, "Command buffer not available\n");
  838. return -EBUSY;
  839. }
  840. adapter->cmd_sent = true;
  841. /* Copy the given skb in to DMA accessable shared buffer */
  842. skb_put(card->cmd_buf, MWIFIEX_SIZE_OF_CMD_BUFFER - card->cmd_buf->len);
  843. skb_trim(card->cmd_buf, skb->len);
  844. memcpy(card->cmd_buf->data, skb->data, skb->len);
  845. /* To send a command, the driver will:
  846. 1. Write the 64bit physical address of the data buffer to
  847. SCRATCH1 + SCRATCH0
  848. 2. Ring the door bell (i.e. set the door bell interrupt)
  849. In response to door bell interrupt, the firmware will perform
  850. the DMA of the command packet (first header to obtain the total
  851. length and then rest of the command).
  852. */
  853. if (card->cmdrsp_buf) {
  854. cmdrsp_buf_pa = MWIFIEX_SKB_PACB(card->cmdrsp_buf);
  855. /* Write the lower 32bits of the cmdrsp buffer physical
  856. address */
  857. if (mwifiex_write_reg(adapter, REG_CMDRSP_ADDR_LO,
  858. (u32)*cmdrsp_buf_pa)) {
  859. dev_err(adapter->dev,
  860. "Failed to write download cmd to boot code.\n");
  861. ret = -1;
  862. goto done;
  863. }
  864. /* Write the upper 32bits of the cmdrsp buffer physical
  865. address */
  866. if (mwifiex_write_reg(adapter, REG_CMDRSP_ADDR_HI,
  867. (u32)((u64)*cmdrsp_buf_pa >> 32))) {
  868. dev_err(adapter->dev,
  869. "Failed to write download cmd to boot code.\n");
  870. ret = -1;
  871. goto done;
  872. }
  873. }
  874. cmd_buf_pa = MWIFIEX_SKB_PACB(card->cmd_buf);
  875. /* Write the lower 32bits of the physical address to REG_CMD_ADDR_LO */
  876. if (mwifiex_write_reg(adapter, REG_CMD_ADDR_LO, (u32)*cmd_buf_pa)) {
  877. dev_err(adapter->dev,
  878. "Failed to write download cmd to boot code.\n");
  879. ret = -1;
  880. goto done;
  881. }
  882. /* Write the upper 32bits of the physical address to REG_CMD_ADDR_HI */
  883. if (mwifiex_write_reg(adapter, REG_CMD_ADDR_HI,
  884. (u32)((u64)*cmd_buf_pa >> 32))) {
  885. dev_err(adapter->dev,
  886. "Failed to write download cmd to boot code.\n");
  887. ret = -1;
  888. goto done;
  889. }
  890. /* Write the command length to REG_CMD_SIZE */
  891. if (mwifiex_write_reg(adapter, REG_CMD_SIZE, card->cmd_buf->len)) {
  892. dev_err(adapter->dev,
  893. "Failed to write cmd len to REG_CMD_SIZE\n");
  894. ret = -1;
  895. goto done;
  896. }
  897. /* Ring the door bell */
  898. if (mwifiex_write_reg(adapter, PCIE_CPU_INT_EVENT,
  899. CPU_INTR_DOOR_BELL)) {
  900. dev_err(adapter->dev,
  901. "Failed to assert door-bell intr\n");
  902. ret = -1;
  903. goto done;
  904. }
  905. done:
  906. if (ret)
  907. adapter->cmd_sent = false;
  908. return 0;
  909. }
  910. /*
  911. * This function handles command complete interrupt
  912. */
  913. static int mwifiex_pcie_process_cmd_complete(struct mwifiex_adapter *adapter)
  914. {
  915. struct pcie_service_card *card = adapter->card;
  916. struct sk_buff *skb = card->cmdrsp_buf;
  917. int count = 0;
  918. dev_dbg(adapter->dev, "info: Rx CMD Response\n");
  919. if (!adapter->curr_cmd) {
  920. skb_pull(skb, INTF_HEADER_LEN);
  921. if (adapter->ps_state == PS_STATE_SLEEP_CFM) {
  922. mwifiex_process_sleep_confirm_resp(adapter, skb->data,
  923. skb->len);
  924. while (mwifiex_pcie_ok_to_access_hw(adapter) &&
  925. (count++ < 10))
  926. usleep_range(50, 60);
  927. } else {
  928. dev_err(adapter->dev,
  929. "There is no command but got cmdrsp\n");
  930. }
  931. memcpy(adapter->upld_buf, skb->data,
  932. min_t(u32, MWIFIEX_SIZE_OF_CMD_BUFFER, skb->len));
  933. skb_push(skb, INTF_HEADER_LEN);
  934. } else if (mwifiex_pcie_ok_to_access_hw(adapter)) {
  935. skb_pull(skb, INTF_HEADER_LEN);
  936. adapter->curr_cmd->resp_skb = skb;
  937. adapter->cmd_resp_received = true;
  938. /* Take the pointer and set it to CMD node and will
  939. return in the response complete callback */
  940. card->cmdrsp_buf = NULL;
  941. /* Clear the cmd-rsp buffer address in scratch registers. This
  942. will prevent firmware from writing to the same response
  943. buffer again. */
  944. if (mwifiex_write_reg(adapter, REG_CMDRSP_ADDR_LO, 0)) {
  945. dev_err(adapter->dev,
  946. "cmd_done: failed to clear cmd_rsp_addr_lo\n");
  947. return -1;
  948. }
  949. /* Write the upper 32bits of the cmdrsp buffer physical
  950. address */
  951. if (mwifiex_write_reg(adapter, REG_CMDRSP_ADDR_HI, 0)) {
  952. dev_err(adapter->dev,
  953. "cmd_done: failed to clear cmd_rsp_addr_hi\n");
  954. return -1;
  955. }
  956. }
  957. return 0;
  958. }
  959. /*
  960. * Command Response processing complete handler
  961. */
  962. static int mwifiex_pcie_cmdrsp_complete(struct mwifiex_adapter *adapter,
  963. struct sk_buff *skb)
  964. {
  965. struct pcie_service_card *card = adapter->card;
  966. if (skb) {
  967. card->cmdrsp_buf = skb;
  968. skb_push(card->cmdrsp_buf, INTF_HEADER_LEN);
  969. }
  970. return 0;
  971. }
  972. /*
  973. * This function handles firmware event ready interrupt
  974. */
  975. static int mwifiex_pcie_process_event_ready(struct mwifiex_adapter *adapter)
  976. {
  977. struct pcie_service_card *card = adapter->card;
  978. u32 rdptr = card->evtbd_rdptr & MWIFIEX_EVTBD_MASK;
  979. u32 wrptr, event;
  980. if (adapter->event_received) {
  981. dev_dbg(adapter->dev, "info: Event being processed, "
  982. "do not process this interrupt just yet\n");
  983. return 0;
  984. }
  985. if (rdptr >= MWIFIEX_MAX_EVT_BD) {
  986. dev_dbg(adapter->dev, "info: Invalid read pointer...\n");
  987. return -1;
  988. }
  989. /* Read the event ring write pointer set by firmware */
  990. if (mwifiex_read_reg(adapter, REG_EVTBD_WRPTR, &wrptr)) {
  991. dev_err(adapter->dev,
  992. "EventReady: failed to read REG_EVTBD_WRPTR\n");
  993. return -1;
  994. }
  995. dev_dbg(adapter->dev, "info: EventReady: Initial <Rd: 0x%x, Wr: 0x%x>",
  996. card->evtbd_rdptr, wrptr);
  997. if (((wrptr & MWIFIEX_EVTBD_MASK) != (card->evtbd_rdptr
  998. & MWIFIEX_EVTBD_MASK)) ||
  999. ((wrptr & MWIFIEX_BD_FLAG_ROLLOVER_IND) ==
  1000. (card->evtbd_rdptr & MWIFIEX_BD_FLAG_ROLLOVER_IND))) {
  1001. struct sk_buff *skb_cmd;
  1002. __le16 data_len = 0;
  1003. u16 evt_len;
  1004. dev_dbg(adapter->dev, "info: Read Index: %d\n", rdptr);
  1005. skb_cmd = card->evt_buf_list[rdptr];
  1006. /* Take the pointer and set it to event pointer in adapter
  1007. and will return back after event handling callback */
  1008. card->evt_buf_list[rdptr] = NULL;
  1009. card->evtbd_ring[rdptr]->paddr = 0;
  1010. card->evtbd_ring[rdptr]->len = 0;
  1011. card->evtbd_ring[rdptr]->flags = 0;
  1012. event = *(u32 *) &skb_cmd->data[INTF_HEADER_LEN];
  1013. adapter->event_cause = event;
  1014. /* The first 4bytes will be the event transfer header
  1015. len is 2 bytes followed by type which is 2 bytes */
  1016. memcpy(&data_len, skb_cmd->data, sizeof(__le16));
  1017. evt_len = le16_to_cpu(data_len);
  1018. skb_pull(skb_cmd, INTF_HEADER_LEN);
  1019. dev_dbg(adapter->dev, "info: Event length: %d\n", evt_len);
  1020. if ((evt_len > 0) && (evt_len < MAX_EVENT_SIZE))
  1021. memcpy(adapter->event_body, skb_cmd->data +
  1022. MWIFIEX_EVENT_HEADER_LEN, evt_len -
  1023. MWIFIEX_EVENT_HEADER_LEN);
  1024. adapter->event_received = true;
  1025. adapter->event_skb = skb_cmd;
  1026. /* Do not update the event read pointer here, wait till the
  1027. buffer is released. This is just to make things simpler,
  1028. we need to find a better method of managing these buffers.
  1029. */
  1030. }
  1031. return 0;
  1032. }
  1033. /*
  1034. * Event processing complete handler
  1035. */
  1036. static int mwifiex_pcie_event_complete(struct mwifiex_adapter *adapter,
  1037. struct sk_buff *skb)
  1038. {
  1039. struct pcie_service_card *card = adapter->card;
  1040. int ret = 0;
  1041. u32 rdptr = card->evtbd_rdptr & MWIFIEX_EVTBD_MASK;
  1042. u32 wrptr;
  1043. phys_addr_t *buf_pa;
  1044. if (!skb)
  1045. return 0;
  1046. if (rdptr >= MWIFIEX_MAX_EVT_BD) {
  1047. dev_err(adapter->dev, "event_complete: Invalid rdptr 0x%x\n",
  1048. rdptr);
  1049. return -EINVAL;
  1050. }
  1051. /* Read the event ring write pointer set by firmware */
  1052. if (mwifiex_read_reg(adapter, REG_EVTBD_WRPTR, &wrptr)) {
  1053. dev_err(adapter->dev,
  1054. "event_complete: failed to read REG_EVTBD_WRPTR\n");
  1055. return -1;
  1056. }
  1057. if (!card->evt_buf_list[rdptr]) {
  1058. skb_push(skb, INTF_HEADER_LEN);
  1059. card->evt_buf_list[rdptr] = skb;
  1060. buf_pa = MWIFIEX_SKB_PACB(skb);
  1061. card->evtbd_ring[rdptr]->paddr = *buf_pa;
  1062. card->evtbd_ring[rdptr]->len = (u16)skb->len;
  1063. card->evtbd_ring[rdptr]->flags = 0;
  1064. skb = NULL;
  1065. } else {
  1066. dev_dbg(adapter->dev,
  1067. "info: ERROR: buf still valid at index %d, <%p, %p>\n",
  1068. rdptr, card->evt_buf_list[rdptr], skb);
  1069. }
  1070. if ((++card->evtbd_rdptr & MWIFIEX_EVTBD_MASK) == MWIFIEX_MAX_EVT_BD) {
  1071. card->evtbd_rdptr = ((card->evtbd_rdptr &
  1072. MWIFIEX_BD_FLAG_ROLLOVER_IND) ^
  1073. MWIFIEX_BD_FLAG_ROLLOVER_IND);
  1074. }
  1075. dev_dbg(adapter->dev, "info: Updated <Rd: 0x%x, Wr: 0x%x>",
  1076. card->evtbd_rdptr, wrptr);
  1077. /* Write the event ring read pointer in to REG_EVTBD_RDPTR */
  1078. if (mwifiex_write_reg(adapter, REG_EVTBD_RDPTR, card->evtbd_rdptr)) {
  1079. dev_err(adapter->dev,
  1080. "event_complete: failed to read REG_EVTBD_RDPTR\n");
  1081. return -1;
  1082. }
  1083. dev_dbg(adapter->dev, "info: Check Events Again\n");
  1084. ret = mwifiex_pcie_process_event_ready(adapter);
  1085. return ret;
  1086. }
  1087. /*
  1088. * This function downloads the firmware to the card.
  1089. *
  1090. * Firmware is downloaded to the card in blocks. Every block download
  1091. * is tested for CRC errors, and retried a number of times before
  1092. * returning failure.
  1093. */
  1094. static int mwifiex_prog_fw_w_helper(struct mwifiex_adapter *adapter,
  1095. struct mwifiex_fw_image *fw)
  1096. {
  1097. int ret;
  1098. u8 *firmware = fw->fw_buf;
  1099. u32 firmware_len = fw->fw_len;
  1100. u32 offset = 0;
  1101. struct sk_buff *skb;
  1102. u32 txlen, tx_blocks = 0, tries, len;
  1103. u32 block_retry_cnt = 0;
  1104. if (!adapter) {
  1105. pr_err("adapter structure is not valid\n");
  1106. return -1;
  1107. }
  1108. if (!firmware || !firmware_len) {
  1109. dev_err(adapter->dev,
  1110. "No firmware image found! Terminating download\n");
  1111. return -1;
  1112. }
  1113. dev_dbg(adapter->dev, "info: Downloading FW image (%d bytes)\n",
  1114. firmware_len);
  1115. if (mwifiex_pcie_disable_host_int(adapter)) {
  1116. dev_err(adapter->dev,
  1117. "%s: Disabling interrupts failed.\n", __func__);
  1118. return -1;
  1119. }
  1120. skb = dev_alloc_skb(MWIFIEX_UPLD_SIZE);
  1121. if (!skb) {
  1122. ret = -ENOMEM;
  1123. goto done;
  1124. }
  1125. mwifiex_update_sk_buff_pa(skb);
  1126. /* Perform firmware data transfer */
  1127. do {
  1128. u32 ireg_intr = 0;
  1129. /* More data? */
  1130. if (offset >= firmware_len)
  1131. break;
  1132. for (tries = 0; tries < MAX_POLL_TRIES; tries++) {
  1133. ret = mwifiex_read_reg(adapter, PCIE_SCRATCH_2_REG,
  1134. &len);
  1135. if (ret) {
  1136. dev_warn(adapter->dev,
  1137. "Failed reading len from boot code\n");
  1138. goto done;
  1139. }
  1140. if (len)
  1141. break;
  1142. usleep_range(10, 20);
  1143. }
  1144. if (!len) {
  1145. break;
  1146. } else if (len > MWIFIEX_UPLD_SIZE) {
  1147. pr_err("FW download failure @ %d, invalid length %d\n",
  1148. offset, len);
  1149. ret = -1;
  1150. goto done;
  1151. }
  1152. txlen = len;
  1153. if (len & BIT(0)) {
  1154. block_retry_cnt++;
  1155. if (block_retry_cnt > MAX_WRITE_IOMEM_RETRY) {
  1156. pr_err("FW download failure @ %d, over max "
  1157. "retry count\n", offset);
  1158. ret = -1;
  1159. goto done;
  1160. }
  1161. dev_err(adapter->dev, "FW CRC error indicated by the "
  1162. "helper: len = 0x%04X, txlen = %d\n",
  1163. len, txlen);
  1164. len &= ~BIT(0);
  1165. /* Setting this to 0 to resend from same offset */
  1166. txlen = 0;
  1167. } else {
  1168. block_retry_cnt = 0;
  1169. /* Set blocksize to transfer - checking for
  1170. last block */
  1171. if (firmware_len - offset < txlen)
  1172. txlen = firmware_len - offset;
  1173. dev_dbg(adapter->dev, ".");
  1174. tx_blocks = (txlen +
  1175. MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD - 1) /
  1176. MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD;
  1177. /* Copy payload to buffer */
  1178. memmove(skb->data, &firmware[offset], txlen);
  1179. }
  1180. skb_put(skb, MWIFIEX_UPLD_SIZE - skb->len);
  1181. skb_trim(skb, tx_blocks * MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD);
  1182. /* Send the boot command to device */
  1183. if (mwifiex_pcie_send_boot_cmd(adapter, skb)) {
  1184. dev_err(adapter->dev,
  1185. "Failed to send firmware download command\n");
  1186. ret = -1;
  1187. goto done;
  1188. }
  1189. /* Wait for the command done interrupt */
  1190. do {
  1191. if (mwifiex_read_reg(adapter, PCIE_CPU_INT_STATUS,
  1192. &ireg_intr)) {
  1193. dev_err(adapter->dev, "%s: Failed to read "
  1194. "interrupt status during fw dnld.\n",
  1195. __func__);
  1196. ret = -1;
  1197. goto done;
  1198. }
  1199. } while ((ireg_intr & CPU_INTR_DOOR_BELL) ==
  1200. CPU_INTR_DOOR_BELL);
  1201. offset += txlen;
  1202. } while (true);
  1203. dev_dbg(adapter->dev, "info:\nFW download over, size %d bytes\n",
  1204. offset);
  1205. ret = 0;
  1206. done:
  1207. dev_kfree_skb_any(skb);
  1208. return ret;
  1209. }
  1210. /*
  1211. * This function checks the firmware status in card.
  1212. *
  1213. * The winner interface is also determined by this function.
  1214. */
  1215. static int
  1216. mwifiex_check_fw_status(struct mwifiex_adapter *adapter, u32 poll_num)
  1217. {
  1218. int ret = 0;
  1219. u32 firmware_stat, winner_status;
  1220. u32 tries;
  1221. /* Mask spurios interrupts */
  1222. if (mwifiex_write_reg(adapter, PCIE_HOST_INT_STATUS_MASK,
  1223. HOST_INTR_MASK)) {
  1224. dev_warn(adapter->dev, "Write register failed\n");
  1225. return -1;
  1226. }
  1227. dev_dbg(adapter->dev, "Setting driver ready signature\n");
  1228. if (mwifiex_write_reg(adapter, REG_DRV_READY, FIRMWARE_READY_PCIE)) {
  1229. dev_err(adapter->dev,
  1230. "Failed to write driver ready signature\n");
  1231. return -1;
  1232. }
  1233. /* Wait for firmware initialization event */
  1234. for (tries = 0; tries < poll_num; tries++) {
  1235. if (mwifiex_read_reg(adapter, PCIE_SCRATCH_3_REG,
  1236. &firmware_stat))
  1237. ret = -1;
  1238. else
  1239. ret = 0;
  1240. if (ret)
  1241. continue;
  1242. if (firmware_stat == FIRMWARE_READY_PCIE) {
  1243. ret = 0;
  1244. break;
  1245. } else {
  1246. mdelay(100);
  1247. ret = -1;
  1248. }
  1249. }
  1250. if (ret) {
  1251. if (mwifiex_read_reg(adapter, PCIE_SCRATCH_3_REG,
  1252. &winner_status))
  1253. ret = -1;
  1254. else if (!winner_status) {
  1255. dev_err(adapter->dev, "PCI-E is the winner\n");
  1256. adapter->winner = 1;
  1257. ret = -1;
  1258. } else {
  1259. dev_err(adapter->dev,
  1260. "PCI-E is not the winner <%#x,%d>, exit dnld\n",
  1261. ret, adapter->winner);
  1262. ret = 0;
  1263. }
  1264. }
  1265. return ret;
  1266. }
  1267. /*
  1268. * This function reads the interrupt status from card.
  1269. */
  1270. static void mwifiex_interrupt_status(struct mwifiex_adapter *adapter)
  1271. {
  1272. u32 pcie_ireg;
  1273. unsigned long flags;
  1274. if (!mwifiex_pcie_ok_to_access_hw(adapter))
  1275. return;
  1276. if (mwifiex_read_reg(adapter, PCIE_HOST_INT_STATUS, &pcie_ireg)) {
  1277. dev_warn(adapter->dev, "Read register failed\n");
  1278. return;
  1279. }
  1280. if ((pcie_ireg != 0xFFFFFFFF) && (pcie_ireg)) {
  1281. mwifiex_pcie_disable_host_int(adapter);
  1282. /* Clear the pending interrupts */
  1283. if (mwifiex_write_reg(adapter, PCIE_HOST_INT_STATUS,
  1284. ~pcie_ireg)) {
  1285. dev_warn(adapter->dev, "Write register failed\n");
  1286. return;
  1287. }
  1288. spin_lock_irqsave(&adapter->int_lock, flags);
  1289. adapter->int_status |= pcie_ireg;
  1290. spin_unlock_irqrestore(&adapter->int_lock, flags);
  1291. if (pcie_ireg & HOST_INTR_CMD_DONE) {
  1292. if ((adapter->ps_state == PS_STATE_SLEEP_CFM) ||
  1293. (adapter->ps_state == PS_STATE_SLEEP)) {
  1294. mwifiex_pcie_enable_host_int(adapter);
  1295. if (mwifiex_write_reg(adapter,
  1296. PCIE_CPU_INT_EVENT,
  1297. CPU_INTR_SLEEP_CFM_DONE)
  1298. ) {
  1299. dev_warn(adapter->dev,
  1300. "Write register failed\n");
  1301. return;
  1302. }
  1303. }
  1304. } else if (!adapter->pps_uapsd_mode &&
  1305. adapter->ps_state == PS_STATE_SLEEP) {
  1306. /* Potentially for PCIe we could get other
  1307. * interrupts like shared. Don't change power
  1308. * state until cookie is set */
  1309. if (mwifiex_pcie_ok_to_access_hw(adapter))
  1310. adapter->ps_state = PS_STATE_AWAKE;
  1311. }
  1312. }
  1313. }
  1314. /*
  1315. * Interrupt handler for PCIe root port
  1316. *
  1317. * This function reads the interrupt status from firmware and assigns
  1318. * the main process in workqueue which will handle the interrupt.
  1319. */
  1320. static irqreturn_t mwifiex_pcie_interrupt(int irq, void *context)
  1321. {
  1322. struct pci_dev *pdev = (struct pci_dev *)context;
  1323. struct pcie_service_card *card;
  1324. struct mwifiex_adapter *adapter;
  1325. if (!pdev) {
  1326. pr_debug("info: %s: pdev is NULL\n", (u8 *)pdev);
  1327. goto exit;
  1328. }
  1329. card = (struct pcie_service_card *) pci_get_drvdata(pdev);
  1330. if (!card || !card->adapter) {
  1331. pr_debug("info: %s: card=%p adapter=%p\n", __func__, card,
  1332. card ? card->adapter : NULL);
  1333. goto exit;
  1334. }
  1335. adapter = card->adapter;
  1336. if (adapter->surprise_removed)
  1337. goto exit;
  1338. mwifiex_interrupt_status(adapter);
  1339. queue_work(adapter->workqueue, &adapter->main_work);
  1340. exit:
  1341. return IRQ_HANDLED;
  1342. }
  1343. /*
  1344. * This function checks the current interrupt status.
  1345. *
  1346. * The following interrupts are checked and handled by this function -
  1347. * - Data sent
  1348. * - Command sent
  1349. * - Command received
  1350. * - Packets received
  1351. * - Events received
  1352. *
  1353. * In case of Rx packets received, the packets are uploaded from card to
  1354. * host and processed accordingly.
  1355. */
  1356. static int mwifiex_process_int_status(struct mwifiex_adapter *adapter)
  1357. {
  1358. int ret;
  1359. u32 pcie_ireg = 0;
  1360. unsigned long flags;
  1361. spin_lock_irqsave(&adapter->int_lock, flags);
  1362. /* Clear out unused interrupts */
  1363. adapter->int_status &= HOST_INTR_MASK;
  1364. spin_unlock_irqrestore(&adapter->int_lock, flags);
  1365. while (adapter->int_status & HOST_INTR_MASK) {
  1366. if (adapter->int_status & HOST_INTR_DNLD_DONE) {
  1367. adapter->int_status &= ~HOST_INTR_DNLD_DONE;
  1368. if (adapter->data_sent) {
  1369. dev_dbg(adapter->dev, "info: DATA sent intr\n");
  1370. adapter->data_sent = false;
  1371. }
  1372. }
  1373. if (adapter->int_status & HOST_INTR_UPLD_RDY) {
  1374. adapter->int_status &= ~HOST_INTR_UPLD_RDY;
  1375. dev_dbg(adapter->dev, "info: Rx DATA\n");
  1376. ret = mwifiex_pcie_process_recv_data(adapter);
  1377. if (ret)
  1378. return ret;
  1379. }
  1380. if (adapter->int_status & HOST_INTR_EVENT_RDY) {
  1381. adapter->int_status &= ~HOST_INTR_EVENT_RDY;
  1382. dev_dbg(adapter->dev, "info: Rx EVENT\n");
  1383. ret = mwifiex_pcie_process_event_ready(adapter);
  1384. if (ret)
  1385. return ret;
  1386. }
  1387. if (adapter->int_status & HOST_INTR_CMD_DONE) {
  1388. adapter->int_status &= ~HOST_INTR_CMD_DONE;
  1389. if (adapter->cmd_sent) {
  1390. dev_dbg(adapter->dev,
  1391. "info: CMD sent Interrupt\n");
  1392. adapter->cmd_sent = false;
  1393. }
  1394. /* Handle command response */
  1395. ret = mwifiex_pcie_process_cmd_complete(adapter);
  1396. if (ret)
  1397. return ret;
  1398. }
  1399. if (mwifiex_pcie_ok_to_access_hw(adapter)) {
  1400. if (mwifiex_read_reg(adapter, PCIE_HOST_INT_STATUS,
  1401. &pcie_ireg)) {
  1402. dev_warn(adapter->dev,
  1403. "Read register failed\n");
  1404. return -1;
  1405. }
  1406. if ((pcie_ireg != 0xFFFFFFFF) && (pcie_ireg)) {
  1407. if (mwifiex_write_reg(adapter,
  1408. PCIE_HOST_INT_STATUS,
  1409. ~pcie_ireg)) {
  1410. dev_warn(adapter->dev,
  1411. "Write register failed\n");
  1412. return -1;
  1413. }
  1414. adapter->int_status |= pcie_ireg;
  1415. adapter->int_status &= HOST_INTR_MASK;
  1416. }
  1417. }
  1418. }
  1419. dev_dbg(adapter->dev, "info: cmd_sent=%d data_sent=%d\n",
  1420. adapter->cmd_sent, adapter->data_sent);
  1421. mwifiex_pcie_enable_host_int(adapter);
  1422. return 0;
  1423. }
  1424. /*
  1425. * This function downloads data from driver to card.
  1426. *
  1427. * Both commands and data packets are transferred to the card by this
  1428. * function.
  1429. *
  1430. * This function adds the PCIE specific header to the front of the buffer
  1431. * before transferring. The header contains the length of the packet and
  1432. * the type. The firmware handles the packets based upon this set type.
  1433. */
  1434. static int mwifiex_pcie_host_to_card(struct mwifiex_adapter *adapter, u8 type,
  1435. struct sk_buff *skb,
  1436. struct mwifiex_tx_param *tx_param)
  1437. {
  1438. if (!skb) {
  1439. dev_err(adapter->dev, "Passed NULL skb to %s\n", __func__);
  1440. return -1;
  1441. }
  1442. if (type == MWIFIEX_TYPE_DATA)
  1443. return mwifiex_pcie_send_data(adapter, skb);
  1444. else if (type == MWIFIEX_TYPE_CMD)
  1445. return mwifiex_pcie_send_cmd(adapter, skb);
  1446. return 0;
  1447. }
  1448. /*
  1449. * This function initializes the PCI-E host memory space, WCB rings, etc.
  1450. *
  1451. * The following initializations steps are followed -
  1452. * - Allocate TXBD ring buffers
  1453. * - Allocate RXBD ring buffers
  1454. * - Allocate event BD ring buffers
  1455. * - Allocate command response ring buffer
  1456. * - Allocate sleep cookie buffer
  1457. */
  1458. static int mwifiex_pcie_init(struct mwifiex_adapter *adapter)
  1459. {
  1460. struct pcie_service_card *card = adapter->card;
  1461. int ret;
  1462. struct pci_dev *pdev = card->dev;
  1463. pci_set_drvdata(pdev, card);
  1464. ret = pci_enable_device(pdev);
  1465. if (ret)
  1466. goto err_enable_dev;
  1467. pci_set_master(pdev);
  1468. dev_dbg(adapter->dev, "try set_consistent_dma_mask(32)\n");
  1469. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1470. if (ret) {
  1471. dev_err(adapter->dev, "set_dma_mask(32) failed\n");
  1472. goto err_set_dma_mask;
  1473. }
  1474. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1475. if (ret) {
  1476. dev_err(adapter->dev, "set_consistent_dma_mask(64) failed\n");
  1477. goto err_set_dma_mask;
  1478. }
  1479. ret = pci_request_region(pdev, 0, DRV_NAME);
  1480. if (ret) {
  1481. dev_err(adapter->dev, "req_reg(0) error\n");
  1482. goto err_req_region0;
  1483. }
  1484. card->pci_mmap = pci_iomap(pdev, 0, 0);
  1485. if (!card->pci_mmap) {
  1486. dev_err(adapter->dev, "iomap(0) error\n");
  1487. goto err_iomap0;
  1488. }
  1489. ret = pci_request_region(pdev, 2, DRV_NAME);
  1490. if (ret) {
  1491. dev_err(adapter->dev, "req_reg(2) error\n");
  1492. goto err_req_region2;
  1493. }
  1494. card->pci_mmap1 = pci_iomap(pdev, 2, 0);
  1495. if (!card->pci_mmap1) {
  1496. dev_err(adapter->dev, "iomap(2) error\n");
  1497. goto err_iomap2;
  1498. }
  1499. dev_dbg(adapter->dev,
  1500. "PCI memory map Virt0: %p PCI memory map Virt2: %p\n",
  1501. card->pci_mmap, card->pci_mmap1);
  1502. card->cmdrsp_buf = NULL;
  1503. ret = mwifiex_pcie_create_txbd_ring(adapter);
  1504. if (ret)
  1505. goto err_cre_txbd;
  1506. ret = mwifiex_pcie_create_rxbd_ring(adapter);
  1507. if (ret)
  1508. goto err_cre_rxbd;
  1509. ret = mwifiex_pcie_create_evtbd_ring(adapter);
  1510. if (ret)
  1511. goto err_cre_evtbd;
  1512. ret = mwifiex_pcie_alloc_cmdrsp_buf(adapter);
  1513. if (ret)
  1514. goto err_alloc_cmdbuf;
  1515. ret = mwifiex_pcie_alloc_sleep_cookie_buf(adapter);
  1516. if (ret)
  1517. goto err_alloc_cookie;
  1518. return ret;
  1519. err_alloc_cookie:
  1520. mwifiex_pcie_delete_cmdrsp_buf(adapter);
  1521. err_alloc_cmdbuf:
  1522. mwifiex_pcie_delete_evtbd_ring(adapter);
  1523. err_cre_evtbd:
  1524. mwifiex_pcie_delete_rxbd_ring(adapter);
  1525. err_cre_rxbd:
  1526. mwifiex_pcie_delete_txbd_ring(adapter);
  1527. err_cre_txbd:
  1528. pci_iounmap(pdev, card->pci_mmap1);
  1529. err_iomap2:
  1530. pci_release_region(pdev, 2);
  1531. err_req_region2:
  1532. pci_iounmap(pdev, card->pci_mmap);
  1533. err_iomap0:
  1534. pci_release_region(pdev, 0);
  1535. err_req_region0:
  1536. err_set_dma_mask:
  1537. pci_disable_device(pdev);
  1538. err_enable_dev:
  1539. pci_set_drvdata(pdev, NULL);
  1540. return ret;
  1541. }
  1542. /*
  1543. * This function cleans up the allocated card buffers.
  1544. *
  1545. * The following are freed by this function -
  1546. * - TXBD ring buffers
  1547. * - RXBD ring buffers
  1548. * - Event BD ring buffers
  1549. * - Command response ring buffer
  1550. * - Sleep cookie buffer
  1551. */
  1552. static void mwifiex_pcie_cleanup(struct mwifiex_adapter *adapter)
  1553. {
  1554. struct pcie_service_card *card = adapter->card;
  1555. struct pci_dev *pdev = card->dev;
  1556. mwifiex_pcie_delete_sleep_cookie_buf(adapter);
  1557. mwifiex_pcie_delete_cmdrsp_buf(adapter);
  1558. mwifiex_pcie_delete_evtbd_ring(adapter);
  1559. mwifiex_pcie_delete_rxbd_ring(adapter);
  1560. mwifiex_pcie_delete_txbd_ring(adapter);
  1561. card->cmdrsp_buf = NULL;
  1562. dev_dbg(adapter->dev, "Clearing driver ready signature\n");
  1563. if (user_rmmod) {
  1564. if (mwifiex_write_reg(adapter, REG_DRV_READY, 0x00000000))
  1565. dev_err(adapter->dev,
  1566. "Failed to write driver not-ready signature\n");
  1567. }
  1568. if (pdev) {
  1569. pci_iounmap(pdev, card->pci_mmap);
  1570. pci_iounmap(pdev, card->pci_mmap1);
  1571. pci_disable_device(pdev);
  1572. pci_release_region(pdev, 2);
  1573. pci_release_region(pdev, 0);
  1574. pci_set_drvdata(pdev, NULL);
  1575. }
  1576. }
  1577. /*
  1578. * This function registers the PCIE device.
  1579. *
  1580. * PCIE IRQ is claimed, block size is set and driver data is initialized.
  1581. */
  1582. static int mwifiex_register_dev(struct mwifiex_adapter *adapter)
  1583. {
  1584. int ret;
  1585. struct pcie_service_card *card = adapter->card;
  1586. struct pci_dev *pdev = card->dev;
  1587. /* save adapter pointer in card */
  1588. card->adapter = adapter;
  1589. ret = request_irq(pdev->irq, mwifiex_pcie_interrupt, IRQF_SHARED,
  1590. "MRVL_PCIE", pdev);
  1591. if (ret) {
  1592. pr_err("request_irq failed: ret=%d\n", ret);
  1593. adapter->card = NULL;
  1594. return -1;
  1595. }
  1596. adapter->dev = &pdev->dev;
  1597. strcpy(adapter->fw_name, PCIE8766_DEFAULT_FW_NAME);
  1598. return 0;
  1599. }
  1600. /*
  1601. * This function unregisters the PCIE device.
  1602. *
  1603. * The PCIE IRQ is released, the function is disabled and driver
  1604. * data is set to null.
  1605. */
  1606. static void mwifiex_unregister_dev(struct mwifiex_adapter *adapter)
  1607. {
  1608. struct pcie_service_card *card = adapter->card;
  1609. if (card) {
  1610. dev_dbg(adapter->dev, "%s(): calling free_irq()\n", __func__);
  1611. free_irq(card->dev->irq, card->dev);
  1612. }
  1613. }
  1614. static struct mwifiex_if_ops pcie_ops = {
  1615. .init_if = mwifiex_pcie_init,
  1616. .cleanup_if = mwifiex_pcie_cleanup,
  1617. .check_fw_status = mwifiex_check_fw_status,
  1618. .prog_fw = mwifiex_prog_fw_w_helper,
  1619. .register_dev = mwifiex_register_dev,
  1620. .unregister_dev = mwifiex_unregister_dev,
  1621. .enable_int = mwifiex_pcie_enable_host_int,
  1622. .process_int_status = mwifiex_process_int_status,
  1623. .host_to_card = mwifiex_pcie_host_to_card,
  1624. .wakeup = mwifiex_pm_wakeup_card,
  1625. .wakeup_complete = mwifiex_pm_wakeup_card_complete,
  1626. /* PCIE specific */
  1627. .cmdrsp_complete = mwifiex_pcie_cmdrsp_complete,
  1628. .event_complete = mwifiex_pcie_event_complete,
  1629. .update_mp_end_port = NULL,
  1630. .cleanup_mpa_buf = NULL,
  1631. };
  1632. /*
  1633. * This function initializes the PCIE driver module.
  1634. *
  1635. * This initiates the semaphore and registers the device with
  1636. * PCIE bus.
  1637. */
  1638. static int mwifiex_pcie_init_module(void)
  1639. {
  1640. int ret;
  1641. pr_debug("Marvell 8766 PCIe Driver\n");
  1642. sema_init(&add_remove_card_sem, 1);
  1643. /* Clear the flag in case user removes the card. */
  1644. user_rmmod = 0;
  1645. ret = pci_register_driver(&mwifiex_pcie);
  1646. if (ret)
  1647. pr_err("Driver register failed!\n");
  1648. else
  1649. pr_debug("info: Driver registered successfully!\n");
  1650. return ret;
  1651. }
  1652. /*
  1653. * This function cleans up the PCIE driver.
  1654. *
  1655. * The following major steps are followed for cleanup -
  1656. * - Resume the device if its suspended
  1657. * - Disconnect the device if connected
  1658. * - Shutdown the firmware
  1659. * - Unregister the device from PCIE bus.
  1660. */
  1661. static void mwifiex_pcie_cleanup_module(void)
  1662. {
  1663. if (!down_interruptible(&add_remove_card_sem))
  1664. up(&add_remove_card_sem);
  1665. /* Set the flag as user is removing this module. */
  1666. user_rmmod = 1;
  1667. pci_unregister_driver(&mwifiex_pcie);
  1668. }
  1669. module_init(mwifiex_pcie_init_module);
  1670. module_exit(mwifiex_pcie_cleanup_module);
  1671. MODULE_AUTHOR("Marvell International Ltd.");
  1672. MODULE_DESCRIPTION("Marvell WiFi-Ex PCI-Express Driver version " PCIE_VERSION);
  1673. MODULE_VERSION(PCIE_VERSION);
  1674. MODULE_LICENSE("GPL v2");
  1675. MODULE_FIRMWARE("mrvl/pcie8766_uapsta.bin");