hd64570.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /*
  2. * Hitachi SCA HD64570 driver for Linux
  3. *
  4. * Copyright (C) 1998-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: Hitachi HD64570 SCA User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from winbase or win0base:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from winbase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/string.h>
  40. #include <linux/types.h>
  41. #include <asm/io.h>
  42. #include <asm/uaccess.h>
  43. #include "hd64570.h"
  44. #define get_msci(port) (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET)
  45. #define get_dmac_rx(port) (phy_node(port) ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  46. #define get_dmac_tx(port) (phy_node(port) ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  47. #define SCA_INTR_MSCI(node) (node ? 0x10 : 0x01)
  48. #define SCA_INTR_DMAC_RX(node) (node ? 0x20 : 0x02)
  49. #define SCA_INTR_DMAC_TX(node) (node ? 0x40 : 0x04)
  50. static inline struct net_device *port_to_dev(port_t *port)
  51. {
  52. return port->dev;
  53. }
  54. static inline int sca_intr_status(card_t *card)
  55. {
  56. u8 result = 0;
  57. u8 isr0 = sca_in(ISR0, card);
  58. u8 isr1 = sca_in(ISR1, card);
  59. if (isr1 & 0x03) result |= SCA_INTR_DMAC_RX(0);
  60. if (isr1 & 0x0C) result |= SCA_INTR_DMAC_TX(0);
  61. if (isr1 & 0x30) result |= SCA_INTR_DMAC_RX(1);
  62. if (isr1 & 0xC0) result |= SCA_INTR_DMAC_TX(1);
  63. if (isr0 & 0x0F) result |= SCA_INTR_MSCI(0);
  64. if (isr0 & 0xF0) result |= SCA_INTR_MSCI(1);
  65. if (!(result & SCA_INTR_DMAC_TX(0)))
  66. if (sca_in(DSR_TX(0), card) & DSR_EOM)
  67. result |= SCA_INTR_DMAC_TX(0);
  68. if (!(result & SCA_INTR_DMAC_TX(1)))
  69. if (sca_in(DSR_TX(1), card) & DSR_EOM)
  70. result |= SCA_INTR_DMAC_TX(1);
  71. return result;
  72. }
  73. static inline port_t* dev_to_port(struct net_device *dev)
  74. {
  75. return dev_to_hdlc(dev)->priv;
  76. }
  77. static inline u16 next_desc(port_t *port, u16 desc, int transmit)
  78. {
  79. return (desc + 1) % (transmit ? port_to_card(port)->tx_ring_buffers
  80. : port_to_card(port)->rx_ring_buffers);
  81. }
  82. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  83. {
  84. u16 rx_buffs = port_to_card(port)->rx_ring_buffers;
  85. u16 tx_buffs = port_to_card(port)->tx_ring_buffers;
  86. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  87. return log_node(port) * (rx_buffs + tx_buffs) +
  88. transmit * rx_buffs + desc;
  89. }
  90. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  91. {
  92. /* Descriptor offset always fits in 16 bits */
  93. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  94. }
  95. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  96. int transmit)
  97. {
  98. #ifdef PAGE0_ALWAYS_MAPPED
  99. return (pkt_desc __iomem *)(win0base(port_to_card(port))
  100. + desc_offset(port, desc, transmit));
  101. #else
  102. return (pkt_desc __iomem *)(winbase(port_to_card(port))
  103. + desc_offset(port, desc, transmit));
  104. #endif
  105. }
  106. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  107. {
  108. return port_to_card(port)->buff_offset +
  109. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  110. }
  111. static inline void sca_set_carrier(port_t *port)
  112. {
  113. if (!(sca_in(get_msci(port) + ST3, port_to_card(port)) & ST3_DCD)) {
  114. #ifdef DEBUG_LINK
  115. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  116. port_to_dev(port)->name);
  117. #endif
  118. netif_carrier_on(port_to_dev(port));
  119. } else {
  120. #ifdef DEBUG_LINK
  121. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  122. port_to_dev(port)->name);
  123. #endif
  124. netif_carrier_off(port_to_dev(port));
  125. }
  126. }
  127. static void sca_init_port(port_t *port)
  128. {
  129. card_t *card = port_to_card(port);
  130. int transmit, i;
  131. port->rxin = 0;
  132. port->txin = 0;
  133. port->txlast = 0;
  134. #ifndef PAGE0_ALWAYS_MAPPED
  135. openwin(card, 0);
  136. #endif
  137. for (transmit = 0; transmit < 2; transmit++) {
  138. u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
  139. u16 buffs = transmit ? card->tx_ring_buffers
  140. : card->rx_ring_buffers;
  141. for (i = 0; i < buffs; i++) {
  142. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  143. u16 chain_off = desc_offset(port, i + 1, transmit);
  144. u32 buff_off = buffer_offset(port, i, transmit);
  145. writew(chain_off, &desc->cp);
  146. writel(buff_off, &desc->bp);
  147. writew(0, &desc->len);
  148. writeb(0, &desc->stat);
  149. }
  150. /* DMA disable - to halt state */
  151. sca_out(0, transmit ? DSR_TX(phy_node(port)) :
  152. DSR_RX(phy_node(port)), card);
  153. /* software ABORT - to initial state */
  154. sca_out(DCR_ABORT, transmit ? DCR_TX(phy_node(port)) :
  155. DCR_RX(phy_node(port)), card);
  156. /* current desc addr */
  157. sca_out(0, dmac + CPB, card); /* pointer base */
  158. sca_outw(desc_offset(port, 0, transmit), dmac + CDAL, card);
  159. if (!transmit)
  160. sca_outw(desc_offset(port, buffs - 1, transmit),
  161. dmac + EDAL, card);
  162. else
  163. sca_outw(desc_offset(port, 0, transmit), dmac + EDAL,
  164. card);
  165. /* clear frame end interrupt counter */
  166. sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(phy_node(port)) :
  167. DCR_RX(phy_node(port)), card);
  168. if (!transmit) { /* Receive */
  169. /* set buffer length */
  170. sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
  171. /* Chain mode, Multi-frame */
  172. sca_out(0x14, DMR_RX(phy_node(port)), card);
  173. sca_out(DIR_EOME | DIR_BOFE, DIR_RX(phy_node(port)),
  174. card);
  175. /* DMA enable */
  176. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  177. } else { /* Transmit */
  178. /* Chain mode, Multi-frame */
  179. sca_out(0x14, DMR_TX(phy_node(port)), card);
  180. /* enable underflow interrupts */
  181. sca_out(DIR_BOFE, DIR_TX(phy_node(port)), card);
  182. }
  183. }
  184. sca_set_carrier(port);
  185. }
  186. #ifdef NEED_SCA_MSCI_INTR
  187. /* MSCI interrupt service */
  188. static inline void sca_msci_intr(port_t *port)
  189. {
  190. u16 msci = get_msci(port);
  191. card_t* card = port_to_card(port);
  192. u8 stat = sca_in(msci + ST1, card); /* read MSCI ST1 status */
  193. /* Reset MSCI TX underrun and CDCD status bit */
  194. sca_out(stat & (ST1_UDRN | ST1_CDCD), msci + ST1, card);
  195. if (stat & ST1_UDRN) {
  196. /* TX Underrun error detected */
  197. port_to_dev(port)->stats.tx_errors++;
  198. port_to_dev(port)->stats.tx_fifo_errors++;
  199. }
  200. if (stat & ST1_CDCD)
  201. sca_set_carrier(port);
  202. }
  203. #endif
  204. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  205. u16 rxin)
  206. {
  207. struct net_device *dev = port_to_dev(port);
  208. struct sk_buff *skb;
  209. u16 len;
  210. u32 buff;
  211. u32 maxlen;
  212. u8 page;
  213. len = readw(&desc->len);
  214. skb = dev_alloc_skb(len);
  215. if (!skb) {
  216. dev->stats.rx_dropped++;
  217. return;
  218. }
  219. buff = buffer_offset(port, rxin, 0);
  220. page = buff / winsize(card);
  221. buff = buff % winsize(card);
  222. maxlen = winsize(card) - buff;
  223. openwin(card, page);
  224. if (len > maxlen) {
  225. memcpy_fromio(skb->data, winbase(card) + buff, maxlen);
  226. openwin(card, page + 1);
  227. memcpy_fromio(skb->data + maxlen, winbase(card), len - maxlen);
  228. } else
  229. memcpy_fromio(skb->data, winbase(card) + buff, len);
  230. #ifndef PAGE0_ALWAYS_MAPPED
  231. openwin(card, 0); /* select pkt_desc table page back */
  232. #endif
  233. skb_put(skb, len);
  234. #ifdef DEBUG_PKT
  235. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  236. debug_frame(skb);
  237. #endif
  238. dev->stats.rx_packets++;
  239. dev->stats.rx_bytes += skb->len;
  240. skb->protocol = hdlc_type_trans(skb, dev);
  241. netif_rx(skb);
  242. }
  243. /* Receive DMA interrupt service */
  244. static inline void sca_rx_intr(port_t *port)
  245. {
  246. struct net_device *dev = port_to_dev(port);
  247. u16 dmac = get_dmac_rx(port);
  248. card_t *card = port_to_card(port);
  249. u8 stat = sca_in(DSR_RX(phy_node(port)), card); /* read DMA Status */
  250. /* Reset DSR status bits */
  251. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  252. DSR_RX(phy_node(port)), card);
  253. if (stat & DSR_BOF)
  254. /* Dropped one or more frames */
  255. dev->stats.rx_over_errors++;
  256. while (1) {
  257. u32 desc_off = desc_offset(port, port->rxin, 0);
  258. pkt_desc __iomem *desc;
  259. u32 cda = sca_inw(dmac + CDAL, card);
  260. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  261. break; /* No frame received */
  262. desc = desc_address(port, port->rxin, 0);
  263. stat = readb(&desc->stat);
  264. if (!(stat & ST_RX_EOM))
  265. port->rxpart = 1; /* partial frame received */
  266. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  267. dev->stats.rx_errors++;
  268. if (stat & ST_RX_OVERRUN)
  269. dev->stats.rx_fifo_errors++;
  270. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  271. ST_RX_RESBIT)) || port->rxpart)
  272. dev->stats.rx_frame_errors++;
  273. else if (stat & ST_RX_CRC)
  274. dev->stats.rx_crc_errors++;
  275. if (stat & ST_RX_EOM)
  276. port->rxpart = 0; /* received last fragment */
  277. } else
  278. sca_rx(card, port, desc, port->rxin);
  279. /* Set new error descriptor address */
  280. sca_outw(desc_off, dmac + EDAL, card);
  281. port->rxin = next_desc(port, port->rxin, 0);
  282. }
  283. /* make sure RX DMA is enabled */
  284. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  285. }
  286. /* Transmit DMA interrupt service */
  287. static inline void sca_tx_intr(port_t *port)
  288. {
  289. struct net_device *dev = port_to_dev(port);
  290. u16 dmac = get_dmac_tx(port);
  291. card_t* card = port_to_card(port);
  292. u8 stat;
  293. spin_lock(&port->lock);
  294. stat = sca_in(DSR_TX(phy_node(port)), card); /* read DMA Status */
  295. /* Reset DSR status bits */
  296. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  297. DSR_TX(phy_node(port)), card);
  298. while (1) {
  299. pkt_desc __iomem *desc;
  300. u32 desc_off = desc_offset(port, port->txlast, 1);
  301. u32 cda = sca_inw(dmac + CDAL, card);
  302. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  303. break; /* Transmitter is/will_be sending this frame */
  304. desc = desc_address(port, port->txlast, 1);
  305. dev->stats.tx_packets++;
  306. dev->stats.tx_bytes += readw(&desc->len);
  307. writeb(0, &desc->stat); /* Free descriptor */
  308. port->txlast = next_desc(port, port->txlast, 1);
  309. }
  310. netif_wake_queue(dev);
  311. spin_unlock(&port->lock);
  312. }
  313. static irqreturn_t sca_intr(int irq, void* dev_id)
  314. {
  315. card_t *card = dev_id;
  316. int i;
  317. u8 stat;
  318. int handled = 0;
  319. u8 page = sca_get_page(card);
  320. while((stat = sca_intr_status(card)) != 0) {
  321. handled = 1;
  322. for (i = 0; i < 2; i++) {
  323. port_t *port = get_port(card, i);
  324. if (port) {
  325. if (stat & SCA_INTR_MSCI(i))
  326. sca_msci_intr(port);
  327. if (stat & SCA_INTR_DMAC_RX(i))
  328. sca_rx_intr(port);
  329. if (stat & SCA_INTR_DMAC_TX(i))
  330. sca_tx_intr(port);
  331. }
  332. }
  333. }
  334. openwin(card, page); /* Restore original page */
  335. return IRQ_RETVAL(handled);
  336. }
  337. static void sca_set_port(port_t *port)
  338. {
  339. card_t* card = port_to_card(port);
  340. u16 msci = get_msci(port);
  341. u8 md2 = sca_in(msci + MD2, card);
  342. unsigned int tmc, br = 10, brv = 1024;
  343. if (port->settings.clock_rate > 0) {
  344. /* Try lower br for better accuracy*/
  345. do {
  346. br--;
  347. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  348. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  349. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  350. }while (br > 1 && tmc <= 128);
  351. if (tmc < 1) {
  352. tmc = 1;
  353. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  354. brv = 1;
  355. } else if (tmc > 255)
  356. tmc = 256; /* tmc=0 means 256 - low baud rates */
  357. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  358. } else {
  359. br = 9; /* Minimum clock rate */
  360. tmc = 256; /* 8bit = 0 */
  361. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  362. }
  363. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  364. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  365. port->tmc = tmc;
  366. /* baud divisor - time constant*/
  367. sca_out(port->tmc, msci + TMC, card);
  368. /* Set BRG bits */
  369. sca_out(port->rxs, msci + RXS, card);
  370. sca_out(port->txs, msci + TXS, card);
  371. if (port->settings.loopback)
  372. md2 |= MD2_LOOPBACK;
  373. else
  374. md2 &= ~MD2_LOOPBACK;
  375. sca_out(md2, msci + MD2, card);
  376. }
  377. static void sca_open(struct net_device *dev)
  378. {
  379. port_t *port = dev_to_port(dev);
  380. card_t* card = port_to_card(port);
  381. u16 msci = get_msci(port);
  382. u8 md0, md2;
  383. switch(port->encoding) {
  384. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  385. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  386. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  387. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  388. default: md2 = MD2_MANCHESTER;
  389. }
  390. if (port->settings.loopback)
  391. md2 |= MD2_LOOPBACK;
  392. switch(port->parity) {
  393. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  394. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  395. case PARITY_CRC16_PR0_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU_0; break;
  396. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  397. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  398. }
  399. sca_out(CMD_RESET, msci + CMD, card);
  400. sca_out(md0, msci + MD0, card);
  401. sca_out(0x00, msci + MD1, card); /* no address field check */
  402. sca_out(md2, msci + MD2, card);
  403. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  404. sca_out(CTL_IDLE, msci + CTL, card);
  405. /* Allow at least 8 bytes before requesting RX DMA operation */
  406. /* TX with higher priority and possibly with shorter transfers */
  407. sca_out(0x07, msci + RRC, card); /* +1=RXRDY/DMA activation condition*/
  408. sca_out(0x10, msci + TRC0, card); /* = TXRDY/DMA activation condition*/
  409. sca_out(0x14, msci + TRC1, card); /* +1=TXRDY/DMA deactiv condition */
  410. /* We're using the following interrupts:
  411. - TXINT (DMAC completed all transmisions, underrun or DCD change)
  412. - all DMA interrupts
  413. */
  414. sca_set_carrier(port);
  415. /* MSCI TX INT and RX INT A IRQ enable */
  416. sca_out(IE0_TXINT | IE0_RXINTA, msci + IE0, card);
  417. sca_out(IE1_UDRN | IE1_CDCD, msci + IE1, card);
  418. sca_out(sca_in(IER0, card) | (phy_node(port) ? 0xC0 : 0x0C),
  419. IER0, card); /* TXINT and RXINT */
  420. /* enable DMA IRQ */
  421. sca_out(sca_in(IER1, card) | (phy_node(port) ? 0xF0 : 0x0F),
  422. IER1, card);
  423. sca_out(port->tmc, msci + TMC, card); /* Restore registers */
  424. sca_out(port->rxs, msci + RXS, card);
  425. sca_out(port->txs, msci + TXS, card);
  426. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  427. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  428. netif_start_queue(dev);
  429. }
  430. static void sca_close(struct net_device *dev)
  431. {
  432. port_t *port = dev_to_port(dev);
  433. card_t* card = port_to_card(port);
  434. /* reset channel */
  435. sca_out(CMD_RESET, get_msci(port) + CMD, port_to_card(port));
  436. /* disable MSCI interrupts */
  437. sca_out(sca_in(IER0, card) & (phy_node(port) ? 0x0F : 0xF0),
  438. IER0, card);
  439. /* disable DMA interrupts */
  440. sca_out(sca_in(IER1, card) & (phy_node(port) ? 0x0F : 0xF0),
  441. IER1, card);
  442. netif_stop_queue(dev);
  443. }
  444. static int sca_attach(struct net_device *dev, unsigned short encoding,
  445. unsigned short parity)
  446. {
  447. if (encoding != ENCODING_NRZ &&
  448. encoding != ENCODING_NRZI &&
  449. encoding != ENCODING_FM_MARK &&
  450. encoding != ENCODING_FM_SPACE &&
  451. encoding != ENCODING_MANCHESTER)
  452. return -EINVAL;
  453. if (parity != PARITY_NONE &&
  454. parity != PARITY_CRC16_PR0 &&
  455. parity != PARITY_CRC16_PR1 &&
  456. parity != PARITY_CRC16_PR0_CCITT &&
  457. parity != PARITY_CRC16_PR1_CCITT)
  458. return -EINVAL;
  459. dev_to_port(dev)->encoding = encoding;
  460. dev_to_port(dev)->parity = parity;
  461. return 0;
  462. }
  463. #ifdef DEBUG_RINGS
  464. static void sca_dump_rings(struct net_device *dev)
  465. {
  466. port_t *port = dev_to_port(dev);
  467. card_t *card = port_to_card(port);
  468. u16 cnt;
  469. #ifndef PAGE0_ALWAYS_MAPPED
  470. u8 page = sca_get_page(card);
  471. openwin(card, 0);
  472. #endif
  473. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  474. sca_inw(get_dmac_rx(port) + CDAL, card),
  475. sca_inw(get_dmac_rx(port) + EDAL, card),
  476. sca_in(DSR_RX(phy_node(port)), card), port->rxin,
  477. sca_in(DSR_RX(phy_node(port)), card) & DSR_DE ? "" : "in");
  478. for (cnt = 0; cnt < port_to_card(port)->rx_ring_buffers; cnt++)
  479. pr_cont(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  480. pr_cont("\n");
  481. printk(KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  482. "last=%u %sactive",
  483. sca_inw(get_dmac_tx(port) + CDAL, card),
  484. sca_inw(get_dmac_tx(port) + EDAL, card),
  485. sca_in(DSR_TX(phy_node(port)), card), port->txin, port->txlast,
  486. sca_in(DSR_TX(phy_node(port)), card) & DSR_DE ? "" : "in");
  487. for (cnt = 0; cnt < port_to_card(port)->tx_ring_buffers; cnt++)
  488. pr_cont(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  489. pr_cont("\n");
  490. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x, ST: %02x %02x %02x %02x,"
  491. " FST: %02x CST: %02x %02x\n",
  492. sca_in(get_msci(port) + MD0, card),
  493. sca_in(get_msci(port) + MD1, card),
  494. sca_in(get_msci(port) + MD2, card),
  495. sca_in(get_msci(port) + ST0, card),
  496. sca_in(get_msci(port) + ST1, card),
  497. sca_in(get_msci(port) + ST2, card),
  498. sca_in(get_msci(port) + ST3, card),
  499. sca_in(get_msci(port) + FST, card),
  500. sca_in(get_msci(port) + CST0, card),
  501. sca_in(get_msci(port) + CST1, card));
  502. printk(KERN_DEBUG "ISR: %02x %02x %02x\n", sca_in(ISR0, card),
  503. sca_in(ISR1, card), sca_in(ISR2, card));
  504. #ifndef PAGE0_ALWAYS_MAPPED
  505. openwin(card, page); /* Restore original page */
  506. #endif
  507. }
  508. #endif /* DEBUG_RINGS */
  509. static netdev_tx_t sca_xmit(struct sk_buff *skb, struct net_device *dev)
  510. {
  511. port_t *port = dev_to_port(dev);
  512. card_t *card = port_to_card(port);
  513. pkt_desc __iomem *desc;
  514. u32 buff, len;
  515. u8 page;
  516. u32 maxlen;
  517. spin_lock_irq(&port->lock);
  518. desc = desc_address(port, port->txin + 1, 1);
  519. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  520. #ifdef DEBUG_PKT
  521. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  522. debug_frame(skb);
  523. #endif
  524. desc = desc_address(port, port->txin, 1);
  525. buff = buffer_offset(port, port->txin, 1);
  526. len = skb->len;
  527. page = buff / winsize(card);
  528. buff = buff % winsize(card);
  529. maxlen = winsize(card) - buff;
  530. openwin(card, page);
  531. if (len > maxlen) {
  532. memcpy_toio(winbase(card) + buff, skb->data, maxlen);
  533. openwin(card, page + 1);
  534. memcpy_toio(winbase(card), skb->data + maxlen, len - maxlen);
  535. } else
  536. memcpy_toio(winbase(card) + buff, skb->data, len);
  537. #ifndef PAGE0_ALWAYS_MAPPED
  538. openwin(card, 0); /* select pkt_desc table page back */
  539. #endif
  540. writew(len, &desc->len);
  541. writeb(ST_TX_EOM, &desc->stat);
  542. port->txin = next_desc(port, port->txin, 1);
  543. sca_outw(desc_offset(port, port->txin, 1),
  544. get_dmac_tx(port) + EDAL, card);
  545. sca_out(DSR_DE, DSR_TX(phy_node(port)), card); /* Enable TX DMA */
  546. desc = desc_address(port, port->txin + 1, 1);
  547. if (readb(&desc->stat)) /* allow 1 packet gap */
  548. netif_stop_queue(dev);
  549. spin_unlock_irq(&port->lock);
  550. dev_kfree_skb(skb);
  551. return NETDEV_TX_OK;
  552. }
  553. #ifdef NEED_DETECT_RAM
  554. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  555. u32 ramsize)
  556. {
  557. /* Round RAM size to 32 bits, fill from end to start */
  558. u32 i = ramsize &= ~3;
  559. u32 size = winsize(card);
  560. openwin(card, (i - 4) / size); /* select last window */
  561. do {
  562. i -= 4;
  563. if ((i + 4) % size == 0)
  564. openwin(card, i / size);
  565. writel(i ^ 0x12345678, rambase + i % size);
  566. } while (i > 0);
  567. for (i = 0; i < ramsize ; i += 4) {
  568. if (i % size == 0)
  569. openwin(card, i / size);
  570. if (readl(rambase + i % size) != (i ^ 0x12345678))
  571. break;
  572. }
  573. return i;
  574. }
  575. #endif /* NEED_DETECT_RAM */
  576. static void __devinit sca_init(card_t *card, int wait_states)
  577. {
  578. sca_out(wait_states, WCRL, card); /* Wait Control */
  579. sca_out(wait_states, WCRM, card);
  580. sca_out(wait_states, WCRH, card);
  581. sca_out(0, DMER, card); /* DMA Master disable */
  582. sca_out(0x03, PCR, card); /* DMA priority */
  583. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  584. sca_out(0, DSR_TX(0), card);
  585. sca_out(0, DSR_RX(1), card);
  586. sca_out(0, DSR_TX(1), card);
  587. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  588. }