smsc-ircc2.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032
  1. /*********************************************************************
  2. *
  3. * Description: Driver for the SMC Infrared Communications Controller
  4. * Status: Experimental.
  5. * Author: Daniele Peri (peri@csai.unipa.it)
  6. * Created at:
  7. * Modified at:
  8. * Modified by:
  9. *
  10. * Copyright (c) 2002 Daniele Peri
  11. * All Rights Reserved.
  12. * Copyright (c) 2002 Jean Tourrilhes
  13. * Copyright (c) 2006 Linus Walleij
  14. *
  15. *
  16. * Based on smc-ircc.c:
  17. *
  18. * Copyright (c) 2001 Stefani Seibold
  19. * Copyright (c) 1999-2001 Dag Brattli
  20. * Copyright (c) 1998-1999 Thomas Davis,
  21. *
  22. * and irport.c:
  23. *
  24. * Copyright (c) 1997, 1998, 1999-2000 Dag Brattli, All Rights Reserved.
  25. *
  26. *
  27. * This program is free software; you can redistribute it and/or
  28. * modify it under the terms of the GNU General Public License as
  29. * published by the Free Software Foundation; either version 2 of
  30. * the License, or (at your option) any later version.
  31. *
  32. * This program is distributed in the hope that it will be useful,
  33. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  34. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  35. * GNU General Public License for more details.
  36. *
  37. * You should have received a copy of the GNU General Public License
  38. * along with this program; if not, write to the Free Software
  39. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  40. * MA 02111-1307 USA
  41. *
  42. ********************************************************************/
  43. #include <linux/module.h>
  44. #include <linux/kernel.h>
  45. #include <linux/types.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/ioport.h>
  49. #include <linux/delay.h>
  50. #include <linux/init.h>
  51. #include <linux/interrupt.h>
  52. #include <linux/rtnetlink.h>
  53. #include <linux/serial_reg.h>
  54. #include <linux/dma-mapping.h>
  55. #include <linux/pnp.h>
  56. #include <linux/platform_device.h>
  57. #include <linux/gfp.h>
  58. #include <asm/io.h>
  59. #include <asm/dma.h>
  60. #include <asm/byteorder.h>
  61. #include <linux/spinlock.h>
  62. #include <linux/pm.h>
  63. #ifdef CONFIG_PCI
  64. #include <linux/pci.h>
  65. #endif
  66. #include <net/irda/wrapper.h>
  67. #include <net/irda/irda.h>
  68. #include <net/irda/irda_device.h>
  69. #include "smsc-ircc2.h"
  70. #include "smsc-sio.h"
  71. MODULE_AUTHOR("Daniele Peri <peri@csai.unipa.it>");
  72. MODULE_DESCRIPTION("SMC IrCC SIR/FIR controller driver");
  73. MODULE_LICENSE("GPL");
  74. static bool smsc_nopnp = true;
  75. module_param_named(nopnp, smsc_nopnp, bool, 0);
  76. MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings, defaults to true");
  77. #define DMA_INVAL 255
  78. static int ircc_dma = DMA_INVAL;
  79. module_param(ircc_dma, int, 0);
  80. MODULE_PARM_DESC(ircc_dma, "DMA channel");
  81. #define IRQ_INVAL 255
  82. static int ircc_irq = IRQ_INVAL;
  83. module_param(ircc_irq, int, 0);
  84. MODULE_PARM_DESC(ircc_irq, "IRQ line");
  85. static int ircc_fir;
  86. module_param(ircc_fir, int, 0);
  87. MODULE_PARM_DESC(ircc_fir, "FIR Base Address");
  88. static int ircc_sir;
  89. module_param(ircc_sir, int, 0);
  90. MODULE_PARM_DESC(ircc_sir, "SIR Base Address");
  91. static int ircc_cfg;
  92. module_param(ircc_cfg, int, 0);
  93. MODULE_PARM_DESC(ircc_cfg, "Configuration register base address");
  94. static int ircc_transceiver;
  95. module_param(ircc_transceiver, int, 0);
  96. MODULE_PARM_DESC(ircc_transceiver, "Transceiver type");
  97. /* Types */
  98. #ifdef CONFIG_PCI
  99. struct smsc_ircc_subsystem_configuration {
  100. unsigned short vendor; /* PCI vendor ID */
  101. unsigned short device; /* PCI vendor ID */
  102. unsigned short subvendor; /* PCI subsystem vendor ID */
  103. unsigned short subdevice; /* PCI subsystem device ID */
  104. unsigned short sir_io; /* I/O port for SIR */
  105. unsigned short fir_io; /* I/O port for FIR */
  106. unsigned char fir_irq; /* FIR IRQ */
  107. unsigned char fir_dma; /* FIR DMA */
  108. unsigned short cfg_base; /* I/O port for chip configuration */
  109. int (*preconfigure)(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf); /* Preconfig function */
  110. const char *name; /* name shown as info */
  111. };
  112. #endif
  113. struct smsc_transceiver {
  114. char *name;
  115. void (*set_for_speed)(int fir_base, u32 speed);
  116. int (*probe)(int fir_base);
  117. };
  118. struct smsc_chip {
  119. char *name;
  120. #if 0
  121. u8 type;
  122. #endif
  123. u16 flags;
  124. u8 devid;
  125. u8 rev;
  126. };
  127. struct smsc_chip_address {
  128. unsigned int cfg_base;
  129. unsigned int type;
  130. };
  131. /* Private data for each instance */
  132. struct smsc_ircc_cb {
  133. struct net_device *netdev; /* Yes! we are some kind of netdevice */
  134. struct irlap_cb *irlap; /* The link layer we are binded to */
  135. chipio_t io; /* IrDA controller information */
  136. iobuff_t tx_buff; /* Transmit buffer */
  137. iobuff_t rx_buff; /* Receive buffer */
  138. dma_addr_t tx_buff_dma;
  139. dma_addr_t rx_buff_dma;
  140. struct qos_info qos; /* QoS capabilities for this device */
  141. spinlock_t lock; /* For serializing operations */
  142. __u32 new_speed;
  143. __u32 flags; /* Interface flags */
  144. int tx_buff_offsets[10]; /* Offsets between frames in tx_buff */
  145. int tx_len; /* Number of frames in tx_buff */
  146. int transceiver;
  147. struct platform_device *pldev;
  148. };
  149. /* Constants */
  150. #define SMSC_IRCC2_DRIVER_NAME "smsc-ircc2"
  151. #define SMSC_IRCC2_C_IRDA_FALLBACK_SPEED 9600
  152. #define SMSC_IRCC2_C_DEFAULT_TRANSCEIVER 1
  153. #define SMSC_IRCC2_C_NET_TIMEOUT 0
  154. #define SMSC_IRCC2_C_SIR_STOP 0
  155. static const char *driver_name = SMSC_IRCC2_DRIVER_NAME;
  156. /* Prototypes */
  157. static int smsc_ircc_open(unsigned int firbase, unsigned int sirbase, u8 dma, u8 irq);
  158. static int smsc_ircc_present(unsigned int fir_base, unsigned int sir_base);
  159. static void smsc_ircc_setup_io(struct smsc_ircc_cb *self, unsigned int fir_base, unsigned int sir_base, u8 dma, u8 irq);
  160. static void smsc_ircc_setup_qos(struct smsc_ircc_cb *self);
  161. static void smsc_ircc_init_chip(struct smsc_ircc_cb *self);
  162. static int __exit smsc_ircc_close(struct smsc_ircc_cb *self);
  163. static int smsc_ircc_dma_receive(struct smsc_ircc_cb *self);
  164. static void smsc_ircc_dma_receive_complete(struct smsc_ircc_cb *self);
  165. static void smsc_ircc_sir_receive(struct smsc_ircc_cb *self);
  166. static netdev_tx_t smsc_ircc_hard_xmit_sir(struct sk_buff *skb,
  167. struct net_device *dev);
  168. static netdev_tx_t smsc_ircc_hard_xmit_fir(struct sk_buff *skb,
  169. struct net_device *dev);
  170. static void smsc_ircc_dma_xmit(struct smsc_ircc_cb *self, int bofs);
  171. static void smsc_ircc_dma_xmit_complete(struct smsc_ircc_cb *self);
  172. static void smsc_ircc_change_speed(struct smsc_ircc_cb *self, u32 speed);
  173. static void smsc_ircc_set_sir_speed(struct smsc_ircc_cb *self, u32 speed);
  174. static irqreturn_t smsc_ircc_interrupt(int irq, void *dev_id);
  175. static irqreturn_t smsc_ircc_interrupt_sir(struct net_device *dev);
  176. static void smsc_ircc_sir_start(struct smsc_ircc_cb *self);
  177. #if SMSC_IRCC2_C_SIR_STOP
  178. static void smsc_ircc_sir_stop(struct smsc_ircc_cb *self);
  179. #endif
  180. static void smsc_ircc_sir_write_wakeup(struct smsc_ircc_cb *self);
  181. static int smsc_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len);
  182. static int smsc_ircc_net_open(struct net_device *dev);
  183. static int smsc_ircc_net_close(struct net_device *dev);
  184. static int smsc_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  185. #if SMSC_IRCC2_C_NET_TIMEOUT
  186. static void smsc_ircc_timeout(struct net_device *dev);
  187. #endif
  188. static int smsc_ircc_is_receiving(struct smsc_ircc_cb *self);
  189. static void smsc_ircc_probe_transceiver(struct smsc_ircc_cb *self);
  190. static void smsc_ircc_set_transceiver_for_speed(struct smsc_ircc_cb *self, u32 speed);
  191. static void smsc_ircc_sir_wait_hw_transmitter_finish(struct smsc_ircc_cb *self);
  192. /* Probing */
  193. static int __init smsc_ircc_look_for_chips(void);
  194. static const struct smsc_chip * __init smsc_ircc_probe(unsigned short cfg_base, u8 reg, const struct smsc_chip *chip, char *type);
  195. static int __init smsc_superio_flat(const struct smsc_chip *chips, unsigned short cfg_base, char *type);
  196. static int __init smsc_superio_paged(const struct smsc_chip *chips, unsigned short cfg_base, char *type);
  197. static int __init smsc_superio_fdc(unsigned short cfg_base);
  198. static int __init smsc_superio_lpc(unsigned short cfg_base);
  199. #ifdef CONFIG_PCI
  200. static int __init preconfigure_smsc_chip(struct smsc_ircc_subsystem_configuration *conf);
  201. static int __init preconfigure_through_82801(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf);
  202. static void __init preconfigure_ali_port(struct pci_dev *dev,
  203. unsigned short port);
  204. static int __init preconfigure_through_ali(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf);
  205. static int __init smsc_ircc_preconfigure_subsystems(unsigned short ircc_cfg,
  206. unsigned short ircc_fir,
  207. unsigned short ircc_sir,
  208. unsigned char ircc_dma,
  209. unsigned char ircc_irq);
  210. #endif
  211. /* Transceivers specific functions */
  212. static void smsc_ircc_set_transceiver_toshiba_sat1800(int fir_base, u32 speed);
  213. static int smsc_ircc_probe_transceiver_toshiba_sat1800(int fir_base);
  214. static void smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(int fir_base, u32 speed);
  215. static int smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(int fir_base);
  216. static void smsc_ircc_set_transceiver_smsc_ircc_atc(int fir_base, u32 speed);
  217. static int smsc_ircc_probe_transceiver_smsc_ircc_atc(int fir_base);
  218. /* Power Management */
  219. static int smsc_ircc_suspend(struct platform_device *dev, pm_message_t state);
  220. static int smsc_ircc_resume(struct platform_device *dev);
  221. static struct platform_driver smsc_ircc_driver = {
  222. .suspend = smsc_ircc_suspend,
  223. .resume = smsc_ircc_resume,
  224. .driver = {
  225. .name = SMSC_IRCC2_DRIVER_NAME,
  226. },
  227. };
  228. /* Transceivers for SMSC-ircc */
  229. static struct smsc_transceiver smsc_transceivers[] =
  230. {
  231. { "Toshiba Satellite 1800 (GP data pin select)", smsc_ircc_set_transceiver_toshiba_sat1800, smsc_ircc_probe_transceiver_toshiba_sat1800 },
  232. { "Fast pin select", smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select, smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select },
  233. { "ATC IRMode", smsc_ircc_set_transceiver_smsc_ircc_atc, smsc_ircc_probe_transceiver_smsc_ircc_atc },
  234. { NULL, NULL }
  235. };
  236. #define SMSC_IRCC2_C_NUMBER_OF_TRANSCEIVERS (ARRAY_SIZE(smsc_transceivers) - 1)
  237. /* SMC SuperIO chipsets definitions */
  238. #define KEY55_1 0 /* SuperIO Configuration mode with Key <0x55> */
  239. #define KEY55_2 1 /* SuperIO Configuration mode with Key <0x55,0x55> */
  240. #define NoIRDA 2 /* SuperIO Chip has no IRDA Port */
  241. #define SIR 0 /* SuperIO Chip has only slow IRDA */
  242. #define FIR 4 /* SuperIO Chip has fast IRDA */
  243. #define SERx4 8 /* SuperIO Chip supports 115,2 KBaud * 4=460,8 KBaud */
  244. static struct smsc_chip __initdata fdc_chips_flat[] =
  245. {
  246. /* Base address 0x3f0 or 0x370 */
  247. { "37C44", KEY55_1|NoIRDA, 0x00, 0x00 }, /* This chip cannot be detected */
  248. { "37C665GT", KEY55_2|NoIRDA, 0x65, 0x01 },
  249. { "37C665GT", KEY55_2|NoIRDA, 0x66, 0x01 },
  250. { "37C669", KEY55_2|SIR|SERx4, 0x03, 0x02 },
  251. { "37C669", KEY55_2|SIR|SERx4, 0x04, 0x02 }, /* ID? */
  252. { "37C78", KEY55_2|NoIRDA, 0x78, 0x00 },
  253. { "37N769", KEY55_1|FIR|SERx4, 0x28, 0x00 },
  254. { "37N869", KEY55_1|FIR|SERx4, 0x29, 0x00 },
  255. { NULL }
  256. };
  257. static struct smsc_chip __initdata fdc_chips_paged[] =
  258. {
  259. /* Base address 0x3f0 or 0x370 */
  260. { "37B72X", KEY55_1|SIR|SERx4, 0x4c, 0x00 },
  261. { "37B77X", KEY55_1|SIR|SERx4, 0x43, 0x00 },
  262. { "37B78X", KEY55_1|SIR|SERx4, 0x44, 0x00 },
  263. { "37B80X", KEY55_1|SIR|SERx4, 0x42, 0x00 },
  264. { "37C67X", KEY55_1|FIR|SERx4, 0x40, 0x00 },
  265. { "37C93X", KEY55_2|SIR|SERx4, 0x02, 0x01 },
  266. { "37C93XAPM", KEY55_1|SIR|SERx4, 0x30, 0x01 },
  267. { "37C93XFR", KEY55_2|FIR|SERx4, 0x03, 0x01 },
  268. { "37M707", KEY55_1|SIR|SERx4, 0x42, 0x00 },
  269. { "37M81X", KEY55_1|SIR|SERx4, 0x4d, 0x00 },
  270. { "37N958FR", KEY55_1|FIR|SERx4, 0x09, 0x04 },
  271. { "37N971", KEY55_1|FIR|SERx4, 0x0a, 0x00 },
  272. { "37N972", KEY55_1|FIR|SERx4, 0x0b, 0x00 },
  273. { NULL }
  274. };
  275. static struct smsc_chip __initdata lpc_chips_flat[] =
  276. {
  277. /* Base address 0x2E or 0x4E */
  278. { "47N227", KEY55_1|FIR|SERx4, 0x5a, 0x00 },
  279. { "47N227", KEY55_1|FIR|SERx4, 0x7a, 0x00 },
  280. { "47N267", KEY55_1|FIR|SERx4, 0x5e, 0x00 },
  281. { NULL }
  282. };
  283. static struct smsc_chip __initdata lpc_chips_paged[] =
  284. {
  285. /* Base address 0x2E or 0x4E */
  286. { "47B27X", KEY55_1|SIR|SERx4, 0x51, 0x00 },
  287. { "47B37X", KEY55_1|SIR|SERx4, 0x52, 0x00 },
  288. { "47M10X", KEY55_1|SIR|SERx4, 0x59, 0x00 },
  289. { "47M120", KEY55_1|NoIRDA|SERx4, 0x5c, 0x00 },
  290. { "47M13X", KEY55_1|SIR|SERx4, 0x59, 0x00 },
  291. { "47M14X", KEY55_1|SIR|SERx4, 0x5f, 0x00 },
  292. { "47N252", KEY55_1|FIR|SERx4, 0x0e, 0x00 },
  293. { "47S42X", KEY55_1|SIR|SERx4, 0x57, 0x00 },
  294. { NULL }
  295. };
  296. #define SMSCSIO_TYPE_FDC 1
  297. #define SMSCSIO_TYPE_LPC 2
  298. #define SMSCSIO_TYPE_FLAT 4
  299. #define SMSCSIO_TYPE_PAGED 8
  300. static struct smsc_chip_address __initdata possible_addresses[] =
  301. {
  302. { 0x3f0, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  303. { 0x370, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  304. { 0xe0, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  305. { 0x2e, SMSCSIO_TYPE_LPC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  306. { 0x4e, SMSCSIO_TYPE_LPC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  307. { 0, 0 }
  308. };
  309. /* Globals */
  310. static struct smsc_ircc_cb *dev_self[] = { NULL, NULL };
  311. static unsigned short dev_count;
  312. static inline void register_bank(int iobase, int bank)
  313. {
  314. outb(((inb(iobase + IRCC_MASTER) & 0xf0) | (bank & 0x07)),
  315. iobase + IRCC_MASTER);
  316. }
  317. /* PNP hotplug support */
  318. static const struct pnp_device_id smsc_ircc_pnp_table[] = {
  319. { .id = "SMCf010", .driver_data = 0 },
  320. /* and presumably others */
  321. { }
  322. };
  323. MODULE_DEVICE_TABLE(pnp, smsc_ircc_pnp_table);
  324. static int pnp_driver_registered;
  325. #ifdef CONFIG_PNP
  326. static int __devinit smsc_ircc_pnp_probe(struct pnp_dev *dev,
  327. const struct pnp_device_id *dev_id)
  328. {
  329. unsigned int firbase, sirbase;
  330. u8 dma, irq;
  331. if (!(pnp_port_valid(dev, 0) && pnp_port_valid(dev, 1) &&
  332. pnp_dma_valid(dev, 0) && pnp_irq_valid(dev, 0)))
  333. return -EINVAL;
  334. sirbase = pnp_port_start(dev, 0);
  335. firbase = pnp_port_start(dev, 1);
  336. dma = pnp_dma(dev, 0);
  337. irq = pnp_irq(dev, 0);
  338. if (smsc_ircc_open(firbase, sirbase, dma, irq))
  339. return -ENODEV;
  340. return 0;
  341. }
  342. static struct pnp_driver smsc_ircc_pnp_driver = {
  343. .name = "smsc-ircc2",
  344. .id_table = smsc_ircc_pnp_table,
  345. .probe = smsc_ircc_pnp_probe,
  346. };
  347. #else /* CONFIG_PNP */
  348. static struct pnp_driver smsc_ircc_pnp_driver;
  349. #endif
  350. /*******************************************************************************
  351. *
  352. *
  353. * SMSC-ircc stuff
  354. *
  355. *
  356. *******************************************************************************/
  357. static int __init smsc_ircc_legacy_probe(void)
  358. {
  359. int ret = 0;
  360. #ifdef CONFIG_PCI
  361. if (smsc_ircc_preconfigure_subsystems(ircc_cfg, ircc_fir, ircc_sir, ircc_dma, ircc_irq) < 0) {
  362. /* Ignore errors from preconfiguration */
  363. IRDA_ERROR("%s, Preconfiguration failed !\n", driver_name);
  364. }
  365. #endif
  366. if (ircc_fir > 0 && ircc_sir > 0) {
  367. IRDA_MESSAGE(" Overriding FIR address 0x%04x\n", ircc_fir);
  368. IRDA_MESSAGE(" Overriding SIR address 0x%04x\n", ircc_sir);
  369. if (smsc_ircc_open(ircc_fir, ircc_sir, ircc_dma, ircc_irq))
  370. ret = -ENODEV;
  371. } else {
  372. ret = -ENODEV;
  373. /* try user provided configuration register base address */
  374. if (ircc_cfg > 0) {
  375. IRDA_MESSAGE(" Overriding configuration address "
  376. "0x%04x\n", ircc_cfg);
  377. if (!smsc_superio_fdc(ircc_cfg))
  378. ret = 0;
  379. if (!smsc_superio_lpc(ircc_cfg))
  380. ret = 0;
  381. }
  382. if (smsc_ircc_look_for_chips() > 0)
  383. ret = 0;
  384. }
  385. return ret;
  386. }
  387. /*
  388. * Function smsc_ircc_init ()
  389. *
  390. * Initialize chip. Just try to find out how many chips we are dealing with
  391. * and where they are
  392. */
  393. static int __init smsc_ircc_init(void)
  394. {
  395. int ret;
  396. IRDA_DEBUG(1, "%s\n", __func__);
  397. ret = platform_driver_register(&smsc_ircc_driver);
  398. if (ret) {
  399. IRDA_ERROR("%s, Can't register driver!\n", driver_name);
  400. return ret;
  401. }
  402. dev_count = 0;
  403. if (smsc_nopnp || !pnp_platform_devices ||
  404. ircc_cfg || ircc_fir || ircc_sir ||
  405. ircc_dma != DMA_INVAL || ircc_irq != IRQ_INVAL) {
  406. ret = smsc_ircc_legacy_probe();
  407. } else {
  408. if (pnp_register_driver(&smsc_ircc_pnp_driver) == 0)
  409. pnp_driver_registered = 1;
  410. }
  411. if (ret) {
  412. if (pnp_driver_registered)
  413. pnp_unregister_driver(&smsc_ircc_pnp_driver);
  414. platform_driver_unregister(&smsc_ircc_driver);
  415. }
  416. return ret;
  417. }
  418. static netdev_tx_t smsc_ircc_net_xmit(struct sk_buff *skb,
  419. struct net_device *dev)
  420. {
  421. struct smsc_ircc_cb *self = netdev_priv(dev);
  422. if (self->io.speed > 115200)
  423. return smsc_ircc_hard_xmit_fir(skb, dev);
  424. else
  425. return smsc_ircc_hard_xmit_sir(skb, dev);
  426. }
  427. static const struct net_device_ops smsc_ircc_netdev_ops = {
  428. .ndo_open = smsc_ircc_net_open,
  429. .ndo_stop = smsc_ircc_net_close,
  430. .ndo_do_ioctl = smsc_ircc_net_ioctl,
  431. .ndo_start_xmit = smsc_ircc_net_xmit,
  432. #if SMSC_IRCC2_C_NET_TIMEOUT
  433. .ndo_tx_timeout = smsc_ircc_timeout,
  434. #endif
  435. };
  436. /*
  437. * Function smsc_ircc_open (firbase, sirbase, dma, irq)
  438. *
  439. * Try to open driver instance
  440. *
  441. */
  442. static int __devinit smsc_ircc_open(unsigned int fir_base, unsigned int sir_base, u8 dma, u8 irq)
  443. {
  444. struct smsc_ircc_cb *self;
  445. struct net_device *dev;
  446. int err;
  447. IRDA_DEBUG(1, "%s\n", __func__);
  448. err = smsc_ircc_present(fir_base, sir_base);
  449. if (err)
  450. goto err_out;
  451. err = -ENOMEM;
  452. if (dev_count >= ARRAY_SIZE(dev_self)) {
  453. IRDA_WARNING("%s(), too many devices!\n", __func__);
  454. goto err_out1;
  455. }
  456. /*
  457. * Allocate new instance of the driver
  458. */
  459. dev = alloc_irdadev(sizeof(struct smsc_ircc_cb));
  460. if (!dev) {
  461. IRDA_WARNING("%s() can't allocate net device\n", __func__);
  462. goto err_out1;
  463. }
  464. #if SMSC_IRCC2_C_NET_TIMEOUT
  465. dev->watchdog_timeo = HZ * 2; /* Allow enough time for speed change */
  466. #endif
  467. dev->netdev_ops = &smsc_ircc_netdev_ops;
  468. self = netdev_priv(dev);
  469. self->netdev = dev;
  470. /* Make ifconfig display some details */
  471. dev->base_addr = self->io.fir_base = fir_base;
  472. dev->irq = self->io.irq = irq;
  473. /* Need to store self somewhere */
  474. dev_self[dev_count] = self;
  475. spin_lock_init(&self->lock);
  476. self->rx_buff.truesize = SMSC_IRCC2_RX_BUFF_TRUESIZE;
  477. self->tx_buff.truesize = SMSC_IRCC2_TX_BUFF_TRUESIZE;
  478. self->rx_buff.head =
  479. dma_alloc_coherent(NULL, self->rx_buff.truesize,
  480. &self->rx_buff_dma, GFP_KERNEL);
  481. if (self->rx_buff.head == NULL) {
  482. IRDA_ERROR("%s, Can't allocate memory for receive buffer!\n",
  483. driver_name);
  484. goto err_out2;
  485. }
  486. self->tx_buff.head =
  487. dma_alloc_coherent(NULL, self->tx_buff.truesize,
  488. &self->tx_buff_dma, GFP_KERNEL);
  489. if (self->tx_buff.head == NULL) {
  490. IRDA_ERROR("%s, Can't allocate memory for transmit buffer!\n",
  491. driver_name);
  492. goto err_out3;
  493. }
  494. memset(self->rx_buff.head, 0, self->rx_buff.truesize);
  495. memset(self->tx_buff.head, 0, self->tx_buff.truesize);
  496. self->rx_buff.in_frame = FALSE;
  497. self->rx_buff.state = OUTSIDE_FRAME;
  498. self->tx_buff.data = self->tx_buff.head;
  499. self->rx_buff.data = self->rx_buff.head;
  500. smsc_ircc_setup_io(self, fir_base, sir_base, dma, irq);
  501. smsc_ircc_setup_qos(self);
  502. smsc_ircc_init_chip(self);
  503. if (ircc_transceiver > 0 &&
  504. ircc_transceiver < SMSC_IRCC2_C_NUMBER_OF_TRANSCEIVERS)
  505. self->transceiver = ircc_transceiver;
  506. else
  507. smsc_ircc_probe_transceiver(self);
  508. err = register_netdev(self->netdev);
  509. if (err) {
  510. IRDA_ERROR("%s, Network device registration failed!\n",
  511. driver_name);
  512. goto err_out4;
  513. }
  514. self->pldev = platform_device_register_simple(SMSC_IRCC2_DRIVER_NAME,
  515. dev_count, NULL, 0);
  516. if (IS_ERR(self->pldev)) {
  517. err = PTR_ERR(self->pldev);
  518. goto err_out5;
  519. }
  520. platform_set_drvdata(self->pldev, self);
  521. IRDA_MESSAGE("IrDA: Registered device %s\n", dev->name);
  522. dev_count++;
  523. return 0;
  524. err_out5:
  525. unregister_netdev(self->netdev);
  526. err_out4:
  527. dma_free_coherent(NULL, self->tx_buff.truesize,
  528. self->tx_buff.head, self->tx_buff_dma);
  529. err_out3:
  530. dma_free_coherent(NULL, self->rx_buff.truesize,
  531. self->rx_buff.head, self->rx_buff_dma);
  532. err_out2:
  533. free_netdev(self->netdev);
  534. dev_self[dev_count] = NULL;
  535. err_out1:
  536. release_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT);
  537. release_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT);
  538. err_out:
  539. return err;
  540. }
  541. /*
  542. * Function smsc_ircc_present(fir_base, sir_base)
  543. *
  544. * Check the smsc-ircc chip presence
  545. *
  546. */
  547. static int smsc_ircc_present(unsigned int fir_base, unsigned int sir_base)
  548. {
  549. unsigned char low, high, chip, config, dma, irq, version;
  550. if (!request_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT,
  551. driver_name)) {
  552. IRDA_WARNING("%s: can't get fir_base of 0x%03x\n",
  553. __func__, fir_base);
  554. goto out1;
  555. }
  556. if (!request_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT,
  557. driver_name)) {
  558. IRDA_WARNING("%s: can't get sir_base of 0x%03x\n",
  559. __func__, sir_base);
  560. goto out2;
  561. }
  562. register_bank(fir_base, 3);
  563. high = inb(fir_base + IRCC_ID_HIGH);
  564. low = inb(fir_base + IRCC_ID_LOW);
  565. chip = inb(fir_base + IRCC_CHIP_ID);
  566. version = inb(fir_base + IRCC_VERSION);
  567. config = inb(fir_base + IRCC_INTERFACE);
  568. dma = config & IRCC_INTERFACE_DMA_MASK;
  569. irq = (config & IRCC_INTERFACE_IRQ_MASK) >> 4;
  570. if (high != 0x10 || low != 0xb8 || (chip != 0xf1 && chip != 0xf2)) {
  571. IRDA_WARNING("%s(), addr 0x%04x - no device found!\n",
  572. __func__, fir_base);
  573. goto out3;
  574. }
  575. IRDA_MESSAGE("SMsC IrDA Controller found\n IrCC version %d.%d, "
  576. "firport 0x%03x, sirport 0x%03x dma=%d, irq=%d\n",
  577. chip & 0x0f, version, fir_base, sir_base, dma, irq);
  578. return 0;
  579. out3:
  580. release_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT);
  581. out2:
  582. release_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT);
  583. out1:
  584. return -ENODEV;
  585. }
  586. /*
  587. * Function smsc_ircc_setup_io(self, fir_base, sir_base, dma, irq)
  588. *
  589. * Setup I/O
  590. *
  591. */
  592. static void smsc_ircc_setup_io(struct smsc_ircc_cb *self,
  593. unsigned int fir_base, unsigned int sir_base,
  594. u8 dma, u8 irq)
  595. {
  596. unsigned char config, chip_dma, chip_irq;
  597. register_bank(fir_base, 3);
  598. config = inb(fir_base + IRCC_INTERFACE);
  599. chip_dma = config & IRCC_INTERFACE_DMA_MASK;
  600. chip_irq = (config & IRCC_INTERFACE_IRQ_MASK) >> 4;
  601. self->io.fir_base = fir_base;
  602. self->io.sir_base = sir_base;
  603. self->io.fir_ext = SMSC_IRCC2_FIR_CHIP_IO_EXTENT;
  604. self->io.sir_ext = SMSC_IRCC2_SIR_CHIP_IO_EXTENT;
  605. self->io.fifo_size = SMSC_IRCC2_FIFO_SIZE;
  606. self->io.speed = SMSC_IRCC2_C_IRDA_FALLBACK_SPEED;
  607. if (irq != IRQ_INVAL) {
  608. if (irq != chip_irq)
  609. IRDA_MESSAGE("%s, Overriding IRQ - chip says %d, using %d\n",
  610. driver_name, chip_irq, irq);
  611. self->io.irq = irq;
  612. } else
  613. self->io.irq = chip_irq;
  614. if (dma != DMA_INVAL) {
  615. if (dma != chip_dma)
  616. IRDA_MESSAGE("%s, Overriding DMA - chip says %d, using %d\n",
  617. driver_name, chip_dma, dma);
  618. self->io.dma = dma;
  619. } else
  620. self->io.dma = chip_dma;
  621. }
  622. /*
  623. * Function smsc_ircc_setup_qos(self)
  624. *
  625. * Setup qos
  626. *
  627. */
  628. static void smsc_ircc_setup_qos(struct smsc_ircc_cb *self)
  629. {
  630. /* Initialize QoS for this device */
  631. irda_init_max_qos_capabilies(&self->qos);
  632. self->qos.baud_rate.bits = IR_9600|IR_19200|IR_38400|IR_57600|
  633. IR_115200|IR_576000|IR_1152000|(IR_4000000 << 8);
  634. self->qos.min_turn_time.bits = SMSC_IRCC2_MIN_TURN_TIME;
  635. self->qos.window_size.bits = SMSC_IRCC2_WINDOW_SIZE;
  636. irda_qos_bits_to_value(&self->qos);
  637. }
  638. /*
  639. * Function smsc_ircc_init_chip(self)
  640. *
  641. * Init chip
  642. *
  643. */
  644. static void smsc_ircc_init_chip(struct smsc_ircc_cb *self)
  645. {
  646. int iobase = self->io.fir_base;
  647. register_bank(iobase, 0);
  648. outb(IRCC_MASTER_RESET, iobase + IRCC_MASTER);
  649. outb(0x00, iobase + IRCC_MASTER);
  650. register_bank(iobase, 1);
  651. outb(((inb(iobase + IRCC_SCE_CFGA) & 0x87) | IRCC_CFGA_IRDA_SIR_A),
  652. iobase + IRCC_SCE_CFGA);
  653. #ifdef smsc_669 /* Uses pin 88/89 for Rx/Tx */
  654. outb(((inb(iobase + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_COM),
  655. iobase + IRCC_SCE_CFGB);
  656. #else
  657. outb(((inb(iobase + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_IR),
  658. iobase + IRCC_SCE_CFGB);
  659. #endif
  660. (void) inb(iobase + IRCC_FIFO_THRESHOLD);
  661. outb(SMSC_IRCC2_FIFO_THRESHOLD, iobase + IRCC_FIFO_THRESHOLD);
  662. register_bank(iobase, 4);
  663. outb((inb(iobase + IRCC_CONTROL) & 0x30), iobase + IRCC_CONTROL);
  664. register_bank(iobase, 0);
  665. outb(0, iobase + IRCC_LCR_A);
  666. smsc_ircc_set_sir_speed(self, SMSC_IRCC2_C_IRDA_FALLBACK_SPEED);
  667. /* Power on device */
  668. outb(0x00, iobase + IRCC_MASTER);
  669. }
  670. /*
  671. * Function smsc_ircc_net_ioctl (dev, rq, cmd)
  672. *
  673. * Process IOCTL commands for this device
  674. *
  675. */
  676. static int smsc_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  677. {
  678. struct if_irda_req *irq = (struct if_irda_req *) rq;
  679. struct smsc_ircc_cb *self;
  680. unsigned long flags;
  681. int ret = 0;
  682. IRDA_ASSERT(dev != NULL, return -1;);
  683. self = netdev_priv(dev);
  684. IRDA_ASSERT(self != NULL, return -1;);
  685. IRDA_DEBUG(2, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name, cmd);
  686. switch (cmd) {
  687. case SIOCSBANDWIDTH: /* Set bandwidth */
  688. if (!capable(CAP_NET_ADMIN))
  689. ret = -EPERM;
  690. else {
  691. /* Make sure we are the only one touching
  692. * self->io.speed and the hardware - Jean II */
  693. spin_lock_irqsave(&self->lock, flags);
  694. smsc_ircc_change_speed(self, irq->ifr_baudrate);
  695. spin_unlock_irqrestore(&self->lock, flags);
  696. }
  697. break;
  698. case SIOCSMEDIABUSY: /* Set media busy */
  699. if (!capable(CAP_NET_ADMIN)) {
  700. ret = -EPERM;
  701. break;
  702. }
  703. irda_device_set_media_busy(self->netdev, TRUE);
  704. break;
  705. case SIOCGRECEIVING: /* Check if we are receiving right now */
  706. irq->ifr_receiving = smsc_ircc_is_receiving(self);
  707. break;
  708. #if 0
  709. case SIOCSDTRRTS:
  710. if (!capable(CAP_NET_ADMIN)) {
  711. ret = -EPERM;
  712. break;
  713. }
  714. smsc_ircc_sir_set_dtr_rts(dev, irq->ifr_dtr, irq->ifr_rts);
  715. break;
  716. #endif
  717. default:
  718. ret = -EOPNOTSUPP;
  719. }
  720. return ret;
  721. }
  722. #if SMSC_IRCC2_C_NET_TIMEOUT
  723. /*
  724. * Function smsc_ircc_timeout (struct net_device *dev)
  725. *
  726. * The networking timeout management.
  727. *
  728. */
  729. static void smsc_ircc_timeout(struct net_device *dev)
  730. {
  731. struct smsc_ircc_cb *self = netdev_priv(dev);
  732. unsigned long flags;
  733. IRDA_WARNING("%s: transmit timed out, changing speed to: %d\n",
  734. dev->name, self->io.speed);
  735. spin_lock_irqsave(&self->lock, flags);
  736. smsc_ircc_sir_start(self);
  737. smsc_ircc_change_speed(self, self->io.speed);
  738. dev->trans_start = jiffies; /* prevent tx timeout */
  739. netif_wake_queue(dev);
  740. spin_unlock_irqrestore(&self->lock, flags);
  741. }
  742. #endif
  743. /*
  744. * Function smsc_ircc_hard_xmit_sir (struct sk_buff *skb, struct net_device *dev)
  745. *
  746. * Transmits the current frame until FIFO is full, then
  747. * waits until the next transmit interrupt, and continues until the
  748. * frame is transmitted.
  749. */
  750. static netdev_tx_t smsc_ircc_hard_xmit_sir(struct sk_buff *skb,
  751. struct net_device *dev)
  752. {
  753. struct smsc_ircc_cb *self;
  754. unsigned long flags;
  755. s32 speed;
  756. IRDA_DEBUG(1, "%s\n", __func__);
  757. IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
  758. self = netdev_priv(dev);
  759. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  760. netif_stop_queue(dev);
  761. /* Make sure test of self->io.speed & speed change are atomic */
  762. spin_lock_irqsave(&self->lock, flags);
  763. /* Check if we need to change the speed */
  764. speed = irda_get_next_speed(skb);
  765. if (speed != self->io.speed && speed != -1) {
  766. /* Check for empty frame */
  767. if (!skb->len) {
  768. /*
  769. * We send frames one by one in SIR mode (no
  770. * pipelining), so at this point, if we were sending
  771. * a previous frame, we just received the interrupt
  772. * telling us it is finished (UART_IIR_THRI).
  773. * Therefore, waiting for the transmitter to really
  774. * finish draining the fifo won't take too long.
  775. * And the interrupt handler is not expected to run.
  776. * - Jean II */
  777. smsc_ircc_sir_wait_hw_transmitter_finish(self);
  778. smsc_ircc_change_speed(self, speed);
  779. spin_unlock_irqrestore(&self->lock, flags);
  780. dev_kfree_skb(skb);
  781. return NETDEV_TX_OK;
  782. }
  783. self->new_speed = speed;
  784. }
  785. /* Init tx buffer */
  786. self->tx_buff.data = self->tx_buff.head;
  787. /* Copy skb to tx_buff while wrapping, stuffing and making CRC */
  788. self->tx_buff.len = async_wrap_skb(skb, self->tx_buff.data,
  789. self->tx_buff.truesize);
  790. dev->stats.tx_bytes += self->tx_buff.len;
  791. /* Turn on transmit finished interrupt. Will fire immediately! */
  792. outb(UART_IER_THRI, self->io.sir_base + UART_IER);
  793. spin_unlock_irqrestore(&self->lock, flags);
  794. dev_kfree_skb(skb);
  795. return NETDEV_TX_OK;
  796. }
  797. /*
  798. * Function smsc_ircc_set_fir_speed (self, baud)
  799. *
  800. * Change the speed of the device
  801. *
  802. */
  803. static void smsc_ircc_set_fir_speed(struct smsc_ircc_cb *self, u32 speed)
  804. {
  805. int fir_base, ir_mode, ctrl, fast;
  806. IRDA_ASSERT(self != NULL, return;);
  807. fir_base = self->io.fir_base;
  808. self->io.speed = speed;
  809. switch (speed) {
  810. default:
  811. case 576000:
  812. ir_mode = IRCC_CFGA_IRDA_HDLC;
  813. ctrl = IRCC_CRC;
  814. fast = 0;
  815. IRDA_DEBUG(0, "%s(), handling baud of 576000\n", __func__);
  816. break;
  817. case 1152000:
  818. ir_mode = IRCC_CFGA_IRDA_HDLC;
  819. ctrl = IRCC_1152 | IRCC_CRC;
  820. fast = IRCC_LCR_A_FAST | IRCC_LCR_A_GP_DATA;
  821. IRDA_DEBUG(0, "%s(), handling baud of 1152000\n",
  822. __func__);
  823. break;
  824. case 4000000:
  825. ir_mode = IRCC_CFGA_IRDA_4PPM;
  826. ctrl = IRCC_CRC;
  827. fast = IRCC_LCR_A_FAST;
  828. IRDA_DEBUG(0, "%s(), handling baud of 4000000\n",
  829. __func__);
  830. break;
  831. }
  832. #if 0
  833. Now in tranceiver!
  834. /* This causes an interrupt */
  835. register_bank(fir_base, 0);
  836. outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast, fir_base + IRCC_LCR_A);
  837. #endif
  838. register_bank(fir_base, 1);
  839. outb(((inb(fir_base + IRCC_SCE_CFGA) & IRCC_SCE_CFGA_BLOCK_CTRL_BITS_MASK) | ir_mode), fir_base + IRCC_SCE_CFGA);
  840. register_bank(fir_base, 4);
  841. outb((inb(fir_base + IRCC_CONTROL) & 0x30) | ctrl, fir_base + IRCC_CONTROL);
  842. }
  843. /*
  844. * Function smsc_ircc_fir_start(self)
  845. *
  846. * Change the speed of the device
  847. *
  848. */
  849. static void smsc_ircc_fir_start(struct smsc_ircc_cb *self)
  850. {
  851. struct net_device *dev;
  852. int fir_base;
  853. IRDA_DEBUG(1, "%s\n", __func__);
  854. IRDA_ASSERT(self != NULL, return;);
  855. dev = self->netdev;
  856. IRDA_ASSERT(dev != NULL, return;);
  857. fir_base = self->io.fir_base;
  858. /* Reset everything */
  859. /* Clear FIFO */
  860. outb(inb(fir_base + IRCC_LCR_A) | IRCC_LCR_A_FIFO_RESET, fir_base + IRCC_LCR_A);
  861. /* Enable interrupt */
  862. /*outb(IRCC_IER_ACTIVE_FRAME|IRCC_IER_EOM, fir_base + IRCC_IER);*/
  863. register_bank(fir_base, 1);
  864. /* Select the TX/RX interface */
  865. #ifdef SMSC_669 /* Uses pin 88/89 for Rx/Tx */
  866. outb(((inb(fir_base + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_COM),
  867. fir_base + IRCC_SCE_CFGB);
  868. #else
  869. outb(((inb(fir_base + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_IR),
  870. fir_base + IRCC_SCE_CFGB);
  871. #endif
  872. (void) inb(fir_base + IRCC_FIFO_THRESHOLD);
  873. /* Enable SCE interrupts */
  874. outb(0, fir_base + IRCC_MASTER);
  875. register_bank(fir_base, 0);
  876. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, fir_base + IRCC_IER);
  877. outb(IRCC_MASTER_INT_EN, fir_base + IRCC_MASTER);
  878. }
  879. /*
  880. * Function smsc_ircc_fir_stop(self, baud)
  881. *
  882. * Change the speed of the device
  883. *
  884. */
  885. static void smsc_ircc_fir_stop(struct smsc_ircc_cb *self)
  886. {
  887. int fir_base;
  888. IRDA_DEBUG(1, "%s\n", __func__);
  889. IRDA_ASSERT(self != NULL, return;);
  890. fir_base = self->io.fir_base;
  891. register_bank(fir_base, 0);
  892. /*outb(IRCC_MASTER_RESET, fir_base + IRCC_MASTER);*/
  893. outb(inb(fir_base + IRCC_LCR_B) & IRCC_LCR_B_SIP_ENABLE, fir_base + IRCC_LCR_B);
  894. }
  895. /*
  896. * Function smsc_ircc_change_speed(self, baud)
  897. *
  898. * Change the speed of the device
  899. *
  900. * This function *must* be called with spinlock held, because it may
  901. * be called from the irq handler. - Jean II
  902. */
  903. static void smsc_ircc_change_speed(struct smsc_ircc_cb *self, u32 speed)
  904. {
  905. struct net_device *dev;
  906. int last_speed_was_sir;
  907. IRDA_DEBUG(0, "%s() changing speed to: %d\n", __func__, speed);
  908. IRDA_ASSERT(self != NULL, return;);
  909. dev = self->netdev;
  910. last_speed_was_sir = self->io.speed <= SMSC_IRCC2_MAX_SIR_SPEED;
  911. #if 0
  912. /* Temp Hack */
  913. speed= 1152000;
  914. self->io.speed = speed;
  915. last_speed_was_sir = 0;
  916. smsc_ircc_fir_start(self);
  917. #endif
  918. if (self->io.speed == 0)
  919. smsc_ircc_sir_start(self);
  920. #if 0
  921. if (!last_speed_was_sir) speed = self->io.speed;
  922. #endif
  923. if (self->io.speed != speed)
  924. smsc_ircc_set_transceiver_for_speed(self, speed);
  925. self->io.speed = speed;
  926. if (speed <= SMSC_IRCC2_MAX_SIR_SPEED) {
  927. if (!last_speed_was_sir) {
  928. smsc_ircc_fir_stop(self);
  929. smsc_ircc_sir_start(self);
  930. }
  931. smsc_ircc_set_sir_speed(self, speed);
  932. } else {
  933. if (last_speed_was_sir) {
  934. #if SMSC_IRCC2_C_SIR_STOP
  935. smsc_ircc_sir_stop(self);
  936. #endif
  937. smsc_ircc_fir_start(self);
  938. }
  939. smsc_ircc_set_fir_speed(self, speed);
  940. #if 0
  941. self->tx_buff.len = 10;
  942. self->tx_buff.data = self->tx_buff.head;
  943. smsc_ircc_dma_xmit(self, 4000);
  944. #endif
  945. /* Be ready for incoming frames */
  946. smsc_ircc_dma_receive(self);
  947. }
  948. netif_wake_queue(dev);
  949. }
  950. /*
  951. * Function smsc_ircc_set_sir_speed (self, speed)
  952. *
  953. * Set speed of IrDA port to specified baudrate
  954. *
  955. */
  956. static void smsc_ircc_set_sir_speed(struct smsc_ircc_cb *self, __u32 speed)
  957. {
  958. int iobase;
  959. int fcr; /* FIFO control reg */
  960. int lcr; /* Line control reg */
  961. int divisor;
  962. IRDA_DEBUG(0, "%s(), Setting speed to: %d\n", __func__, speed);
  963. IRDA_ASSERT(self != NULL, return;);
  964. iobase = self->io.sir_base;
  965. /* Update accounting for new speed */
  966. self->io.speed = speed;
  967. /* Turn off interrupts */
  968. outb(0, iobase + UART_IER);
  969. divisor = SMSC_IRCC2_MAX_SIR_SPEED / speed;
  970. fcr = UART_FCR_ENABLE_FIFO;
  971. /*
  972. * Use trigger level 1 to avoid 3 ms. timeout delay at 9600 bps, and
  973. * almost 1,7 ms at 19200 bps. At speeds above that we can just forget
  974. * about this timeout since it will always be fast enough.
  975. */
  976. fcr |= self->io.speed < 38400 ?
  977. UART_FCR_TRIGGER_1 : UART_FCR_TRIGGER_14;
  978. /* IrDA ports use 8N1 */
  979. lcr = UART_LCR_WLEN8;
  980. outb(UART_LCR_DLAB | lcr, iobase + UART_LCR); /* Set DLAB */
  981. outb(divisor & 0xff, iobase + UART_DLL); /* Set speed */
  982. outb(divisor >> 8, iobase + UART_DLM);
  983. outb(lcr, iobase + UART_LCR); /* Set 8N1 */
  984. outb(fcr, iobase + UART_FCR); /* Enable FIFO's */
  985. /* Turn on interrups */
  986. outb(UART_IER_RLSI | UART_IER_RDI | UART_IER_THRI, iobase + UART_IER);
  987. IRDA_DEBUG(2, "%s() speed changed to: %d\n", __func__, speed);
  988. }
  989. /*
  990. * Function smsc_ircc_hard_xmit_fir (skb, dev)
  991. *
  992. * Transmit the frame!
  993. *
  994. */
  995. static netdev_tx_t smsc_ircc_hard_xmit_fir(struct sk_buff *skb,
  996. struct net_device *dev)
  997. {
  998. struct smsc_ircc_cb *self;
  999. unsigned long flags;
  1000. s32 speed;
  1001. int mtt;
  1002. IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
  1003. self = netdev_priv(dev);
  1004. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  1005. netif_stop_queue(dev);
  1006. /* Make sure test of self->io.speed & speed change are atomic */
  1007. spin_lock_irqsave(&self->lock, flags);
  1008. /* Check if we need to change the speed after this frame */
  1009. speed = irda_get_next_speed(skb);
  1010. if (speed != self->io.speed && speed != -1) {
  1011. /* Check for empty frame */
  1012. if (!skb->len) {
  1013. /* Note : you should make sure that speed changes
  1014. * are not going to corrupt any outgoing frame.
  1015. * Look at nsc-ircc for the gory details - Jean II */
  1016. smsc_ircc_change_speed(self, speed);
  1017. spin_unlock_irqrestore(&self->lock, flags);
  1018. dev_kfree_skb(skb);
  1019. return NETDEV_TX_OK;
  1020. }
  1021. self->new_speed = speed;
  1022. }
  1023. skb_copy_from_linear_data(skb, self->tx_buff.head, skb->len);
  1024. self->tx_buff.len = skb->len;
  1025. self->tx_buff.data = self->tx_buff.head;
  1026. mtt = irda_get_mtt(skb);
  1027. if (mtt) {
  1028. int bofs;
  1029. /*
  1030. * Compute how many BOFs (STA or PA's) we need to waste the
  1031. * min turn time given the speed of the link.
  1032. */
  1033. bofs = mtt * (self->io.speed / 1000) / 8000;
  1034. if (bofs > 4095)
  1035. bofs = 4095;
  1036. smsc_ircc_dma_xmit(self, bofs);
  1037. } else {
  1038. /* Transmit frame */
  1039. smsc_ircc_dma_xmit(self, 0);
  1040. }
  1041. spin_unlock_irqrestore(&self->lock, flags);
  1042. dev_kfree_skb(skb);
  1043. return NETDEV_TX_OK;
  1044. }
  1045. /*
  1046. * Function smsc_ircc_dma_xmit (self, bofs)
  1047. *
  1048. * Transmit data using DMA
  1049. *
  1050. */
  1051. static void smsc_ircc_dma_xmit(struct smsc_ircc_cb *self, int bofs)
  1052. {
  1053. int iobase = self->io.fir_base;
  1054. u8 ctrl;
  1055. IRDA_DEBUG(3, "%s\n", __func__);
  1056. #if 1
  1057. /* Disable Rx */
  1058. register_bank(iobase, 0);
  1059. outb(0x00, iobase + IRCC_LCR_B);
  1060. #endif
  1061. register_bank(iobase, 1);
  1062. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1063. iobase + IRCC_SCE_CFGB);
  1064. self->io.direction = IO_XMIT;
  1065. /* Set BOF additional count for generating the min turn time */
  1066. register_bank(iobase, 4);
  1067. outb(bofs & 0xff, iobase + IRCC_BOF_COUNT_LO);
  1068. ctrl = inb(iobase + IRCC_CONTROL) & 0xf0;
  1069. outb(ctrl | ((bofs >> 8) & 0x0f), iobase + IRCC_BOF_COUNT_HI);
  1070. /* Set max Tx frame size */
  1071. outb(self->tx_buff.len >> 8, iobase + IRCC_TX_SIZE_HI);
  1072. outb(self->tx_buff.len & 0xff, iobase + IRCC_TX_SIZE_LO);
  1073. /*outb(UART_MCR_OUT2, self->io.sir_base + UART_MCR);*/
  1074. /* Enable burst mode chip Tx DMA */
  1075. register_bank(iobase, 1);
  1076. outb(inb(iobase + IRCC_SCE_CFGB) | IRCC_CFGB_DMA_ENABLE |
  1077. IRCC_CFGB_DMA_BURST, iobase + IRCC_SCE_CFGB);
  1078. /* Setup DMA controller (must be done after enabling chip DMA) */
  1079. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  1080. DMA_TX_MODE);
  1081. /* Enable interrupt */
  1082. register_bank(iobase, 0);
  1083. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
  1084. outb(IRCC_MASTER_INT_EN, iobase + IRCC_MASTER);
  1085. /* Enable transmit */
  1086. outb(IRCC_LCR_B_SCE_TRANSMIT | IRCC_LCR_B_SIP_ENABLE, iobase + IRCC_LCR_B);
  1087. }
  1088. /*
  1089. * Function smsc_ircc_dma_xmit_complete (self)
  1090. *
  1091. * The transfer of a frame in finished. This function will only be called
  1092. * by the interrupt handler
  1093. *
  1094. */
  1095. static void smsc_ircc_dma_xmit_complete(struct smsc_ircc_cb *self)
  1096. {
  1097. int iobase = self->io.fir_base;
  1098. IRDA_DEBUG(3, "%s\n", __func__);
  1099. #if 0
  1100. /* Disable Tx */
  1101. register_bank(iobase, 0);
  1102. outb(0x00, iobase + IRCC_LCR_B);
  1103. #endif
  1104. register_bank(iobase, 1);
  1105. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1106. iobase + IRCC_SCE_CFGB);
  1107. /* Check for underrun! */
  1108. register_bank(iobase, 0);
  1109. if (inb(iobase + IRCC_LSR) & IRCC_LSR_UNDERRUN) {
  1110. self->netdev->stats.tx_errors++;
  1111. self->netdev->stats.tx_fifo_errors++;
  1112. /* Reset error condition */
  1113. register_bank(iobase, 0);
  1114. outb(IRCC_MASTER_ERROR_RESET, iobase + IRCC_MASTER);
  1115. outb(0x00, iobase + IRCC_MASTER);
  1116. } else {
  1117. self->netdev->stats.tx_packets++;
  1118. self->netdev->stats.tx_bytes += self->tx_buff.len;
  1119. }
  1120. /* Check if it's time to change the speed */
  1121. if (self->new_speed) {
  1122. smsc_ircc_change_speed(self, self->new_speed);
  1123. self->new_speed = 0;
  1124. }
  1125. netif_wake_queue(self->netdev);
  1126. }
  1127. /*
  1128. * Function smsc_ircc_dma_receive(self)
  1129. *
  1130. * Get ready for receiving a frame. The device will initiate a DMA
  1131. * if it starts to receive a frame.
  1132. *
  1133. */
  1134. static int smsc_ircc_dma_receive(struct smsc_ircc_cb *self)
  1135. {
  1136. int iobase = self->io.fir_base;
  1137. #if 0
  1138. /* Turn off chip DMA */
  1139. register_bank(iobase, 1);
  1140. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1141. iobase + IRCC_SCE_CFGB);
  1142. #endif
  1143. /* Disable Tx */
  1144. register_bank(iobase, 0);
  1145. outb(0x00, iobase + IRCC_LCR_B);
  1146. /* Turn off chip DMA */
  1147. register_bank(iobase, 1);
  1148. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1149. iobase + IRCC_SCE_CFGB);
  1150. self->io.direction = IO_RECV;
  1151. self->rx_buff.data = self->rx_buff.head;
  1152. /* Set max Rx frame size */
  1153. register_bank(iobase, 4);
  1154. outb((2050 >> 8) & 0x0f, iobase + IRCC_RX_SIZE_HI);
  1155. outb(2050 & 0xff, iobase + IRCC_RX_SIZE_LO);
  1156. /* Setup DMA controller */
  1157. irda_setup_dma(self->io.dma, self->rx_buff_dma, self->rx_buff.truesize,
  1158. DMA_RX_MODE);
  1159. /* Enable burst mode chip Rx DMA */
  1160. register_bank(iobase, 1);
  1161. outb(inb(iobase + IRCC_SCE_CFGB) | IRCC_CFGB_DMA_ENABLE |
  1162. IRCC_CFGB_DMA_BURST, iobase + IRCC_SCE_CFGB);
  1163. /* Enable interrupt */
  1164. register_bank(iobase, 0);
  1165. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
  1166. outb(IRCC_MASTER_INT_EN, iobase + IRCC_MASTER);
  1167. /* Enable receiver */
  1168. register_bank(iobase, 0);
  1169. outb(IRCC_LCR_B_SCE_RECEIVE | IRCC_LCR_B_SIP_ENABLE,
  1170. iobase + IRCC_LCR_B);
  1171. return 0;
  1172. }
  1173. /*
  1174. * Function smsc_ircc_dma_receive_complete(self)
  1175. *
  1176. * Finished with receiving frames
  1177. *
  1178. */
  1179. static void smsc_ircc_dma_receive_complete(struct smsc_ircc_cb *self)
  1180. {
  1181. struct sk_buff *skb;
  1182. int len, msgcnt, lsr;
  1183. int iobase = self->io.fir_base;
  1184. register_bank(iobase, 0);
  1185. IRDA_DEBUG(3, "%s\n", __func__);
  1186. #if 0
  1187. /* Disable Rx */
  1188. register_bank(iobase, 0);
  1189. outb(0x00, iobase + IRCC_LCR_B);
  1190. #endif
  1191. register_bank(iobase, 0);
  1192. outb(inb(iobase + IRCC_LSAR) & ~IRCC_LSAR_ADDRESS_MASK, iobase + IRCC_LSAR);
  1193. lsr= inb(iobase + IRCC_LSR);
  1194. msgcnt = inb(iobase + IRCC_LCR_B) & 0x08;
  1195. IRDA_DEBUG(2, "%s: dma count = %d\n", __func__,
  1196. get_dma_residue(self->io.dma));
  1197. len = self->rx_buff.truesize - get_dma_residue(self->io.dma);
  1198. /* Look for errors */
  1199. if (lsr & (IRCC_LSR_FRAME_ERROR | IRCC_LSR_CRC_ERROR | IRCC_LSR_SIZE_ERROR)) {
  1200. self->netdev->stats.rx_errors++;
  1201. if (lsr & IRCC_LSR_FRAME_ERROR)
  1202. self->netdev->stats.rx_frame_errors++;
  1203. if (lsr & IRCC_LSR_CRC_ERROR)
  1204. self->netdev->stats.rx_crc_errors++;
  1205. if (lsr & IRCC_LSR_SIZE_ERROR)
  1206. self->netdev->stats.rx_length_errors++;
  1207. if (lsr & (IRCC_LSR_UNDERRUN | IRCC_LSR_OVERRUN))
  1208. self->netdev->stats.rx_length_errors++;
  1209. return;
  1210. }
  1211. /* Remove CRC */
  1212. len -= self->io.speed < 4000000 ? 2 : 4;
  1213. if (len < 2 || len > 2050) {
  1214. IRDA_WARNING("%s(), bogus len=%d\n", __func__, len);
  1215. return;
  1216. }
  1217. IRDA_DEBUG(2, "%s: msgcnt = %d, len=%d\n", __func__, msgcnt, len);
  1218. skb = dev_alloc_skb(len + 1);
  1219. if (!skb) {
  1220. IRDA_WARNING("%s(), memory squeeze, dropping frame.\n",
  1221. __func__);
  1222. return;
  1223. }
  1224. /* Make sure IP header gets aligned */
  1225. skb_reserve(skb, 1);
  1226. memcpy(skb_put(skb, len), self->rx_buff.data, len);
  1227. self->netdev->stats.rx_packets++;
  1228. self->netdev->stats.rx_bytes += len;
  1229. skb->dev = self->netdev;
  1230. skb_reset_mac_header(skb);
  1231. skb->protocol = htons(ETH_P_IRDA);
  1232. netif_rx(skb);
  1233. }
  1234. /*
  1235. * Function smsc_ircc_sir_receive (self)
  1236. *
  1237. * Receive one frame from the infrared port
  1238. *
  1239. */
  1240. static void smsc_ircc_sir_receive(struct smsc_ircc_cb *self)
  1241. {
  1242. int boguscount = 0;
  1243. int iobase;
  1244. IRDA_ASSERT(self != NULL, return;);
  1245. iobase = self->io.sir_base;
  1246. /*
  1247. * Receive all characters in Rx FIFO, unwrap and unstuff them.
  1248. * async_unwrap_char will deliver all found frames
  1249. */
  1250. do {
  1251. async_unwrap_char(self->netdev, &self->netdev->stats, &self->rx_buff,
  1252. inb(iobase + UART_RX));
  1253. /* Make sure we don't stay here to long */
  1254. if (boguscount++ > 32) {
  1255. IRDA_DEBUG(2, "%s(), breaking!\n", __func__);
  1256. break;
  1257. }
  1258. } while (inb(iobase + UART_LSR) & UART_LSR_DR);
  1259. }
  1260. /*
  1261. * Function smsc_ircc_interrupt (irq, dev_id, regs)
  1262. *
  1263. * An interrupt from the chip has arrived. Time to do some work
  1264. *
  1265. */
  1266. static irqreturn_t smsc_ircc_interrupt(int dummy, void *dev_id)
  1267. {
  1268. struct net_device *dev = dev_id;
  1269. struct smsc_ircc_cb *self = netdev_priv(dev);
  1270. int iobase, iir, lcra, lsr;
  1271. irqreturn_t ret = IRQ_NONE;
  1272. /* Serialise the interrupt handler in various CPUs, stop Tx path */
  1273. spin_lock(&self->lock);
  1274. /* Check if we should use the SIR interrupt handler */
  1275. if (self->io.speed <= SMSC_IRCC2_MAX_SIR_SPEED) {
  1276. ret = smsc_ircc_interrupt_sir(dev);
  1277. goto irq_ret_unlock;
  1278. }
  1279. iobase = self->io.fir_base;
  1280. register_bank(iobase, 0);
  1281. iir = inb(iobase + IRCC_IIR);
  1282. if (iir == 0)
  1283. goto irq_ret_unlock;
  1284. ret = IRQ_HANDLED;
  1285. /* Disable interrupts */
  1286. outb(0, iobase + IRCC_IER);
  1287. lcra = inb(iobase + IRCC_LCR_A);
  1288. lsr = inb(iobase + IRCC_LSR);
  1289. IRDA_DEBUG(2, "%s(), iir = 0x%02x\n", __func__, iir);
  1290. if (iir & IRCC_IIR_EOM) {
  1291. if (self->io.direction == IO_RECV)
  1292. smsc_ircc_dma_receive_complete(self);
  1293. else
  1294. smsc_ircc_dma_xmit_complete(self);
  1295. smsc_ircc_dma_receive(self);
  1296. }
  1297. if (iir & IRCC_IIR_ACTIVE_FRAME) {
  1298. /*printk(KERN_WARNING "%s(): Active Frame\n", __func__);*/
  1299. }
  1300. /* Enable interrupts again */
  1301. register_bank(iobase, 0);
  1302. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
  1303. irq_ret_unlock:
  1304. spin_unlock(&self->lock);
  1305. return ret;
  1306. }
  1307. /*
  1308. * Function irport_interrupt_sir (irq, dev_id)
  1309. *
  1310. * Interrupt handler for SIR modes
  1311. */
  1312. static irqreturn_t smsc_ircc_interrupt_sir(struct net_device *dev)
  1313. {
  1314. struct smsc_ircc_cb *self = netdev_priv(dev);
  1315. int boguscount = 0;
  1316. int iobase;
  1317. int iir, lsr;
  1318. /* Already locked coming here in smsc_ircc_interrupt() */
  1319. /*spin_lock(&self->lock);*/
  1320. iobase = self->io.sir_base;
  1321. iir = inb(iobase + UART_IIR) & UART_IIR_ID;
  1322. if (iir == 0)
  1323. return IRQ_NONE;
  1324. while (iir) {
  1325. /* Clear interrupt */
  1326. lsr = inb(iobase + UART_LSR);
  1327. IRDA_DEBUG(4, "%s(), iir=%02x, lsr=%02x, iobase=%#x\n",
  1328. __func__, iir, lsr, iobase);
  1329. switch (iir) {
  1330. case UART_IIR_RLSI:
  1331. IRDA_DEBUG(2, "%s(), RLSI\n", __func__);
  1332. break;
  1333. case UART_IIR_RDI:
  1334. /* Receive interrupt */
  1335. smsc_ircc_sir_receive(self);
  1336. break;
  1337. case UART_IIR_THRI:
  1338. if (lsr & UART_LSR_THRE)
  1339. /* Transmitter ready for data */
  1340. smsc_ircc_sir_write_wakeup(self);
  1341. break;
  1342. default:
  1343. IRDA_DEBUG(0, "%s(), unhandled IIR=%#x\n",
  1344. __func__, iir);
  1345. break;
  1346. }
  1347. /* Make sure we don't stay here to long */
  1348. if (boguscount++ > 100)
  1349. break;
  1350. iir = inb(iobase + UART_IIR) & UART_IIR_ID;
  1351. }
  1352. /*spin_unlock(&self->lock);*/
  1353. return IRQ_HANDLED;
  1354. }
  1355. #if 0 /* unused */
  1356. /*
  1357. * Function ircc_is_receiving (self)
  1358. *
  1359. * Return TRUE is we are currently receiving a frame
  1360. *
  1361. */
  1362. static int ircc_is_receiving(struct smsc_ircc_cb *self)
  1363. {
  1364. int status = FALSE;
  1365. /* int iobase; */
  1366. IRDA_DEBUG(1, "%s\n", __func__);
  1367. IRDA_ASSERT(self != NULL, return FALSE;);
  1368. IRDA_DEBUG(0, "%s: dma count = %d\n", __func__,
  1369. get_dma_residue(self->io.dma));
  1370. status = (self->rx_buff.state != OUTSIDE_FRAME);
  1371. return status;
  1372. }
  1373. #endif /* unused */
  1374. static int smsc_ircc_request_irq(struct smsc_ircc_cb *self)
  1375. {
  1376. int error;
  1377. error = request_irq(self->io.irq, smsc_ircc_interrupt, 0,
  1378. self->netdev->name, self->netdev);
  1379. if (error)
  1380. IRDA_DEBUG(0, "%s(), unable to allocate irq=%d, err=%d\n",
  1381. __func__, self->io.irq, error);
  1382. return error;
  1383. }
  1384. static void smsc_ircc_start_interrupts(struct smsc_ircc_cb *self)
  1385. {
  1386. unsigned long flags;
  1387. spin_lock_irqsave(&self->lock, flags);
  1388. self->io.speed = 0;
  1389. smsc_ircc_change_speed(self, SMSC_IRCC2_C_IRDA_FALLBACK_SPEED);
  1390. spin_unlock_irqrestore(&self->lock, flags);
  1391. }
  1392. static void smsc_ircc_stop_interrupts(struct smsc_ircc_cb *self)
  1393. {
  1394. int iobase = self->io.fir_base;
  1395. unsigned long flags;
  1396. spin_lock_irqsave(&self->lock, flags);
  1397. register_bank(iobase, 0);
  1398. outb(0, iobase + IRCC_IER);
  1399. outb(IRCC_MASTER_RESET, iobase + IRCC_MASTER);
  1400. outb(0x00, iobase + IRCC_MASTER);
  1401. spin_unlock_irqrestore(&self->lock, flags);
  1402. }
  1403. /*
  1404. * Function smsc_ircc_net_open (dev)
  1405. *
  1406. * Start the device
  1407. *
  1408. */
  1409. static int smsc_ircc_net_open(struct net_device *dev)
  1410. {
  1411. struct smsc_ircc_cb *self;
  1412. char hwname[16];
  1413. IRDA_DEBUG(1, "%s\n", __func__);
  1414. IRDA_ASSERT(dev != NULL, return -1;);
  1415. self = netdev_priv(dev);
  1416. IRDA_ASSERT(self != NULL, return 0;);
  1417. if (self->io.suspended) {
  1418. IRDA_DEBUG(0, "%s(), device is suspended\n", __func__);
  1419. return -EAGAIN;
  1420. }
  1421. if (request_irq(self->io.irq, smsc_ircc_interrupt, 0, dev->name,
  1422. (void *) dev)) {
  1423. IRDA_DEBUG(0, "%s(), unable to allocate irq=%d\n",
  1424. __func__, self->io.irq);
  1425. return -EAGAIN;
  1426. }
  1427. smsc_ircc_start_interrupts(self);
  1428. /* Give self a hardware name */
  1429. /* It would be cool to offer the chip revision here - Jean II */
  1430. sprintf(hwname, "SMSC @ 0x%03x", self->io.fir_base);
  1431. /*
  1432. * Open new IrLAP layer instance, now that everything should be
  1433. * initialized properly
  1434. */
  1435. self->irlap = irlap_open(dev, &self->qos, hwname);
  1436. /*
  1437. * Always allocate the DMA channel after the IRQ,
  1438. * and clean up on failure.
  1439. */
  1440. if (request_dma(self->io.dma, dev->name)) {
  1441. smsc_ircc_net_close(dev);
  1442. IRDA_WARNING("%s(), unable to allocate DMA=%d\n",
  1443. __func__, self->io.dma);
  1444. return -EAGAIN;
  1445. }
  1446. netif_start_queue(dev);
  1447. return 0;
  1448. }
  1449. /*
  1450. * Function smsc_ircc_net_close (dev)
  1451. *
  1452. * Stop the device
  1453. *
  1454. */
  1455. static int smsc_ircc_net_close(struct net_device *dev)
  1456. {
  1457. struct smsc_ircc_cb *self;
  1458. IRDA_DEBUG(1, "%s\n", __func__);
  1459. IRDA_ASSERT(dev != NULL, return -1;);
  1460. self = netdev_priv(dev);
  1461. IRDA_ASSERT(self != NULL, return 0;);
  1462. /* Stop device */
  1463. netif_stop_queue(dev);
  1464. /* Stop and remove instance of IrLAP */
  1465. if (self->irlap)
  1466. irlap_close(self->irlap);
  1467. self->irlap = NULL;
  1468. smsc_ircc_stop_interrupts(self);
  1469. /* if we are called from smsc_ircc_resume we don't have IRQ reserved */
  1470. if (!self->io.suspended)
  1471. free_irq(self->io.irq, dev);
  1472. disable_dma(self->io.dma);
  1473. free_dma(self->io.dma);
  1474. return 0;
  1475. }
  1476. static int smsc_ircc_suspend(struct platform_device *dev, pm_message_t state)
  1477. {
  1478. struct smsc_ircc_cb *self = platform_get_drvdata(dev);
  1479. if (!self->io.suspended) {
  1480. IRDA_DEBUG(1, "%s, Suspending\n", driver_name);
  1481. rtnl_lock();
  1482. if (netif_running(self->netdev)) {
  1483. netif_device_detach(self->netdev);
  1484. smsc_ircc_stop_interrupts(self);
  1485. free_irq(self->io.irq, self->netdev);
  1486. disable_dma(self->io.dma);
  1487. }
  1488. self->io.suspended = 1;
  1489. rtnl_unlock();
  1490. }
  1491. return 0;
  1492. }
  1493. static int smsc_ircc_resume(struct platform_device *dev)
  1494. {
  1495. struct smsc_ircc_cb *self = platform_get_drvdata(dev);
  1496. if (self->io.suspended) {
  1497. IRDA_DEBUG(1, "%s, Waking up\n", driver_name);
  1498. rtnl_lock();
  1499. smsc_ircc_init_chip(self);
  1500. if (netif_running(self->netdev)) {
  1501. if (smsc_ircc_request_irq(self)) {
  1502. /*
  1503. * Don't fail resume process, just kill this
  1504. * network interface
  1505. */
  1506. unregister_netdevice(self->netdev);
  1507. } else {
  1508. enable_dma(self->io.dma);
  1509. smsc_ircc_start_interrupts(self);
  1510. netif_device_attach(self->netdev);
  1511. }
  1512. }
  1513. self->io.suspended = 0;
  1514. rtnl_unlock();
  1515. }
  1516. return 0;
  1517. }
  1518. /*
  1519. * Function smsc_ircc_close (self)
  1520. *
  1521. * Close driver instance
  1522. *
  1523. */
  1524. static int __exit smsc_ircc_close(struct smsc_ircc_cb *self)
  1525. {
  1526. IRDA_DEBUG(1, "%s\n", __func__);
  1527. IRDA_ASSERT(self != NULL, return -1;);
  1528. platform_device_unregister(self->pldev);
  1529. /* Remove netdevice */
  1530. unregister_netdev(self->netdev);
  1531. smsc_ircc_stop_interrupts(self);
  1532. /* Release the PORTS that this driver is using */
  1533. IRDA_DEBUG(0, "%s(), releasing 0x%03x\n", __func__,
  1534. self->io.fir_base);
  1535. release_region(self->io.fir_base, self->io.fir_ext);
  1536. IRDA_DEBUG(0, "%s(), releasing 0x%03x\n", __func__,
  1537. self->io.sir_base);
  1538. release_region(self->io.sir_base, self->io.sir_ext);
  1539. if (self->tx_buff.head)
  1540. dma_free_coherent(NULL, self->tx_buff.truesize,
  1541. self->tx_buff.head, self->tx_buff_dma);
  1542. if (self->rx_buff.head)
  1543. dma_free_coherent(NULL, self->rx_buff.truesize,
  1544. self->rx_buff.head, self->rx_buff_dma);
  1545. free_netdev(self->netdev);
  1546. return 0;
  1547. }
  1548. static void __exit smsc_ircc_cleanup(void)
  1549. {
  1550. int i;
  1551. IRDA_DEBUG(1, "%s\n", __func__);
  1552. for (i = 0; i < 2; i++) {
  1553. if (dev_self[i])
  1554. smsc_ircc_close(dev_self[i]);
  1555. }
  1556. if (pnp_driver_registered)
  1557. pnp_unregister_driver(&smsc_ircc_pnp_driver);
  1558. platform_driver_unregister(&smsc_ircc_driver);
  1559. }
  1560. /*
  1561. * Start SIR operations
  1562. *
  1563. * This function *must* be called with spinlock held, because it may
  1564. * be called from the irq handler (via smsc_ircc_change_speed()). - Jean II
  1565. */
  1566. static void smsc_ircc_sir_start(struct smsc_ircc_cb *self)
  1567. {
  1568. struct net_device *dev;
  1569. int fir_base, sir_base;
  1570. IRDA_DEBUG(3, "%s\n", __func__);
  1571. IRDA_ASSERT(self != NULL, return;);
  1572. dev = self->netdev;
  1573. IRDA_ASSERT(dev != NULL, return;);
  1574. fir_base = self->io.fir_base;
  1575. sir_base = self->io.sir_base;
  1576. /* Reset everything */
  1577. outb(IRCC_MASTER_RESET, fir_base + IRCC_MASTER);
  1578. #if SMSC_IRCC2_C_SIR_STOP
  1579. /*smsc_ircc_sir_stop(self);*/
  1580. #endif
  1581. register_bank(fir_base, 1);
  1582. outb(((inb(fir_base + IRCC_SCE_CFGA) & IRCC_SCE_CFGA_BLOCK_CTRL_BITS_MASK) | IRCC_CFGA_IRDA_SIR_A), fir_base + IRCC_SCE_CFGA);
  1583. /* Initialize UART */
  1584. outb(UART_LCR_WLEN8, sir_base + UART_LCR); /* Reset DLAB */
  1585. outb((UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2), sir_base + UART_MCR);
  1586. /* Turn on interrups */
  1587. outb(UART_IER_RLSI | UART_IER_RDI |UART_IER_THRI, sir_base + UART_IER);
  1588. IRDA_DEBUG(3, "%s() - exit\n", __func__);
  1589. outb(0x00, fir_base + IRCC_MASTER);
  1590. }
  1591. #if SMSC_IRCC2_C_SIR_STOP
  1592. void smsc_ircc_sir_stop(struct smsc_ircc_cb *self)
  1593. {
  1594. int iobase;
  1595. IRDA_DEBUG(3, "%s\n", __func__);
  1596. iobase = self->io.sir_base;
  1597. /* Reset UART */
  1598. outb(0, iobase + UART_MCR);
  1599. /* Turn off interrupts */
  1600. outb(0, iobase + UART_IER);
  1601. }
  1602. #endif
  1603. /*
  1604. * Function smsc_sir_write_wakeup (self)
  1605. *
  1606. * Called by the SIR interrupt handler when there's room for more data.
  1607. * If we have more packets to send, we send them here.
  1608. *
  1609. */
  1610. static void smsc_ircc_sir_write_wakeup(struct smsc_ircc_cb *self)
  1611. {
  1612. int actual = 0;
  1613. int iobase;
  1614. int fcr;
  1615. IRDA_ASSERT(self != NULL, return;);
  1616. IRDA_DEBUG(4, "%s\n", __func__);
  1617. iobase = self->io.sir_base;
  1618. /* Finished with frame? */
  1619. if (self->tx_buff.len > 0) {
  1620. /* Write data left in transmit buffer */
  1621. actual = smsc_ircc_sir_write(iobase, self->io.fifo_size,
  1622. self->tx_buff.data, self->tx_buff.len);
  1623. self->tx_buff.data += actual;
  1624. self->tx_buff.len -= actual;
  1625. } else {
  1626. /*if (self->tx_buff.len ==0) {*/
  1627. /*
  1628. * Now serial buffer is almost free & we can start
  1629. * transmission of another packet. But first we must check
  1630. * if we need to change the speed of the hardware
  1631. */
  1632. if (self->new_speed) {
  1633. IRDA_DEBUG(5, "%s(), Changing speed to %d.\n",
  1634. __func__, self->new_speed);
  1635. smsc_ircc_sir_wait_hw_transmitter_finish(self);
  1636. smsc_ircc_change_speed(self, self->new_speed);
  1637. self->new_speed = 0;
  1638. } else {
  1639. /* Tell network layer that we want more frames */
  1640. netif_wake_queue(self->netdev);
  1641. }
  1642. self->netdev->stats.tx_packets++;
  1643. if (self->io.speed <= 115200) {
  1644. /*
  1645. * Reset Rx FIFO to make sure that all reflected transmit data
  1646. * is discarded. This is needed for half duplex operation
  1647. */
  1648. fcr = UART_FCR_ENABLE_FIFO | UART_FCR_CLEAR_RCVR;
  1649. fcr |= self->io.speed < 38400 ?
  1650. UART_FCR_TRIGGER_1 : UART_FCR_TRIGGER_14;
  1651. outb(fcr, iobase + UART_FCR);
  1652. /* Turn on receive interrupts */
  1653. outb(UART_IER_RDI, iobase + UART_IER);
  1654. }
  1655. }
  1656. }
  1657. /*
  1658. * Function smsc_ircc_sir_write (iobase, fifo_size, buf, len)
  1659. *
  1660. * Fill Tx FIFO with transmit data
  1661. *
  1662. */
  1663. static int smsc_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len)
  1664. {
  1665. int actual = 0;
  1666. /* Tx FIFO should be empty! */
  1667. if (!(inb(iobase + UART_LSR) & UART_LSR_THRE)) {
  1668. IRDA_WARNING("%s(), failed, fifo not empty!\n", __func__);
  1669. return 0;
  1670. }
  1671. /* Fill FIFO with current frame */
  1672. while (fifo_size-- > 0 && actual < len) {
  1673. /* Transmit next byte */
  1674. outb(buf[actual], iobase + UART_TX);
  1675. actual++;
  1676. }
  1677. return actual;
  1678. }
  1679. /*
  1680. * Function smsc_ircc_is_receiving (self)
  1681. *
  1682. * Returns true is we are currently receiving data
  1683. *
  1684. */
  1685. static int smsc_ircc_is_receiving(struct smsc_ircc_cb *self)
  1686. {
  1687. return self->rx_buff.state != OUTSIDE_FRAME;
  1688. }
  1689. /*
  1690. * Function smsc_ircc_probe_transceiver(self)
  1691. *
  1692. * Tries to find the used Transceiver
  1693. *
  1694. */
  1695. static void smsc_ircc_probe_transceiver(struct smsc_ircc_cb *self)
  1696. {
  1697. unsigned int i;
  1698. IRDA_ASSERT(self != NULL, return;);
  1699. for (i = 0; smsc_transceivers[i].name != NULL; i++)
  1700. if (smsc_transceivers[i].probe(self->io.fir_base)) {
  1701. IRDA_MESSAGE(" %s transceiver found\n",
  1702. smsc_transceivers[i].name);
  1703. self->transceiver= i + 1;
  1704. return;
  1705. }
  1706. IRDA_MESSAGE("No transceiver found. Defaulting to %s\n",
  1707. smsc_transceivers[SMSC_IRCC2_C_DEFAULT_TRANSCEIVER].name);
  1708. self->transceiver = SMSC_IRCC2_C_DEFAULT_TRANSCEIVER;
  1709. }
  1710. /*
  1711. * Function smsc_ircc_set_transceiver_for_speed(self, speed)
  1712. *
  1713. * Set the transceiver according to the speed
  1714. *
  1715. */
  1716. static void smsc_ircc_set_transceiver_for_speed(struct smsc_ircc_cb *self, u32 speed)
  1717. {
  1718. unsigned int trx;
  1719. trx = self->transceiver;
  1720. if (trx > 0)
  1721. smsc_transceivers[trx - 1].set_for_speed(self->io.fir_base, speed);
  1722. }
  1723. /*
  1724. * Function smsc_ircc_wait_hw_transmitter_finish ()
  1725. *
  1726. * Wait for the real end of HW transmission
  1727. *
  1728. * The UART is a strict FIFO, and we get called only when we have finished
  1729. * pushing data to the FIFO, so the maximum amount of time we must wait
  1730. * is only for the FIFO to drain out.
  1731. *
  1732. * We use a simple calibrated loop. We may need to adjust the loop
  1733. * delay (udelay) to balance I/O traffic and latency. And we also need to
  1734. * adjust the maximum timeout.
  1735. * It would probably be better to wait for the proper interrupt,
  1736. * but it doesn't seem to be available.
  1737. *
  1738. * We can't use jiffies or kernel timers because :
  1739. * 1) We are called from the interrupt handler, which disable softirqs,
  1740. * so jiffies won't be increased
  1741. * 2) Jiffies granularity is usually very coarse (10ms), and we don't
  1742. * want to wait that long to detect stuck hardware.
  1743. * Jean II
  1744. */
  1745. static void smsc_ircc_sir_wait_hw_transmitter_finish(struct smsc_ircc_cb *self)
  1746. {
  1747. int iobase = self->io.sir_base;
  1748. int count = SMSC_IRCC2_HW_TRANSMITTER_TIMEOUT_US;
  1749. /* Calibrated busy loop */
  1750. while (count-- > 0 && !(inb(iobase + UART_LSR) & UART_LSR_TEMT))
  1751. udelay(1);
  1752. if (count < 0)
  1753. IRDA_DEBUG(0, "%s(): stuck transmitter\n", __func__);
  1754. }
  1755. /* PROBING
  1756. *
  1757. * REVISIT we can be told about the device by PNP, and should use that info
  1758. * instead of probing hardware and creating a platform_device ...
  1759. */
  1760. static int __init smsc_ircc_look_for_chips(void)
  1761. {
  1762. struct smsc_chip_address *address;
  1763. char *type;
  1764. unsigned int cfg_base, found;
  1765. found = 0;
  1766. address = possible_addresses;
  1767. while (address->cfg_base) {
  1768. cfg_base = address->cfg_base;
  1769. /*printk(KERN_WARNING "%s(): probing: 0x%02x for: 0x%02x\n", __func__, cfg_base, address->type);*/
  1770. if (address->type & SMSCSIO_TYPE_FDC) {
  1771. type = "FDC";
  1772. if (address->type & SMSCSIO_TYPE_FLAT)
  1773. if (!smsc_superio_flat(fdc_chips_flat, cfg_base, type))
  1774. found++;
  1775. if (address->type & SMSCSIO_TYPE_PAGED)
  1776. if (!smsc_superio_paged(fdc_chips_paged, cfg_base, type))
  1777. found++;
  1778. }
  1779. if (address->type & SMSCSIO_TYPE_LPC) {
  1780. type = "LPC";
  1781. if (address->type & SMSCSIO_TYPE_FLAT)
  1782. if (!smsc_superio_flat(lpc_chips_flat, cfg_base, type))
  1783. found++;
  1784. if (address->type & SMSCSIO_TYPE_PAGED)
  1785. if (!smsc_superio_paged(lpc_chips_paged, cfg_base, type))
  1786. found++;
  1787. }
  1788. address++;
  1789. }
  1790. return found;
  1791. }
  1792. /*
  1793. * Function smsc_superio_flat (chip, base, type)
  1794. *
  1795. * Try to get configuration of a smc SuperIO chip with flat register model
  1796. *
  1797. */
  1798. static int __init smsc_superio_flat(const struct smsc_chip *chips, unsigned short cfgbase, char *type)
  1799. {
  1800. unsigned short firbase, sirbase;
  1801. u8 mode, dma, irq;
  1802. int ret = -ENODEV;
  1803. IRDA_DEBUG(1, "%s\n", __func__);
  1804. if (smsc_ircc_probe(cfgbase, SMSCSIOFLAT_DEVICEID_REG, chips, type) == NULL)
  1805. return ret;
  1806. outb(SMSCSIOFLAT_UARTMODE0C_REG, cfgbase);
  1807. mode = inb(cfgbase + 1);
  1808. /*printk(KERN_WARNING "%s(): mode: 0x%02x\n", __func__, mode);*/
  1809. if (!(mode & SMSCSIOFLAT_UART2MODE_VAL_IRDA))
  1810. IRDA_WARNING("%s(): IrDA not enabled\n", __func__);
  1811. outb(SMSCSIOFLAT_UART2BASEADDR_REG, cfgbase);
  1812. sirbase = inb(cfgbase + 1) << 2;
  1813. /* FIR iobase */
  1814. outb(SMSCSIOFLAT_FIRBASEADDR_REG, cfgbase);
  1815. firbase = inb(cfgbase + 1) << 3;
  1816. /* DMA */
  1817. outb(SMSCSIOFLAT_FIRDMASELECT_REG, cfgbase);
  1818. dma = inb(cfgbase + 1) & SMSCSIOFLAT_FIRDMASELECT_MASK;
  1819. /* IRQ */
  1820. outb(SMSCSIOFLAT_UARTIRQSELECT_REG, cfgbase);
  1821. irq = inb(cfgbase + 1) & SMSCSIOFLAT_UART2IRQSELECT_MASK;
  1822. IRDA_MESSAGE("%s(): fir: 0x%02x, sir: 0x%02x, dma: %02d, irq: %d, mode: 0x%02x\n", __func__, firbase, sirbase, dma, irq, mode);
  1823. if (firbase && smsc_ircc_open(firbase, sirbase, dma, irq) == 0)
  1824. ret = 0;
  1825. /* Exit configuration */
  1826. outb(SMSCSIO_CFGEXITKEY, cfgbase);
  1827. return ret;
  1828. }
  1829. /*
  1830. * Function smsc_superio_paged (chip, base, type)
  1831. *
  1832. * Try to get configuration of a smc SuperIO chip with paged register model
  1833. *
  1834. */
  1835. static int __init smsc_superio_paged(const struct smsc_chip *chips, unsigned short cfg_base, char *type)
  1836. {
  1837. unsigned short fir_io, sir_io;
  1838. int ret = -ENODEV;
  1839. IRDA_DEBUG(1, "%s\n", __func__);
  1840. if (smsc_ircc_probe(cfg_base, 0x20, chips, type) == NULL)
  1841. return ret;
  1842. /* Select logical device (UART2) */
  1843. outb(0x07, cfg_base);
  1844. outb(0x05, cfg_base + 1);
  1845. /* SIR iobase */
  1846. outb(0x60, cfg_base);
  1847. sir_io = inb(cfg_base + 1) << 8;
  1848. outb(0x61, cfg_base);
  1849. sir_io |= inb(cfg_base + 1);
  1850. /* Read FIR base */
  1851. outb(0x62, cfg_base);
  1852. fir_io = inb(cfg_base + 1) << 8;
  1853. outb(0x63, cfg_base);
  1854. fir_io |= inb(cfg_base + 1);
  1855. outb(0x2b, cfg_base); /* ??? */
  1856. if (fir_io && smsc_ircc_open(fir_io, sir_io, ircc_dma, ircc_irq) == 0)
  1857. ret = 0;
  1858. /* Exit configuration */
  1859. outb(SMSCSIO_CFGEXITKEY, cfg_base);
  1860. return ret;
  1861. }
  1862. static int __init smsc_access(unsigned short cfg_base, unsigned char reg)
  1863. {
  1864. IRDA_DEBUG(1, "%s\n", __func__);
  1865. outb(reg, cfg_base);
  1866. return inb(cfg_base) != reg ? -1 : 0;
  1867. }
  1868. static const struct smsc_chip * __init smsc_ircc_probe(unsigned short cfg_base, u8 reg, const struct smsc_chip *chip, char *type)
  1869. {
  1870. u8 devid, xdevid, rev;
  1871. IRDA_DEBUG(1, "%s\n", __func__);
  1872. /* Leave configuration */
  1873. outb(SMSCSIO_CFGEXITKEY, cfg_base);
  1874. if (inb(cfg_base) == SMSCSIO_CFGEXITKEY) /* not a smc superio chip */
  1875. return NULL;
  1876. outb(reg, cfg_base);
  1877. xdevid = inb(cfg_base + 1);
  1878. /* Enter configuration */
  1879. outb(SMSCSIO_CFGACCESSKEY, cfg_base);
  1880. #if 0
  1881. if (smsc_access(cfg_base,0x55)) /* send second key and check */
  1882. return NULL;
  1883. #endif
  1884. /* probe device ID */
  1885. if (smsc_access(cfg_base, reg))
  1886. return NULL;
  1887. devid = inb(cfg_base + 1);
  1888. if (devid == 0 || devid == 0xff) /* typical values for unused port */
  1889. return NULL;
  1890. /* probe revision ID */
  1891. if (smsc_access(cfg_base, reg + 1))
  1892. return NULL;
  1893. rev = inb(cfg_base + 1);
  1894. if (rev >= 128) /* i think this will make no sense */
  1895. return NULL;
  1896. if (devid == xdevid) /* protection against false positives */
  1897. return NULL;
  1898. /* Check for expected device ID; are there others? */
  1899. while (chip->devid != devid) {
  1900. chip++;
  1901. if (chip->name == NULL)
  1902. return NULL;
  1903. }
  1904. IRDA_MESSAGE("found SMC SuperIO Chip (devid=0x%02x rev=%02X base=0x%04x): %s%s\n",
  1905. devid, rev, cfg_base, type, chip->name);
  1906. if (chip->rev > rev) {
  1907. IRDA_MESSAGE("Revision higher than expected\n");
  1908. return NULL;
  1909. }
  1910. if (chip->flags & NoIRDA)
  1911. IRDA_MESSAGE("chipset does not support IRDA\n");
  1912. return chip;
  1913. }
  1914. static int __init smsc_superio_fdc(unsigned short cfg_base)
  1915. {
  1916. int ret = -1;
  1917. if (!request_region(cfg_base, 2, driver_name)) {
  1918. IRDA_WARNING("%s: can't get cfg_base of 0x%03x\n",
  1919. __func__, cfg_base);
  1920. } else {
  1921. if (!smsc_superio_flat(fdc_chips_flat, cfg_base, "FDC") ||
  1922. !smsc_superio_paged(fdc_chips_paged, cfg_base, "FDC"))
  1923. ret = 0;
  1924. release_region(cfg_base, 2);
  1925. }
  1926. return ret;
  1927. }
  1928. static int __init smsc_superio_lpc(unsigned short cfg_base)
  1929. {
  1930. int ret = -1;
  1931. if (!request_region(cfg_base, 2, driver_name)) {
  1932. IRDA_WARNING("%s: can't get cfg_base of 0x%03x\n",
  1933. __func__, cfg_base);
  1934. } else {
  1935. if (!smsc_superio_flat(lpc_chips_flat, cfg_base, "LPC") ||
  1936. !smsc_superio_paged(lpc_chips_paged, cfg_base, "LPC"))
  1937. ret = 0;
  1938. release_region(cfg_base, 2);
  1939. }
  1940. return ret;
  1941. }
  1942. /*
  1943. * Look for some specific subsystem setups that need
  1944. * pre-configuration not properly done by the BIOS (especially laptops)
  1945. * This code is based in part on smcinit.c, tosh1800-smcinit.c
  1946. * and tosh2450-smcinit.c. The table lists the device entries
  1947. * for ISA bridges with an LPC (Low Pin Count) controller which
  1948. * handles the communication with the SMSC device. After the LPC
  1949. * controller is initialized through PCI, the SMSC device is initialized
  1950. * through a dedicated port in the ISA port-mapped I/O area, this latter
  1951. * area is used to configure the SMSC device with default
  1952. * SIR and FIR I/O ports, DMA and IRQ. Different vendors have
  1953. * used different sets of parameters and different control port
  1954. * addresses making a subsystem device table necessary.
  1955. */
  1956. #ifdef CONFIG_PCI
  1957. static struct smsc_ircc_subsystem_configuration subsystem_configurations[] __initdata = {
  1958. /*
  1959. * Subsystems needing entries:
  1960. * 0x10b9:0x1533 0x103c:0x0850 HP nx9010 family
  1961. * 0x10b9:0x1533 0x0e11:0x005a Compaq nc4000 family
  1962. * 0x8086:0x24cc 0x0e11:0x002a HP nx9000 family
  1963. */
  1964. {
  1965. /* Guessed entry */
  1966. .vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
  1967. .device = 0x24cc,
  1968. .subvendor = 0x103c,
  1969. .subdevice = 0x08bc,
  1970. .sir_io = 0x02f8,
  1971. .fir_io = 0x0130,
  1972. .fir_irq = 0x05,
  1973. .fir_dma = 0x03,
  1974. .cfg_base = 0x004e,
  1975. .preconfigure = preconfigure_through_82801,
  1976. .name = "HP nx5000 family",
  1977. },
  1978. {
  1979. .vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
  1980. .device = 0x24cc,
  1981. .subvendor = 0x103c,
  1982. .subdevice = 0x088c,
  1983. /* Quite certain these are the same for nc8000 as for nc6000 */
  1984. .sir_io = 0x02f8,
  1985. .fir_io = 0x0130,
  1986. .fir_irq = 0x05,
  1987. .fir_dma = 0x03,
  1988. .cfg_base = 0x004e,
  1989. .preconfigure = preconfigure_through_82801,
  1990. .name = "HP nc8000 family",
  1991. },
  1992. {
  1993. .vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
  1994. .device = 0x24cc,
  1995. .subvendor = 0x103c,
  1996. .subdevice = 0x0890,
  1997. .sir_io = 0x02f8,
  1998. .fir_io = 0x0130,
  1999. .fir_irq = 0x05,
  2000. .fir_dma = 0x03,
  2001. .cfg_base = 0x004e,
  2002. .preconfigure = preconfigure_through_82801,
  2003. .name = "HP nc6000 family",
  2004. },
  2005. {
  2006. .vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
  2007. .device = 0x24cc,
  2008. .subvendor = 0x0e11,
  2009. .subdevice = 0x0860,
  2010. /* I assume these are the same for x1000 as for the others */
  2011. .sir_io = 0x02e8,
  2012. .fir_io = 0x02f8,
  2013. .fir_irq = 0x07,
  2014. .fir_dma = 0x03,
  2015. .cfg_base = 0x002e,
  2016. .preconfigure = preconfigure_through_82801,
  2017. .name = "Compaq x1000 family",
  2018. },
  2019. {
  2020. /* Intel 82801DB/DBL (ICH4/ICH4-L) LPC Interface Bridge */
  2021. .vendor = PCI_VENDOR_ID_INTEL,
  2022. .device = 0x24c0,
  2023. .subvendor = 0x1179,
  2024. .subdevice = 0xffff, /* 0xffff is "any" */
  2025. .sir_io = 0x03f8,
  2026. .fir_io = 0x0130,
  2027. .fir_irq = 0x07,
  2028. .fir_dma = 0x01,
  2029. .cfg_base = 0x002e,
  2030. .preconfigure = preconfigure_through_82801,
  2031. .name = "Toshiba laptop with Intel 82801DB/DBL LPC bridge",
  2032. },
  2033. {
  2034. .vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801CAM ISA bridge */
  2035. .device = 0x248c,
  2036. .subvendor = 0x1179,
  2037. .subdevice = 0xffff, /* 0xffff is "any" */
  2038. .sir_io = 0x03f8,
  2039. .fir_io = 0x0130,
  2040. .fir_irq = 0x03,
  2041. .fir_dma = 0x03,
  2042. .cfg_base = 0x002e,
  2043. .preconfigure = preconfigure_through_82801,
  2044. .name = "Toshiba laptop with Intel 82801CAM ISA bridge",
  2045. },
  2046. {
  2047. /* 82801DBM (ICH4-M) LPC Interface Bridge */
  2048. .vendor = PCI_VENDOR_ID_INTEL,
  2049. .device = 0x24cc,
  2050. .subvendor = 0x1179,
  2051. .subdevice = 0xffff, /* 0xffff is "any" */
  2052. .sir_io = 0x03f8,
  2053. .fir_io = 0x0130,
  2054. .fir_irq = 0x03,
  2055. .fir_dma = 0x03,
  2056. .cfg_base = 0x002e,
  2057. .preconfigure = preconfigure_through_82801,
  2058. .name = "Toshiba laptop with Intel 8281DBM LPC bridge",
  2059. },
  2060. {
  2061. /* ALi M1533/M1535 PCI to ISA Bridge [Aladdin IV/V/V+] */
  2062. .vendor = PCI_VENDOR_ID_AL,
  2063. .device = 0x1533,
  2064. .subvendor = 0x1179,
  2065. .subdevice = 0xffff, /* 0xffff is "any" */
  2066. .sir_io = 0x02e8,
  2067. .fir_io = 0x02f8,
  2068. .fir_irq = 0x07,
  2069. .fir_dma = 0x03,
  2070. .cfg_base = 0x002e,
  2071. .preconfigure = preconfigure_through_ali,
  2072. .name = "Toshiba laptop with ALi ISA bridge",
  2073. },
  2074. { } // Terminator
  2075. };
  2076. /*
  2077. * This sets up the basic SMSC parameters
  2078. * (FIR port, SIR port, FIR DMA, FIR IRQ)
  2079. * through the chip configuration port.
  2080. */
  2081. static int __init preconfigure_smsc_chip(struct
  2082. smsc_ircc_subsystem_configuration
  2083. *conf)
  2084. {
  2085. unsigned short iobase = conf->cfg_base;
  2086. unsigned char tmpbyte;
  2087. outb(LPC47N227_CFGACCESSKEY, iobase); // enter configuration state
  2088. outb(SMSCSIOFLAT_DEVICEID_REG, iobase); // set for device ID
  2089. tmpbyte = inb(iobase +1); // Read device ID
  2090. IRDA_DEBUG(0,
  2091. "Detected Chip id: 0x%02x, setting up registers...\n",
  2092. tmpbyte);
  2093. /* Disable UART1 and set up SIR I/O port */
  2094. outb(0x24, iobase); // select CR24 - UART1 base addr
  2095. outb(0x00, iobase + 1); // disable UART1
  2096. outb(SMSCSIOFLAT_UART2BASEADDR_REG, iobase); // select CR25 - UART2 base addr
  2097. outb( (conf->sir_io >> 2), iobase + 1); // bits 2-9 of 0x3f8
  2098. tmpbyte = inb(iobase + 1);
  2099. if (tmpbyte != (conf->sir_io >> 2) ) {
  2100. IRDA_WARNING("ERROR: could not configure SIR ioport.\n");
  2101. IRDA_WARNING("Try to supply ircc_cfg argument.\n");
  2102. return -ENXIO;
  2103. }
  2104. /* Set up FIR IRQ channel for UART2 */
  2105. outb(SMSCSIOFLAT_UARTIRQSELECT_REG, iobase); // select CR28 - UART1,2 IRQ select
  2106. tmpbyte = inb(iobase + 1);
  2107. tmpbyte &= SMSCSIOFLAT_UART1IRQSELECT_MASK; // Do not touch the UART1 portion
  2108. tmpbyte |= (conf->fir_irq & SMSCSIOFLAT_UART2IRQSELECT_MASK);
  2109. outb(tmpbyte, iobase + 1);
  2110. tmpbyte = inb(iobase + 1) & SMSCSIOFLAT_UART2IRQSELECT_MASK;
  2111. if (tmpbyte != conf->fir_irq) {
  2112. IRDA_WARNING("ERROR: could not configure FIR IRQ channel.\n");
  2113. return -ENXIO;
  2114. }
  2115. /* Set up FIR I/O port */
  2116. outb(SMSCSIOFLAT_FIRBASEADDR_REG, iobase); // CR2B - SCE (FIR) base addr
  2117. outb((conf->fir_io >> 3), iobase + 1);
  2118. tmpbyte = inb(iobase + 1);
  2119. if (tmpbyte != (conf->fir_io >> 3) ) {
  2120. IRDA_WARNING("ERROR: could not configure FIR I/O port.\n");
  2121. return -ENXIO;
  2122. }
  2123. /* Set up FIR DMA channel */
  2124. outb(SMSCSIOFLAT_FIRDMASELECT_REG, iobase); // CR2C - SCE (FIR) DMA select
  2125. outb((conf->fir_dma & LPC47N227_FIRDMASELECT_MASK), iobase + 1); // DMA
  2126. tmpbyte = inb(iobase + 1) & LPC47N227_FIRDMASELECT_MASK;
  2127. if (tmpbyte != (conf->fir_dma & LPC47N227_FIRDMASELECT_MASK)) {
  2128. IRDA_WARNING("ERROR: could not configure FIR DMA channel.\n");
  2129. return -ENXIO;
  2130. }
  2131. outb(SMSCSIOFLAT_UARTMODE0C_REG, iobase); // CR0C - UART mode
  2132. tmpbyte = inb(iobase + 1);
  2133. tmpbyte &= ~SMSCSIOFLAT_UART2MODE_MASK |
  2134. SMSCSIOFLAT_UART2MODE_VAL_IRDA;
  2135. outb(tmpbyte, iobase + 1); // enable IrDA (HPSIR) mode, high speed
  2136. outb(LPC47N227_APMBOOTDRIVE_REG, iobase); // CR07 - Auto Pwr Mgt/boot drive sel
  2137. tmpbyte = inb(iobase + 1);
  2138. outb(tmpbyte | LPC47N227_UART2AUTOPWRDOWN_MASK, iobase + 1); // enable UART2 autopower down
  2139. /* This one was not part of tosh1800 */
  2140. outb(0x0a, iobase); // CR0a - ecp fifo / ir mux
  2141. tmpbyte = inb(iobase + 1);
  2142. outb(tmpbyte | 0x40, iobase + 1); // send active device to ir port
  2143. outb(LPC47N227_UART12POWER_REG, iobase); // CR02 - UART 1,2 power
  2144. tmpbyte = inb(iobase + 1);
  2145. outb(tmpbyte | LPC47N227_UART2POWERDOWN_MASK, iobase + 1); // UART2 power up mode, UART1 power down
  2146. outb(LPC47N227_FDCPOWERVALIDCONF_REG, iobase); // CR00 - FDC Power/valid config cycle
  2147. tmpbyte = inb(iobase + 1);
  2148. outb(tmpbyte | LPC47N227_VALID_MASK, iobase + 1); // valid config cycle done
  2149. outb(LPC47N227_CFGEXITKEY, iobase); // Exit configuration
  2150. return 0;
  2151. }
  2152. /* 82801CAM generic registers */
  2153. #define VID 0x00
  2154. #define DID 0x02
  2155. #define PIRQ_A_D_ROUT 0x60
  2156. #define SIRQ_CNTL 0x64
  2157. #define PIRQ_E_H_ROUT 0x68
  2158. #define PCI_DMA_C 0x90
  2159. /* LPC-specific registers */
  2160. #define COM_DEC 0xe0
  2161. #define GEN1_DEC 0xe4
  2162. #define LPC_EN 0xe6
  2163. #define GEN2_DEC 0xec
  2164. /*
  2165. * Sets up the I/O range using the 82801CAM ISA bridge, 82801DBM LPC bridge
  2166. * or Intel 82801DB/DBL (ICH4/ICH4-L) LPC Interface Bridge.
  2167. * They all work the same way!
  2168. */
  2169. static int __init preconfigure_through_82801(struct pci_dev *dev,
  2170. struct
  2171. smsc_ircc_subsystem_configuration
  2172. *conf)
  2173. {
  2174. unsigned short tmpword;
  2175. unsigned char tmpbyte;
  2176. IRDA_MESSAGE("Setting up Intel 82801 controller and SMSC device\n");
  2177. /*
  2178. * Select the range for the COMA COM port (SIR)
  2179. * Register COM_DEC:
  2180. * Bit 7: reserved
  2181. * Bit 6-4, COMB decode range
  2182. * Bit 3: reserved
  2183. * Bit 2-0, COMA decode range
  2184. *
  2185. * Decode ranges:
  2186. * 000 = 0x3f8-0x3ff (COM1)
  2187. * 001 = 0x2f8-0x2ff (COM2)
  2188. * 010 = 0x220-0x227
  2189. * 011 = 0x228-0x22f
  2190. * 100 = 0x238-0x23f
  2191. * 101 = 0x2e8-0x2ef (COM4)
  2192. * 110 = 0x338-0x33f
  2193. * 111 = 0x3e8-0x3ef (COM3)
  2194. */
  2195. pci_read_config_byte(dev, COM_DEC, &tmpbyte);
  2196. tmpbyte &= 0xf8; /* mask COMA bits */
  2197. switch(conf->sir_io) {
  2198. case 0x3f8:
  2199. tmpbyte |= 0x00;
  2200. break;
  2201. case 0x2f8:
  2202. tmpbyte |= 0x01;
  2203. break;
  2204. case 0x220:
  2205. tmpbyte |= 0x02;
  2206. break;
  2207. case 0x228:
  2208. tmpbyte |= 0x03;
  2209. break;
  2210. case 0x238:
  2211. tmpbyte |= 0x04;
  2212. break;
  2213. case 0x2e8:
  2214. tmpbyte |= 0x05;
  2215. break;
  2216. case 0x338:
  2217. tmpbyte |= 0x06;
  2218. break;
  2219. case 0x3e8:
  2220. tmpbyte |= 0x07;
  2221. break;
  2222. default:
  2223. tmpbyte |= 0x01; /* COM2 default */
  2224. }
  2225. IRDA_DEBUG(1, "COM_DEC (write): 0x%02x\n", tmpbyte);
  2226. pci_write_config_byte(dev, COM_DEC, tmpbyte);
  2227. /* Enable Low Pin Count interface */
  2228. pci_read_config_word(dev, LPC_EN, &tmpword);
  2229. /* These seem to be set up at all times,
  2230. * just make sure it is properly set.
  2231. */
  2232. switch(conf->cfg_base) {
  2233. case 0x04e:
  2234. tmpword |= 0x2000;
  2235. break;
  2236. case 0x02e:
  2237. tmpword |= 0x1000;
  2238. break;
  2239. case 0x062:
  2240. tmpword |= 0x0800;
  2241. break;
  2242. case 0x060:
  2243. tmpword |= 0x0400;
  2244. break;
  2245. default:
  2246. IRDA_WARNING("Uncommon I/O base address: 0x%04x\n",
  2247. conf->cfg_base);
  2248. break;
  2249. }
  2250. tmpword &= 0xfffd; /* disable LPC COMB */
  2251. tmpword |= 0x0001; /* set bit 0 : enable LPC COMA addr range (GEN2) */
  2252. IRDA_DEBUG(1, "LPC_EN (write): 0x%04x\n", tmpword);
  2253. pci_write_config_word(dev, LPC_EN, tmpword);
  2254. /*
  2255. * Configure LPC DMA channel
  2256. * PCI_DMA_C bits:
  2257. * Bit 15-14: DMA channel 7 select
  2258. * Bit 13-12: DMA channel 6 select
  2259. * Bit 11-10: DMA channel 5 select
  2260. * Bit 9-8: Reserved
  2261. * Bit 7-6: DMA channel 3 select
  2262. * Bit 5-4: DMA channel 2 select
  2263. * Bit 3-2: DMA channel 1 select
  2264. * Bit 1-0: DMA channel 0 select
  2265. * 00 = Reserved value
  2266. * 01 = PC/PCI DMA
  2267. * 10 = Reserved value
  2268. * 11 = LPC I/F DMA
  2269. */
  2270. pci_read_config_word(dev, PCI_DMA_C, &tmpword);
  2271. switch(conf->fir_dma) {
  2272. case 0x07:
  2273. tmpword |= 0xc000;
  2274. break;
  2275. case 0x06:
  2276. tmpword |= 0x3000;
  2277. break;
  2278. case 0x05:
  2279. tmpword |= 0x0c00;
  2280. break;
  2281. case 0x03:
  2282. tmpword |= 0x00c0;
  2283. break;
  2284. case 0x02:
  2285. tmpword |= 0x0030;
  2286. break;
  2287. case 0x01:
  2288. tmpword |= 0x000c;
  2289. break;
  2290. case 0x00:
  2291. tmpword |= 0x0003;
  2292. break;
  2293. default:
  2294. break; /* do not change settings */
  2295. }
  2296. IRDA_DEBUG(1, "PCI_DMA_C (write): 0x%04x\n", tmpword);
  2297. pci_write_config_word(dev, PCI_DMA_C, tmpword);
  2298. /*
  2299. * GEN2_DEC bits:
  2300. * Bit 15-4: Generic I/O range
  2301. * Bit 3-1: reserved (read as 0)
  2302. * Bit 0: enable GEN2 range on LPC I/F
  2303. */
  2304. tmpword = conf->fir_io & 0xfff8;
  2305. tmpword |= 0x0001;
  2306. IRDA_DEBUG(1, "GEN2_DEC (write): 0x%04x\n", tmpword);
  2307. pci_write_config_word(dev, GEN2_DEC, tmpword);
  2308. /* Pre-configure chip */
  2309. return preconfigure_smsc_chip(conf);
  2310. }
  2311. /*
  2312. * Pre-configure a certain port on the ALi 1533 bridge.
  2313. * This is based on reverse-engineering since ALi does not
  2314. * provide any data sheet for the 1533 chip.
  2315. */
  2316. static void __init preconfigure_ali_port(struct pci_dev *dev,
  2317. unsigned short port)
  2318. {
  2319. unsigned char reg;
  2320. /* These bits obviously control the different ports */
  2321. unsigned char mask;
  2322. unsigned char tmpbyte;
  2323. switch(port) {
  2324. case 0x0130:
  2325. case 0x0178:
  2326. reg = 0xb0;
  2327. mask = 0x80;
  2328. break;
  2329. case 0x03f8:
  2330. reg = 0xb4;
  2331. mask = 0x80;
  2332. break;
  2333. case 0x02f8:
  2334. reg = 0xb4;
  2335. mask = 0x30;
  2336. break;
  2337. case 0x02e8:
  2338. reg = 0xb4;
  2339. mask = 0x08;
  2340. break;
  2341. default:
  2342. IRDA_ERROR("Failed to configure unsupported port on ALi 1533 bridge: 0x%04x\n", port);
  2343. return;
  2344. }
  2345. pci_read_config_byte(dev, reg, &tmpbyte);
  2346. /* Turn on the right bits */
  2347. tmpbyte |= mask;
  2348. pci_write_config_byte(dev, reg, tmpbyte);
  2349. IRDA_MESSAGE("Activated ALi 1533 ISA bridge port 0x%04x.\n", port);
  2350. }
  2351. static int __init preconfigure_through_ali(struct pci_dev *dev,
  2352. struct
  2353. smsc_ircc_subsystem_configuration
  2354. *conf)
  2355. {
  2356. /* Configure the two ports on the ALi 1533 */
  2357. preconfigure_ali_port(dev, conf->sir_io);
  2358. preconfigure_ali_port(dev, conf->fir_io);
  2359. /* Pre-configure chip */
  2360. return preconfigure_smsc_chip(conf);
  2361. }
  2362. static int __init smsc_ircc_preconfigure_subsystems(unsigned short ircc_cfg,
  2363. unsigned short ircc_fir,
  2364. unsigned short ircc_sir,
  2365. unsigned char ircc_dma,
  2366. unsigned char ircc_irq)
  2367. {
  2368. struct pci_dev *dev = NULL;
  2369. unsigned short ss_vendor = 0x0000;
  2370. unsigned short ss_device = 0x0000;
  2371. int ret = 0;
  2372. for_each_pci_dev(dev) {
  2373. struct smsc_ircc_subsystem_configuration *conf;
  2374. /*
  2375. * Cache the subsystem vendor/device:
  2376. * some manufacturers fail to set this for all components,
  2377. * so we save it in case there is just 0x0000 0x0000 on the
  2378. * device we want to check.
  2379. */
  2380. if (dev->subsystem_vendor != 0x0000U) {
  2381. ss_vendor = dev->subsystem_vendor;
  2382. ss_device = dev->subsystem_device;
  2383. }
  2384. conf = subsystem_configurations;
  2385. for( ; conf->subvendor; conf++) {
  2386. if(conf->vendor == dev->vendor &&
  2387. conf->device == dev->device &&
  2388. conf->subvendor == ss_vendor &&
  2389. /* Sometimes these are cached values */
  2390. (conf->subdevice == ss_device ||
  2391. conf->subdevice == 0xffff)) {
  2392. struct smsc_ircc_subsystem_configuration
  2393. tmpconf;
  2394. memcpy(&tmpconf, conf,
  2395. sizeof(struct smsc_ircc_subsystem_configuration));
  2396. /*
  2397. * Override the default values with anything
  2398. * passed in as parameter
  2399. */
  2400. if (ircc_cfg != 0)
  2401. tmpconf.cfg_base = ircc_cfg;
  2402. if (ircc_fir != 0)
  2403. tmpconf.fir_io = ircc_fir;
  2404. if (ircc_sir != 0)
  2405. tmpconf.sir_io = ircc_sir;
  2406. if (ircc_dma != DMA_INVAL)
  2407. tmpconf.fir_dma = ircc_dma;
  2408. if (ircc_irq != IRQ_INVAL)
  2409. tmpconf.fir_irq = ircc_irq;
  2410. IRDA_MESSAGE("Detected unconfigured %s SMSC IrDA chip, pre-configuring device.\n", conf->name);
  2411. if (conf->preconfigure)
  2412. ret = conf->preconfigure(dev, &tmpconf);
  2413. else
  2414. ret = -ENODEV;
  2415. }
  2416. }
  2417. }
  2418. return ret;
  2419. }
  2420. #endif // CONFIG_PCI
  2421. /************************************************
  2422. *
  2423. * Transceivers specific functions
  2424. *
  2425. ************************************************/
  2426. /*
  2427. * Function smsc_ircc_set_transceiver_smsc_ircc_atc(fir_base, speed)
  2428. *
  2429. * Program transceiver through smsc-ircc ATC circuitry
  2430. *
  2431. */
  2432. static void smsc_ircc_set_transceiver_smsc_ircc_atc(int fir_base, u32 speed)
  2433. {
  2434. unsigned long jiffies_now, jiffies_timeout;
  2435. u8 val;
  2436. jiffies_now = jiffies;
  2437. jiffies_timeout = jiffies + SMSC_IRCC2_ATC_PROGRAMMING_TIMEOUT_JIFFIES;
  2438. /* ATC */
  2439. register_bank(fir_base, 4);
  2440. outb((inb(fir_base + IRCC_ATC) & IRCC_ATC_MASK) | IRCC_ATC_nPROGREADY|IRCC_ATC_ENABLE,
  2441. fir_base + IRCC_ATC);
  2442. while ((val = (inb(fir_base + IRCC_ATC) & IRCC_ATC_nPROGREADY)) &&
  2443. !time_after(jiffies, jiffies_timeout))
  2444. /* empty */;
  2445. if (val)
  2446. IRDA_WARNING("%s(): ATC: 0x%02x\n", __func__,
  2447. inb(fir_base + IRCC_ATC));
  2448. }
  2449. /*
  2450. * Function smsc_ircc_probe_transceiver_smsc_ircc_atc(fir_base)
  2451. *
  2452. * Probe transceiver smsc-ircc ATC circuitry
  2453. *
  2454. */
  2455. static int smsc_ircc_probe_transceiver_smsc_ircc_atc(int fir_base)
  2456. {
  2457. return 0;
  2458. }
  2459. /*
  2460. * Function smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(self, speed)
  2461. *
  2462. * Set transceiver
  2463. *
  2464. */
  2465. static void smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(int fir_base, u32 speed)
  2466. {
  2467. u8 fast_mode;
  2468. switch (speed) {
  2469. default:
  2470. case 576000 :
  2471. fast_mode = 0;
  2472. break;
  2473. case 1152000 :
  2474. case 4000000 :
  2475. fast_mode = IRCC_LCR_A_FAST;
  2476. break;
  2477. }
  2478. register_bank(fir_base, 0);
  2479. outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast_mode, fir_base + IRCC_LCR_A);
  2480. }
  2481. /*
  2482. * Function smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(fir_base)
  2483. *
  2484. * Probe transceiver
  2485. *
  2486. */
  2487. static int smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(int fir_base)
  2488. {
  2489. return 0;
  2490. }
  2491. /*
  2492. * Function smsc_ircc_set_transceiver_toshiba_sat1800(fir_base, speed)
  2493. *
  2494. * Set transceiver
  2495. *
  2496. */
  2497. static void smsc_ircc_set_transceiver_toshiba_sat1800(int fir_base, u32 speed)
  2498. {
  2499. u8 fast_mode;
  2500. switch (speed) {
  2501. default:
  2502. case 576000 :
  2503. fast_mode = 0;
  2504. break;
  2505. case 1152000 :
  2506. case 4000000 :
  2507. fast_mode = /*IRCC_LCR_A_FAST |*/ IRCC_LCR_A_GP_DATA;
  2508. break;
  2509. }
  2510. /* This causes an interrupt */
  2511. register_bank(fir_base, 0);
  2512. outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast_mode, fir_base + IRCC_LCR_A);
  2513. }
  2514. /*
  2515. * Function smsc_ircc_probe_transceiver_toshiba_sat1800(fir_base)
  2516. *
  2517. * Probe transceiver
  2518. *
  2519. */
  2520. static int smsc_ircc_probe_transceiver_toshiba_sat1800(int fir_base)
  2521. {
  2522. return 0;
  2523. }
  2524. module_init(smsc_ircc_init);
  2525. module_exit(smsc_ircc_cleanup);