mv88e6131.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/list.h>
  11. #include <linux/module.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/phy.h>
  14. #include <net/dsa.h>
  15. #include "mv88e6xxx.h"
  16. /*
  17. * Switch product IDs
  18. */
  19. #define ID_6085 0x04a0
  20. #define ID_6095 0x0950
  21. #define ID_6131 0x1060
  22. static char *mv88e6131_probe(struct mii_bus *bus, int sw_addr)
  23. {
  24. int ret;
  25. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
  26. if (ret >= 0) {
  27. ret &= 0xfff0;
  28. if (ret == ID_6085)
  29. return "Marvell 88E6085";
  30. if (ret == ID_6095)
  31. return "Marvell 88E6095/88E6095F";
  32. if (ret == ID_6131)
  33. return "Marvell 88E6131";
  34. }
  35. return NULL;
  36. }
  37. static int mv88e6131_switch_reset(struct dsa_switch *ds)
  38. {
  39. int i;
  40. int ret;
  41. /*
  42. * Set all ports to the disabled state.
  43. */
  44. for (i = 0; i < 11; i++) {
  45. ret = REG_READ(REG_PORT(i), 0x04);
  46. REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
  47. }
  48. /*
  49. * Wait for transmit queues to drain.
  50. */
  51. msleep(2);
  52. /*
  53. * Reset the switch.
  54. */
  55. REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
  56. /*
  57. * Wait up to one second for reset to complete.
  58. */
  59. for (i = 0; i < 1000; i++) {
  60. ret = REG_READ(REG_GLOBAL, 0x00);
  61. if ((ret & 0xc800) == 0xc800)
  62. break;
  63. msleep(1);
  64. }
  65. if (i == 1000)
  66. return -ETIMEDOUT;
  67. return 0;
  68. }
  69. static int mv88e6131_setup_global(struct dsa_switch *ds)
  70. {
  71. int ret;
  72. int i;
  73. /*
  74. * Enable the PHY polling unit, don't discard packets with
  75. * excessive collisions, use a weighted fair queueing scheme
  76. * to arbitrate between packet queues, set the maximum frame
  77. * size to 1632, and mask all interrupt sources.
  78. */
  79. REG_WRITE(REG_GLOBAL, 0x04, 0x4400);
  80. /*
  81. * Set the default address aging time to 5 minutes, and
  82. * enable address learn messages to be sent to all message
  83. * ports.
  84. */
  85. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  86. /*
  87. * Configure the priority mapping registers.
  88. */
  89. ret = mv88e6xxx_config_prio(ds);
  90. if (ret < 0)
  91. return ret;
  92. /*
  93. * Set the VLAN ethertype to 0x8100.
  94. */
  95. REG_WRITE(REG_GLOBAL, 0x19, 0x8100);
  96. /*
  97. * Disable ARP mirroring, and configure the upstream port as
  98. * the port to which ingress and egress monitor frames are to
  99. * be sent.
  100. */
  101. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
  102. /*
  103. * Disable cascade port functionality unless this device
  104. * is used in a cascade configuration, and set the switch's
  105. * DSA device number.
  106. */
  107. if (ds->dst->pd->nr_chips > 1)
  108. REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
  109. else
  110. REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
  111. /*
  112. * Send all frames with destination addresses matching
  113. * 01:80:c2:00:00:0x to the CPU port.
  114. */
  115. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  116. /*
  117. * Ignore removed tag data on doubly tagged packets, disable
  118. * flow control messages, force flow control priority to the
  119. * highest, and send all special multicast frames to the CPU
  120. * port at the highest priority.
  121. */
  122. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  123. /*
  124. * Program the DSA routing table.
  125. */
  126. for (i = 0; i < 32; i++) {
  127. int nexthop;
  128. nexthop = 0x1f;
  129. if (i != ds->index && i < ds->dst->pd->nr_chips)
  130. nexthop = ds->pd->rtable[i] & 0x1f;
  131. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  132. }
  133. /*
  134. * Clear all trunk masks.
  135. */
  136. for (i = 0; i < 8; i++)
  137. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
  138. /*
  139. * Clear all trunk mappings.
  140. */
  141. for (i = 0; i < 16; i++)
  142. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  143. /*
  144. * Force the priority of IGMP/MLD snoop frames and ARP frames
  145. * to the highest setting.
  146. */
  147. REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);
  148. return 0;
  149. }
  150. static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
  151. {
  152. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  153. int addr = REG_PORT(p);
  154. u16 val;
  155. /*
  156. * MAC Forcing register: don't force link, speed, duplex
  157. * or flow control state to any particular values on physical
  158. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  159. * (100 Mb/s on 6085) full duplex.
  160. */
  161. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  162. if (ps->id == ID_6085)
  163. REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
  164. else
  165. REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
  166. else
  167. REG_WRITE(addr, 0x01, 0x0003);
  168. /*
  169. * Port Control: disable Core Tag, disable Drop-on-Lock,
  170. * transmit frames unmodified, disable Header mode,
  171. * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
  172. * tunneling, determine priority by looking at 802.1p and
  173. * IP priority fields (IP prio has precedence), and set STP
  174. * state to Forwarding.
  175. *
  176. * If this is the upstream port for this switch, enable
  177. * forwarding of unknown unicasts, and enable DSA tagging
  178. * mode.
  179. *
  180. * If this is the link to another switch, use DSA tagging
  181. * mode, but do not enable forwarding of unknown unicasts.
  182. */
  183. val = 0x0433;
  184. if (p == dsa_upstream_port(ds)) {
  185. val |= 0x0104;
  186. /*
  187. * On 6085, unknown multicast forward is controlled
  188. * here rather than in Port Control 2 register.
  189. */
  190. if (ps->id == ID_6085)
  191. val |= 0x0008;
  192. }
  193. if (ds->dsa_port_mask & (1 << p))
  194. val |= 0x0100;
  195. REG_WRITE(addr, 0x04, val);
  196. /*
  197. * Port Control 1: disable trunking. Also, if this is the
  198. * CPU port, enable learn messages to be sent to this port.
  199. */
  200. REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
  201. /*
  202. * Port based VLAN map: give each port its own address
  203. * database, allow the CPU port to talk to each of the 'real'
  204. * ports, and allow each of the 'real' ports to only talk to
  205. * the upstream port.
  206. */
  207. val = (p & 0xf) << 12;
  208. if (dsa_is_cpu_port(ds, p))
  209. val |= ds->phys_port_mask;
  210. else
  211. val |= 1 << dsa_upstream_port(ds);
  212. REG_WRITE(addr, 0x06, val);
  213. /*
  214. * Default VLAN ID and priority: don't set a default VLAN
  215. * ID, and set the default packet priority to zero.
  216. */
  217. REG_WRITE(addr, 0x07, 0x0000);
  218. /*
  219. * Port Control 2: don't force a good FCS, don't use
  220. * VLAN-based, source address-based or destination
  221. * address-based priority overrides, don't let the switch
  222. * add or strip 802.1q tags, don't discard tagged or
  223. * untagged frames on this port, do a destination address
  224. * lookup on received packets as usual, don't send a copy
  225. * of all transmitted/received frames on this port to the
  226. * CPU, and configure the upstream port number.
  227. *
  228. * If this is the upstream port for this switch, enable
  229. * forwarding of unknown multicast addresses.
  230. */
  231. if (ps->id == ID_6085)
  232. /*
  233. * on 6085, bits 3:0 are reserved, bit 6 control ARP
  234. * mirroring, and multicast forward is handled in
  235. * Port Control register.
  236. */
  237. REG_WRITE(addr, 0x08, 0x0080);
  238. else {
  239. val = 0x0080 | dsa_upstream_port(ds);
  240. if (p == dsa_upstream_port(ds))
  241. val |= 0x0040;
  242. REG_WRITE(addr, 0x08, val);
  243. }
  244. /*
  245. * Rate Control: disable ingress rate limiting.
  246. */
  247. REG_WRITE(addr, 0x09, 0x0000);
  248. /*
  249. * Rate Control 2: disable egress rate limiting.
  250. */
  251. REG_WRITE(addr, 0x0a, 0x0000);
  252. /*
  253. * Port Association Vector: when learning source addresses
  254. * of packets, add the address to the address database using
  255. * a port bitmap that has only the bit for this port set and
  256. * the other bits clear.
  257. */
  258. REG_WRITE(addr, 0x0b, 1 << p);
  259. /*
  260. * Tag Remap: use an identity 802.1p prio -> switch prio
  261. * mapping.
  262. */
  263. REG_WRITE(addr, 0x18, 0x3210);
  264. /*
  265. * Tag Remap 2: use an identity 802.1p prio -> switch prio
  266. * mapping.
  267. */
  268. REG_WRITE(addr, 0x19, 0x7654);
  269. return 0;
  270. }
  271. static int mv88e6131_setup(struct dsa_switch *ds)
  272. {
  273. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  274. int i;
  275. int ret;
  276. mutex_init(&ps->smi_mutex);
  277. mv88e6xxx_ppu_state_init(ds);
  278. mutex_init(&ps->stats_mutex);
  279. ps->id = REG_READ(REG_PORT(0), 0x03) & 0xfff0;
  280. ret = mv88e6131_switch_reset(ds);
  281. if (ret < 0)
  282. return ret;
  283. /* @@@ initialise vtu and atu */
  284. ret = mv88e6131_setup_global(ds);
  285. if (ret < 0)
  286. return ret;
  287. for (i = 0; i < 11; i++) {
  288. ret = mv88e6131_setup_port(ds, i);
  289. if (ret < 0)
  290. return ret;
  291. }
  292. return 0;
  293. }
  294. static int mv88e6131_port_to_phy_addr(int port)
  295. {
  296. if (port >= 0 && port <= 11)
  297. return port;
  298. return -1;
  299. }
  300. static int
  301. mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
  302. {
  303. int addr = mv88e6131_port_to_phy_addr(port);
  304. return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
  305. }
  306. static int
  307. mv88e6131_phy_write(struct dsa_switch *ds,
  308. int port, int regnum, u16 val)
  309. {
  310. int addr = mv88e6131_port_to_phy_addr(port);
  311. return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
  312. }
  313. static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
  314. { "in_good_octets", 8, 0x00, },
  315. { "in_bad_octets", 4, 0x02, },
  316. { "in_unicast", 4, 0x04, },
  317. { "in_broadcasts", 4, 0x06, },
  318. { "in_multicasts", 4, 0x07, },
  319. { "in_pause", 4, 0x16, },
  320. { "in_undersize", 4, 0x18, },
  321. { "in_fragments", 4, 0x19, },
  322. { "in_oversize", 4, 0x1a, },
  323. { "in_jabber", 4, 0x1b, },
  324. { "in_rx_error", 4, 0x1c, },
  325. { "in_fcs_error", 4, 0x1d, },
  326. { "out_octets", 8, 0x0e, },
  327. { "out_unicast", 4, 0x10, },
  328. { "out_broadcasts", 4, 0x13, },
  329. { "out_multicasts", 4, 0x12, },
  330. { "out_pause", 4, 0x15, },
  331. { "excessive", 4, 0x11, },
  332. { "collisions", 4, 0x1e, },
  333. { "deferred", 4, 0x05, },
  334. { "single", 4, 0x14, },
  335. { "multiple", 4, 0x17, },
  336. { "out_fcs_error", 4, 0x03, },
  337. { "late", 4, 0x1f, },
  338. { "hist_64bytes", 4, 0x08, },
  339. { "hist_65_127bytes", 4, 0x09, },
  340. { "hist_128_255bytes", 4, 0x0a, },
  341. { "hist_256_511bytes", 4, 0x0b, },
  342. { "hist_512_1023bytes", 4, 0x0c, },
  343. { "hist_1024_max_bytes", 4, 0x0d, },
  344. };
  345. static void
  346. mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  347. {
  348. mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
  349. mv88e6131_hw_stats, port, data);
  350. }
  351. static void
  352. mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
  353. int port, uint64_t *data)
  354. {
  355. mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
  356. mv88e6131_hw_stats, port, data);
  357. }
  358. static int mv88e6131_get_sset_count(struct dsa_switch *ds)
  359. {
  360. return ARRAY_SIZE(mv88e6131_hw_stats);
  361. }
  362. struct dsa_switch_driver mv88e6131_switch_driver = {
  363. .tag_protocol = cpu_to_be16(ETH_P_DSA),
  364. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  365. .probe = mv88e6131_probe,
  366. .setup = mv88e6131_setup,
  367. .set_addr = mv88e6xxx_set_addr_direct,
  368. .phy_read = mv88e6131_phy_read,
  369. .phy_write = mv88e6131_phy_write,
  370. .poll_link = mv88e6xxx_poll_link,
  371. .get_strings = mv88e6131_get_strings,
  372. .get_ethtool_stats = mv88e6131_get_ethtool_stats,
  373. .get_sset_count = mv88e6131_get_sset_count,
  374. };
  375. MODULE_ALIAS("platform:mv88e6085");
  376. MODULE_ALIAS("platform:mv88e6095");
  377. MODULE_ALIAS("platform:mv88e6095f");
  378. MODULE_ALIAS("platform:mv88e6131");