mscan.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * CAN bus driver for the alone generic (as possible as) MSCAN controller.
  3. *
  4. * Copyright (C) 2005-2006 Andrey Volkov <avolkov@varma-el.com>,
  5. * Varma Electronics Oy
  6. * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
  7. * Copyright (C) 2008-2009 Pengutronix <kernel@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the version 2 of the GNU General Public License
  11. * as published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/if_arp.h>
  28. #include <linux/if_ether.h>
  29. #include <linux/list.h>
  30. #include <linux/can/dev.h>
  31. #include <linux/can/error.h>
  32. #include <linux/io.h>
  33. #include "mscan.h"
  34. static struct can_bittiming_const mscan_bittiming_const = {
  35. .name = "mscan",
  36. .tseg1_min = 4,
  37. .tseg1_max = 16,
  38. .tseg2_min = 2,
  39. .tseg2_max = 8,
  40. .sjw_max = 4,
  41. .brp_min = 1,
  42. .brp_max = 64,
  43. .brp_inc = 1,
  44. };
  45. struct mscan_state {
  46. u8 mode;
  47. u8 canrier;
  48. u8 cantier;
  49. };
  50. static enum can_state state_map[] = {
  51. CAN_STATE_ERROR_ACTIVE,
  52. CAN_STATE_ERROR_WARNING,
  53. CAN_STATE_ERROR_PASSIVE,
  54. CAN_STATE_BUS_OFF
  55. };
  56. static int mscan_set_mode(struct net_device *dev, u8 mode)
  57. {
  58. struct mscan_priv *priv = netdev_priv(dev);
  59. struct mscan_regs __iomem *regs = priv->reg_base;
  60. int ret = 0;
  61. int i;
  62. u8 canctl1;
  63. if (mode != MSCAN_NORMAL_MODE) {
  64. if (priv->tx_active) {
  65. /* Abort transfers before going to sleep */#
  66. out_8(&regs->cantarq, priv->tx_active);
  67. /* Suppress TX done interrupts */
  68. out_8(&regs->cantier, 0);
  69. }
  70. canctl1 = in_8(&regs->canctl1);
  71. if ((mode & MSCAN_SLPRQ) && !(canctl1 & MSCAN_SLPAK)) {
  72. setbits8(&regs->canctl0, MSCAN_SLPRQ);
  73. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  74. if (in_8(&regs->canctl1) & MSCAN_SLPAK)
  75. break;
  76. udelay(100);
  77. }
  78. /*
  79. * The mscan controller will fail to enter sleep mode,
  80. * while there are irregular activities on bus, like
  81. * somebody keeps retransmitting. This behavior is
  82. * undocumented and seems to differ between mscan built
  83. * in mpc5200b and mpc5200. We proceed in that case,
  84. * since otherwise the slprq will be kept set and the
  85. * controller will get stuck. NOTE: INITRQ or CSWAI
  86. * will abort all active transmit actions, if still
  87. * any, at once.
  88. */
  89. if (i >= MSCAN_SET_MODE_RETRIES)
  90. netdev_dbg(dev,
  91. "device failed to enter sleep mode. "
  92. "We proceed anyhow.\n");
  93. else
  94. priv->can.state = CAN_STATE_SLEEPING;
  95. }
  96. if ((mode & MSCAN_INITRQ) && !(canctl1 & MSCAN_INITAK)) {
  97. setbits8(&regs->canctl0, MSCAN_INITRQ);
  98. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  99. if (in_8(&regs->canctl1) & MSCAN_INITAK)
  100. break;
  101. }
  102. if (i >= MSCAN_SET_MODE_RETRIES)
  103. ret = -ENODEV;
  104. }
  105. if (!ret)
  106. priv->can.state = CAN_STATE_STOPPED;
  107. if (mode & MSCAN_CSWAI)
  108. setbits8(&regs->canctl0, MSCAN_CSWAI);
  109. } else {
  110. canctl1 = in_8(&regs->canctl1);
  111. if (canctl1 & (MSCAN_SLPAK | MSCAN_INITAK)) {
  112. clrbits8(&regs->canctl0, MSCAN_SLPRQ | MSCAN_INITRQ);
  113. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  114. canctl1 = in_8(&regs->canctl1);
  115. if (!(canctl1 & (MSCAN_INITAK | MSCAN_SLPAK)))
  116. break;
  117. }
  118. if (i >= MSCAN_SET_MODE_RETRIES)
  119. ret = -ENODEV;
  120. else
  121. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  122. }
  123. }
  124. return ret;
  125. }
  126. static int mscan_start(struct net_device *dev)
  127. {
  128. struct mscan_priv *priv = netdev_priv(dev);
  129. struct mscan_regs __iomem *regs = priv->reg_base;
  130. u8 canrflg;
  131. int err;
  132. out_8(&regs->canrier, 0);
  133. INIT_LIST_HEAD(&priv->tx_head);
  134. priv->prev_buf_id = 0;
  135. priv->cur_pri = 0;
  136. priv->tx_active = 0;
  137. priv->shadow_canrier = 0;
  138. priv->flags = 0;
  139. if (priv->type == MSCAN_TYPE_MPC5121) {
  140. /* Clear pending bus-off condition */
  141. if (in_8(&regs->canmisc) & MSCAN_BOHOLD)
  142. out_8(&regs->canmisc, MSCAN_BOHOLD);
  143. }
  144. err = mscan_set_mode(dev, MSCAN_NORMAL_MODE);
  145. if (err)
  146. return err;
  147. canrflg = in_8(&regs->canrflg);
  148. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  149. priv->can.state = state_map[max(MSCAN_STATE_RX(canrflg),
  150. MSCAN_STATE_TX(canrflg))];
  151. out_8(&regs->cantier, 0);
  152. /* Enable receive interrupts. */
  153. out_8(&regs->canrier, MSCAN_RX_INTS_ENABLE);
  154. return 0;
  155. }
  156. static int mscan_restart(struct net_device *dev)
  157. {
  158. struct mscan_priv *priv = netdev_priv(dev);
  159. if (priv->type == MSCAN_TYPE_MPC5121) {
  160. struct mscan_regs __iomem *regs = priv->reg_base;
  161. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  162. WARN(!(in_8(&regs->canmisc) & MSCAN_BOHOLD),
  163. "bus-off state expected\n");
  164. out_8(&regs->canmisc, MSCAN_BOHOLD);
  165. /* Re-enable receive interrupts. */
  166. out_8(&regs->canrier, MSCAN_RX_INTS_ENABLE);
  167. } else {
  168. if (priv->can.state <= CAN_STATE_BUS_OFF)
  169. mscan_set_mode(dev, MSCAN_INIT_MODE);
  170. return mscan_start(dev);
  171. }
  172. return 0;
  173. }
  174. static netdev_tx_t mscan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  175. {
  176. struct can_frame *frame = (struct can_frame *)skb->data;
  177. struct mscan_priv *priv = netdev_priv(dev);
  178. struct mscan_regs __iomem *regs = priv->reg_base;
  179. int i, rtr, buf_id;
  180. u32 can_id;
  181. if (can_dropped_invalid_skb(dev, skb))
  182. return NETDEV_TX_OK;
  183. out_8(&regs->cantier, 0);
  184. i = ~priv->tx_active & MSCAN_TXE;
  185. buf_id = ffs(i) - 1;
  186. switch (hweight8(i)) {
  187. case 0:
  188. netif_stop_queue(dev);
  189. netdev_err(dev, "Tx Ring full when queue awake!\n");
  190. return NETDEV_TX_BUSY;
  191. case 1:
  192. /*
  193. * if buf_id < 3, then current frame will be send out of order,
  194. * since buffer with lower id have higher priority (hell..)
  195. */
  196. netif_stop_queue(dev);
  197. case 2:
  198. if (buf_id < priv->prev_buf_id) {
  199. priv->cur_pri++;
  200. if (priv->cur_pri == 0xff) {
  201. set_bit(F_TX_WAIT_ALL, &priv->flags);
  202. netif_stop_queue(dev);
  203. }
  204. }
  205. set_bit(F_TX_PROGRESS, &priv->flags);
  206. break;
  207. }
  208. priv->prev_buf_id = buf_id;
  209. out_8(&regs->cantbsel, i);
  210. rtr = frame->can_id & CAN_RTR_FLAG;
  211. /* RTR is always the lowest bit of interest, then IDs follow */
  212. if (frame->can_id & CAN_EFF_FLAG) {
  213. can_id = (frame->can_id & CAN_EFF_MASK)
  214. << (MSCAN_EFF_RTR_SHIFT + 1);
  215. if (rtr)
  216. can_id |= 1 << MSCAN_EFF_RTR_SHIFT;
  217. out_be16(&regs->tx.idr3_2, can_id);
  218. can_id >>= 16;
  219. /* EFF_FLAGS are between the IDs :( */
  220. can_id = (can_id & 0x7) | ((can_id << 2) & 0xffe0)
  221. | MSCAN_EFF_FLAGS;
  222. } else {
  223. can_id = (frame->can_id & CAN_SFF_MASK)
  224. << (MSCAN_SFF_RTR_SHIFT + 1);
  225. if (rtr)
  226. can_id |= 1 << MSCAN_SFF_RTR_SHIFT;
  227. }
  228. out_be16(&regs->tx.idr1_0, can_id);
  229. if (!rtr) {
  230. void __iomem *data = &regs->tx.dsr1_0;
  231. u16 *payload = (u16 *)frame->data;
  232. for (i = 0; i < frame->can_dlc / 2; i++) {
  233. out_be16(data, *payload++);
  234. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  235. }
  236. /* write remaining byte if necessary */
  237. if (frame->can_dlc & 1)
  238. out_8(data, frame->data[frame->can_dlc - 1]);
  239. }
  240. out_8(&regs->tx.dlr, frame->can_dlc);
  241. out_8(&regs->tx.tbpr, priv->cur_pri);
  242. /* Start transmission. */
  243. out_8(&regs->cantflg, 1 << buf_id);
  244. if (!test_bit(F_TX_PROGRESS, &priv->flags))
  245. dev->trans_start = jiffies;
  246. list_add_tail(&priv->tx_queue[buf_id].list, &priv->tx_head);
  247. can_put_echo_skb(skb, dev, buf_id);
  248. /* Enable interrupt. */
  249. priv->tx_active |= 1 << buf_id;
  250. out_8(&regs->cantier, priv->tx_active);
  251. return NETDEV_TX_OK;
  252. }
  253. /* This function returns the old state to see where we came from */
  254. static enum can_state check_set_state(struct net_device *dev, u8 canrflg)
  255. {
  256. struct mscan_priv *priv = netdev_priv(dev);
  257. enum can_state state, old_state = priv->can.state;
  258. if (canrflg & MSCAN_CSCIF && old_state <= CAN_STATE_BUS_OFF) {
  259. state = state_map[max(MSCAN_STATE_RX(canrflg),
  260. MSCAN_STATE_TX(canrflg))];
  261. priv->can.state = state;
  262. }
  263. return old_state;
  264. }
  265. static void mscan_get_rx_frame(struct net_device *dev, struct can_frame *frame)
  266. {
  267. struct mscan_priv *priv = netdev_priv(dev);
  268. struct mscan_regs __iomem *regs = priv->reg_base;
  269. u32 can_id;
  270. int i;
  271. can_id = in_be16(&regs->rx.idr1_0);
  272. if (can_id & (1 << 3)) {
  273. frame->can_id = CAN_EFF_FLAG;
  274. can_id = ((can_id << 16) | in_be16(&regs->rx.idr3_2));
  275. can_id = ((can_id & 0xffe00000) |
  276. ((can_id & 0x7ffff) << 2)) >> 2;
  277. } else {
  278. can_id >>= 4;
  279. frame->can_id = 0;
  280. }
  281. frame->can_id |= can_id >> 1;
  282. if (can_id & 1)
  283. frame->can_id |= CAN_RTR_FLAG;
  284. frame->can_dlc = get_can_dlc(in_8(&regs->rx.dlr) & 0xf);
  285. if (!(frame->can_id & CAN_RTR_FLAG)) {
  286. void __iomem *data = &regs->rx.dsr1_0;
  287. u16 *payload = (u16 *)frame->data;
  288. for (i = 0; i < frame->can_dlc / 2; i++) {
  289. *payload++ = in_be16(data);
  290. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  291. }
  292. /* read remaining byte if necessary */
  293. if (frame->can_dlc & 1)
  294. frame->data[frame->can_dlc - 1] = in_8(data);
  295. }
  296. out_8(&regs->canrflg, MSCAN_RXF);
  297. }
  298. static void mscan_get_err_frame(struct net_device *dev, struct can_frame *frame,
  299. u8 canrflg)
  300. {
  301. struct mscan_priv *priv = netdev_priv(dev);
  302. struct mscan_regs __iomem *regs = priv->reg_base;
  303. struct net_device_stats *stats = &dev->stats;
  304. enum can_state old_state;
  305. netdev_dbg(dev, "error interrupt (canrflg=%#x)\n", canrflg);
  306. frame->can_id = CAN_ERR_FLAG;
  307. if (canrflg & MSCAN_OVRIF) {
  308. frame->can_id |= CAN_ERR_CRTL;
  309. frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  310. stats->rx_over_errors++;
  311. stats->rx_errors++;
  312. } else {
  313. frame->data[1] = 0;
  314. }
  315. old_state = check_set_state(dev, canrflg);
  316. /* State changed */
  317. if (old_state != priv->can.state) {
  318. switch (priv->can.state) {
  319. case CAN_STATE_ERROR_WARNING:
  320. frame->can_id |= CAN_ERR_CRTL;
  321. priv->can.can_stats.error_warning++;
  322. if ((priv->shadow_statflg & MSCAN_RSTAT_MSK) <
  323. (canrflg & MSCAN_RSTAT_MSK))
  324. frame->data[1] |= CAN_ERR_CRTL_RX_WARNING;
  325. if ((priv->shadow_statflg & MSCAN_TSTAT_MSK) <
  326. (canrflg & MSCAN_TSTAT_MSK))
  327. frame->data[1] |= CAN_ERR_CRTL_TX_WARNING;
  328. break;
  329. case CAN_STATE_ERROR_PASSIVE:
  330. frame->can_id |= CAN_ERR_CRTL;
  331. priv->can.can_stats.error_passive++;
  332. frame->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
  333. break;
  334. case CAN_STATE_BUS_OFF:
  335. frame->can_id |= CAN_ERR_BUSOFF;
  336. /*
  337. * The MSCAN on the MPC5200 does recover from bus-off
  338. * automatically. To avoid that we stop the chip doing
  339. * a light-weight stop (we are in irq-context).
  340. */
  341. if (priv->type != MSCAN_TYPE_MPC5121) {
  342. out_8(&regs->cantier, 0);
  343. out_8(&regs->canrier, 0);
  344. setbits8(&regs->canctl0,
  345. MSCAN_SLPRQ | MSCAN_INITRQ);
  346. }
  347. can_bus_off(dev);
  348. break;
  349. default:
  350. break;
  351. }
  352. }
  353. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  354. frame->can_dlc = CAN_ERR_DLC;
  355. out_8(&regs->canrflg, MSCAN_ERR_IF);
  356. }
  357. static int mscan_rx_poll(struct napi_struct *napi, int quota)
  358. {
  359. struct mscan_priv *priv = container_of(napi, struct mscan_priv, napi);
  360. struct net_device *dev = napi->dev;
  361. struct mscan_regs __iomem *regs = priv->reg_base;
  362. struct net_device_stats *stats = &dev->stats;
  363. int npackets = 0;
  364. int ret = 1;
  365. struct sk_buff *skb;
  366. struct can_frame *frame;
  367. u8 canrflg;
  368. while (npackets < quota) {
  369. canrflg = in_8(&regs->canrflg);
  370. if (!(canrflg & (MSCAN_RXF | MSCAN_ERR_IF)))
  371. break;
  372. skb = alloc_can_skb(dev, &frame);
  373. if (!skb) {
  374. if (printk_ratelimit())
  375. netdev_notice(dev, "packet dropped\n");
  376. stats->rx_dropped++;
  377. out_8(&regs->canrflg, canrflg);
  378. continue;
  379. }
  380. if (canrflg & MSCAN_RXF)
  381. mscan_get_rx_frame(dev, frame);
  382. else if (canrflg & MSCAN_ERR_IF)
  383. mscan_get_err_frame(dev, frame, canrflg);
  384. stats->rx_packets++;
  385. stats->rx_bytes += frame->can_dlc;
  386. npackets++;
  387. netif_receive_skb(skb);
  388. }
  389. if (!(in_8(&regs->canrflg) & (MSCAN_RXF | MSCAN_ERR_IF))) {
  390. napi_complete(&priv->napi);
  391. clear_bit(F_RX_PROGRESS, &priv->flags);
  392. if (priv->can.state < CAN_STATE_BUS_OFF)
  393. out_8(&regs->canrier, priv->shadow_canrier);
  394. ret = 0;
  395. }
  396. return ret;
  397. }
  398. static irqreturn_t mscan_isr(int irq, void *dev_id)
  399. {
  400. struct net_device *dev = (struct net_device *)dev_id;
  401. struct mscan_priv *priv = netdev_priv(dev);
  402. struct mscan_regs __iomem *regs = priv->reg_base;
  403. struct net_device_stats *stats = &dev->stats;
  404. u8 cantier, cantflg, canrflg;
  405. irqreturn_t ret = IRQ_NONE;
  406. cantier = in_8(&regs->cantier) & MSCAN_TXE;
  407. cantflg = in_8(&regs->cantflg) & cantier;
  408. if (cantier && cantflg) {
  409. struct list_head *tmp, *pos;
  410. list_for_each_safe(pos, tmp, &priv->tx_head) {
  411. struct tx_queue_entry *entry =
  412. list_entry(pos, struct tx_queue_entry, list);
  413. u8 mask = entry->mask;
  414. if (!(cantflg & mask))
  415. continue;
  416. out_8(&regs->cantbsel, mask);
  417. stats->tx_bytes += in_8(&regs->tx.dlr);
  418. stats->tx_packets++;
  419. can_get_echo_skb(dev, entry->id);
  420. priv->tx_active &= ~mask;
  421. list_del(pos);
  422. }
  423. if (list_empty(&priv->tx_head)) {
  424. clear_bit(F_TX_WAIT_ALL, &priv->flags);
  425. clear_bit(F_TX_PROGRESS, &priv->flags);
  426. priv->cur_pri = 0;
  427. } else {
  428. dev->trans_start = jiffies;
  429. }
  430. if (!test_bit(F_TX_WAIT_ALL, &priv->flags))
  431. netif_wake_queue(dev);
  432. out_8(&regs->cantier, priv->tx_active);
  433. ret = IRQ_HANDLED;
  434. }
  435. canrflg = in_8(&regs->canrflg);
  436. if ((canrflg & ~MSCAN_STAT_MSK) &&
  437. !test_and_set_bit(F_RX_PROGRESS, &priv->flags)) {
  438. if (canrflg & ~MSCAN_STAT_MSK) {
  439. priv->shadow_canrier = in_8(&regs->canrier);
  440. out_8(&regs->canrier, 0);
  441. napi_schedule(&priv->napi);
  442. ret = IRQ_HANDLED;
  443. } else {
  444. clear_bit(F_RX_PROGRESS, &priv->flags);
  445. }
  446. }
  447. return ret;
  448. }
  449. static int mscan_do_set_mode(struct net_device *dev, enum can_mode mode)
  450. {
  451. struct mscan_priv *priv = netdev_priv(dev);
  452. int ret = 0;
  453. if (!priv->open_time)
  454. return -EINVAL;
  455. switch (mode) {
  456. case CAN_MODE_START:
  457. ret = mscan_restart(dev);
  458. if (ret)
  459. break;
  460. if (netif_queue_stopped(dev))
  461. netif_wake_queue(dev);
  462. break;
  463. default:
  464. ret = -EOPNOTSUPP;
  465. break;
  466. }
  467. return ret;
  468. }
  469. static int mscan_do_set_bittiming(struct net_device *dev)
  470. {
  471. struct mscan_priv *priv = netdev_priv(dev);
  472. struct mscan_regs __iomem *regs = priv->reg_base;
  473. struct can_bittiming *bt = &priv->can.bittiming;
  474. u8 btr0, btr1;
  475. btr0 = BTR0_SET_BRP(bt->brp) | BTR0_SET_SJW(bt->sjw);
  476. btr1 = (BTR1_SET_TSEG1(bt->prop_seg + bt->phase_seg1) |
  477. BTR1_SET_TSEG2(bt->phase_seg2) |
  478. BTR1_SET_SAM(priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES));
  479. netdev_info(dev, "setting BTR0=0x%02x BTR1=0x%02x\n", btr0, btr1);
  480. out_8(&regs->canbtr0, btr0);
  481. out_8(&regs->canbtr1, btr1);
  482. return 0;
  483. }
  484. static int mscan_get_berr_counter(const struct net_device *dev,
  485. struct can_berr_counter *bec)
  486. {
  487. struct mscan_priv *priv = netdev_priv(dev);
  488. struct mscan_regs __iomem *regs = priv->reg_base;
  489. bec->txerr = in_8(&regs->cantxerr);
  490. bec->rxerr = in_8(&regs->canrxerr);
  491. return 0;
  492. }
  493. static int mscan_open(struct net_device *dev)
  494. {
  495. int ret;
  496. struct mscan_priv *priv = netdev_priv(dev);
  497. struct mscan_regs __iomem *regs = priv->reg_base;
  498. /* common open */
  499. ret = open_candev(dev);
  500. if (ret)
  501. return ret;
  502. napi_enable(&priv->napi);
  503. ret = request_irq(dev->irq, mscan_isr, 0, dev->name, dev);
  504. if (ret < 0) {
  505. netdev_err(dev, "failed to attach interrupt\n");
  506. goto exit_napi_disable;
  507. }
  508. priv->open_time = jiffies;
  509. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  510. setbits8(&regs->canctl1, MSCAN_LISTEN);
  511. else
  512. clrbits8(&regs->canctl1, MSCAN_LISTEN);
  513. ret = mscan_start(dev);
  514. if (ret)
  515. goto exit_free_irq;
  516. netif_start_queue(dev);
  517. return 0;
  518. exit_free_irq:
  519. priv->open_time = 0;
  520. free_irq(dev->irq, dev);
  521. exit_napi_disable:
  522. napi_disable(&priv->napi);
  523. close_candev(dev);
  524. return ret;
  525. }
  526. static int mscan_close(struct net_device *dev)
  527. {
  528. struct mscan_priv *priv = netdev_priv(dev);
  529. struct mscan_regs __iomem *regs = priv->reg_base;
  530. netif_stop_queue(dev);
  531. napi_disable(&priv->napi);
  532. out_8(&regs->cantier, 0);
  533. out_8(&regs->canrier, 0);
  534. mscan_set_mode(dev, MSCAN_INIT_MODE);
  535. close_candev(dev);
  536. free_irq(dev->irq, dev);
  537. priv->open_time = 0;
  538. return 0;
  539. }
  540. static const struct net_device_ops mscan_netdev_ops = {
  541. .ndo_open = mscan_open,
  542. .ndo_stop = mscan_close,
  543. .ndo_start_xmit = mscan_start_xmit,
  544. };
  545. int register_mscandev(struct net_device *dev, int mscan_clksrc)
  546. {
  547. struct mscan_priv *priv = netdev_priv(dev);
  548. struct mscan_regs __iomem *regs = priv->reg_base;
  549. u8 ctl1;
  550. ctl1 = in_8(&regs->canctl1);
  551. if (mscan_clksrc)
  552. ctl1 |= MSCAN_CLKSRC;
  553. else
  554. ctl1 &= ~MSCAN_CLKSRC;
  555. if (priv->type == MSCAN_TYPE_MPC5121) {
  556. priv->can.do_get_berr_counter = mscan_get_berr_counter;
  557. ctl1 |= MSCAN_BORM; /* bus-off recovery upon request */
  558. }
  559. ctl1 |= MSCAN_CANE;
  560. out_8(&regs->canctl1, ctl1);
  561. udelay(100);
  562. /* acceptance mask/acceptance code (accept everything) */
  563. out_be16(&regs->canidar1_0, 0);
  564. out_be16(&regs->canidar3_2, 0);
  565. out_be16(&regs->canidar5_4, 0);
  566. out_be16(&regs->canidar7_6, 0);
  567. out_be16(&regs->canidmr1_0, 0xffff);
  568. out_be16(&regs->canidmr3_2, 0xffff);
  569. out_be16(&regs->canidmr5_4, 0xffff);
  570. out_be16(&regs->canidmr7_6, 0xffff);
  571. /* Two 32 bit Acceptance Filters */
  572. out_8(&regs->canidac, MSCAN_AF_32BIT);
  573. mscan_set_mode(dev, MSCAN_INIT_MODE);
  574. return register_candev(dev);
  575. }
  576. void unregister_mscandev(struct net_device *dev)
  577. {
  578. struct mscan_priv *priv = netdev_priv(dev);
  579. struct mscan_regs __iomem *regs = priv->reg_base;
  580. mscan_set_mode(dev, MSCAN_INIT_MODE);
  581. clrbits8(&regs->canctl1, MSCAN_CANE);
  582. unregister_candev(dev);
  583. }
  584. struct net_device *alloc_mscandev(void)
  585. {
  586. struct net_device *dev;
  587. struct mscan_priv *priv;
  588. int i;
  589. dev = alloc_candev(sizeof(struct mscan_priv), MSCAN_ECHO_SKB_MAX);
  590. if (!dev)
  591. return NULL;
  592. priv = netdev_priv(dev);
  593. dev->netdev_ops = &mscan_netdev_ops;
  594. dev->flags |= IFF_ECHO; /* we support local echo */
  595. netif_napi_add(dev, &priv->napi, mscan_rx_poll, 8);
  596. priv->can.bittiming_const = &mscan_bittiming_const;
  597. priv->can.do_set_bittiming = mscan_do_set_bittiming;
  598. priv->can.do_set_mode = mscan_do_set_mode;
  599. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES |
  600. CAN_CTRLMODE_LISTENONLY;
  601. for (i = 0; i < TX_QUEUE_SIZE; i++) {
  602. priv->tx_queue[i].id = i;
  603. priv->tx_queue[i].mask = 1 << i;
  604. }
  605. return dev;
  606. }
  607. MODULE_AUTHOR("Andrey Volkov <avolkov@varma-el.com>");
  608. MODULE_LICENSE("GPL v2");
  609. MODULE_DESCRIPTION("CAN port driver for a MSCAN based chips");