flexcan.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/platform_device.h>
  37. #define DRV_NAME "flexcan"
  38. /* 8 for RX fifo and 2 error handling */
  39. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  40. /* FLEXCAN module configuration register (CANMCR) bits */
  41. #define FLEXCAN_MCR_MDIS BIT(31)
  42. #define FLEXCAN_MCR_FRZ BIT(30)
  43. #define FLEXCAN_MCR_FEN BIT(29)
  44. #define FLEXCAN_MCR_HALT BIT(28)
  45. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  46. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  47. #define FLEXCAN_MCR_SOFTRST BIT(25)
  48. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  49. #define FLEXCAN_MCR_SUPV BIT(23)
  50. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  51. #define FLEXCAN_MCR_WRN_EN BIT(21)
  52. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  53. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  54. #define FLEXCAN_MCR_DOZE BIT(18)
  55. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  56. #define FLEXCAN_MCR_BCC BIT(16)
  57. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  58. #define FLEXCAN_MCR_AEN BIT(12)
  59. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
  60. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  61. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  62. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  63. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  64. /* FLEXCAN control register (CANCTRL) bits */
  65. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  66. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  67. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  68. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  69. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  70. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  71. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  72. #define FLEXCAN_CTRL_LPB BIT(12)
  73. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  74. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  75. #define FLEXCAN_CTRL_SMP BIT(7)
  76. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  77. #define FLEXCAN_CTRL_TSYN BIT(5)
  78. #define FLEXCAN_CTRL_LBUF BIT(4)
  79. #define FLEXCAN_CTRL_LOM BIT(3)
  80. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  81. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  82. #define FLEXCAN_CTRL_ERR_STATE \
  83. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  84. FLEXCAN_CTRL_BOFF_MSK)
  85. #define FLEXCAN_CTRL_ERR_ALL \
  86. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  87. /* FLEXCAN error and status register (ESR) bits */
  88. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  89. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  90. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  91. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  92. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  93. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  94. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  95. #define FLEXCAN_ESR_STF_ERR BIT(10)
  96. #define FLEXCAN_ESR_TX_WRN BIT(9)
  97. #define FLEXCAN_ESR_RX_WRN BIT(8)
  98. #define FLEXCAN_ESR_IDLE BIT(7)
  99. #define FLEXCAN_ESR_TXRX BIT(6)
  100. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  101. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  102. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  103. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  105. #define FLEXCAN_ESR_ERR_INT BIT(1)
  106. #define FLEXCAN_ESR_WAK_INT BIT(0)
  107. #define FLEXCAN_ESR_ERR_BUS \
  108. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  109. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  110. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  111. #define FLEXCAN_ESR_ERR_STATE \
  112. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  113. #define FLEXCAN_ESR_ERR_ALL \
  114. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  115. #define FLEXCAN_ESR_ALL_INT \
  116. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  117. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  118. /* FLEXCAN interrupt flag register (IFLAG) bits */
  119. /* Errata ERR005829 step7: Reserve first valid MB */
  120. #define FLEXCAN_TX_BUF_RESERVED 8
  121. #define FLEXCAN_TX_BUF_ID 9
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  132. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  133. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  134. #define FLEXCAN_MB_CODE_RX_OVERRRUN (0x6 << 24)
  135. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  136. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  137. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  138. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  139. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  140. #define FLEXCAN_MB_CNT_SRR BIT(22)
  141. #define FLEXCAN_MB_CNT_IDE BIT(21)
  142. #define FLEXCAN_MB_CNT_RTR BIT(20)
  143. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  144. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  145. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  146. /* Structure of the message buffer */
  147. struct flexcan_mb {
  148. u32 can_ctrl;
  149. u32 can_id;
  150. u32 data[2];
  151. };
  152. /* Structure of the hardware registers */
  153. struct flexcan_regs {
  154. u32 mcr; /* 0x00 */
  155. u32 ctrl; /* 0x04 */
  156. u32 timer; /* 0x08 */
  157. u32 _reserved1; /* 0x0c */
  158. u32 rxgmask; /* 0x10 */
  159. u32 rx14mask; /* 0x14 */
  160. u32 rx15mask; /* 0x18 */
  161. u32 ecr; /* 0x1c */
  162. u32 esr; /* 0x20 */
  163. u32 imask2; /* 0x24 */
  164. u32 imask1; /* 0x28 */
  165. u32 iflag2; /* 0x2c */
  166. u32 iflag1; /* 0x30 */
  167. u32 _reserved2[19];
  168. struct flexcan_mb cantxfg[64];
  169. };
  170. struct flexcan_priv {
  171. struct can_priv can;
  172. struct net_device *dev;
  173. struct napi_struct napi;
  174. void __iomem *base;
  175. u32 reg_esr;
  176. u32 reg_ctrl_default;
  177. struct clk *clk;
  178. struct flexcan_platform_data *pdata;
  179. };
  180. static struct can_bittiming_const flexcan_bittiming_const = {
  181. .name = DRV_NAME,
  182. .tseg1_min = 4,
  183. .tseg1_max = 16,
  184. .tseg2_min = 2,
  185. .tseg2_max = 8,
  186. .sjw_max = 4,
  187. .brp_min = 1,
  188. .brp_max = 256,
  189. .brp_inc = 1,
  190. };
  191. /*
  192. * Abstract off the read/write for arm versus ppc.
  193. */
  194. #if defined(__BIG_ENDIAN)
  195. static inline u32 flexcan_read(void __iomem *addr)
  196. {
  197. return in_be32(addr);
  198. }
  199. static inline void flexcan_write(u32 val, void __iomem *addr)
  200. {
  201. out_be32(addr, val);
  202. }
  203. #else
  204. static inline u32 flexcan_read(void __iomem *addr)
  205. {
  206. return readl(addr);
  207. }
  208. static inline void flexcan_write(u32 val, void __iomem *addr)
  209. {
  210. writel(val, addr);
  211. }
  212. #endif
  213. /*
  214. * Swtich transceiver on or off
  215. */
  216. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  217. {
  218. if (priv->pdata && priv->pdata->transceiver_switch)
  219. priv->pdata->transceiver_switch(on);
  220. }
  221. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  222. u32 reg_esr)
  223. {
  224. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  225. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  226. }
  227. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  228. {
  229. struct flexcan_regs __iomem *regs = priv->base;
  230. u32 reg;
  231. reg = flexcan_read(&regs->mcr);
  232. reg &= ~FLEXCAN_MCR_MDIS;
  233. flexcan_write(reg, &regs->mcr);
  234. udelay(10);
  235. }
  236. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  237. {
  238. struct flexcan_regs __iomem *regs = priv->base;
  239. u32 reg;
  240. reg = flexcan_read(&regs->mcr);
  241. reg |= FLEXCAN_MCR_MDIS;
  242. flexcan_write(reg, &regs->mcr);
  243. }
  244. static int flexcan_get_berr_counter(const struct net_device *dev,
  245. struct can_berr_counter *bec)
  246. {
  247. const struct flexcan_priv *priv = netdev_priv(dev);
  248. struct flexcan_regs __iomem *regs = priv->base;
  249. u32 reg = flexcan_read(&regs->ecr);
  250. bec->txerr = (reg >> 0) & 0xff;
  251. bec->rxerr = (reg >> 8) & 0xff;
  252. return 0;
  253. }
  254. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  255. {
  256. const struct flexcan_priv *priv = netdev_priv(dev);
  257. struct flexcan_regs __iomem *regs = priv->base;
  258. struct can_frame *cf = (struct can_frame *)skb->data;
  259. u32 can_id;
  260. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  261. if (can_dropped_invalid_skb(dev, skb))
  262. return NETDEV_TX_OK;
  263. netif_stop_queue(dev);
  264. if (cf->can_id & CAN_EFF_FLAG) {
  265. can_id = cf->can_id & CAN_EFF_MASK;
  266. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  267. } else {
  268. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  269. }
  270. if (cf->can_id & CAN_RTR_FLAG)
  271. ctrl |= FLEXCAN_MB_CNT_RTR;
  272. if (cf->can_dlc > 0) {
  273. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  274. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  275. }
  276. if (cf->can_dlc > 3) {
  277. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  278. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  279. }
  280. can_put_echo_skb(skb, dev, 0);
  281. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  282. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  283. /* Errata ERR005829 step8:
  284. * Write twice INACTIVE(0x8) code to first MB.
  285. */
  286. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  287. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  288. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  289. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  290. return NETDEV_TX_OK;
  291. }
  292. static void do_bus_err(struct net_device *dev,
  293. struct can_frame *cf, u32 reg_esr)
  294. {
  295. struct flexcan_priv *priv = netdev_priv(dev);
  296. int rx_errors = 0, tx_errors = 0;
  297. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  298. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  299. netdev_dbg(dev, "BIT1_ERR irq\n");
  300. cf->data[2] |= CAN_ERR_PROT_BIT1;
  301. tx_errors = 1;
  302. }
  303. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  304. netdev_dbg(dev, "BIT0_ERR irq\n");
  305. cf->data[2] |= CAN_ERR_PROT_BIT0;
  306. tx_errors = 1;
  307. }
  308. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  309. netdev_dbg(dev, "ACK_ERR irq\n");
  310. cf->can_id |= CAN_ERR_ACK;
  311. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  312. tx_errors = 1;
  313. }
  314. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  315. netdev_dbg(dev, "CRC_ERR irq\n");
  316. cf->data[2] |= CAN_ERR_PROT_BIT;
  317. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  318. rx_errors = 1;
  319. }
  320. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  321. netdev_dbg(dev, "FRM_ERR irq\n");
  322. cf->data[2] |= CAN_ERR_PROT_FORM;
  323. rx_errors = 1;
  324. }
  325. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  326. netdev_dbg(dev, "STF_ERR irq\n");
  327. cf->data[2] |= CAN_ERR_PROT_STUFF;
  328. rx_errors = 1;
  329. }
  330. priv->can.can_stats.bus_error++;
  331. if (rx_errors)
  332. dev->stats.rx_errors++;
  333. if (tx_errors)
  334. dev->stats.tx_errors++;
  335. }
  336. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  337. {
  338. struct sk_buff *skb;
  339. struct can_frame *cf;
  340. skb = alloc_can_err_skb(dev, &cf);
  341. if (unlikely(!skb))
  342. return 0;
  343. do_bus_err(dev, cf, reg_esr);
  344. netif_receive_skb(skb);
  345. dev->stats.rx_packets++;
  346. dev->stats.rx_bytes += cf->can_dlc;
  347. return 1;
  348. }
  349. static void do_state(struct net_device *dev,
  350. struct can_frame *cf, enum can_state new_state)
  351. {
  352. struct flexcan_priv *priv = netdev_priv(dev);
  353. struct can_berr_counter bec;
  354. flexcan_get_berr_counter(dev, &bec);
  355. switch (priv->can.state) {
  356. case CAN_STATE_ERROR_ACTIVE:
  357. /*
  358. * from: ERROR_ACTIVE
  359. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  360. * => : there was a warning int
  361. */
  362. if (new_state >= CAN_STATE_ERROR_WARNING &&
  363. new_state <= CAN_STATE_BUS_OFF) {
  364. netdev_dbg(dev, "Error Warning IRQ\n");
  365. priv->can.can_stats.error_warning++;
  366. cf->can_id |= CAN_ERR_CRTL;
  367. cf->data[1] = (bec.txerr > bec.rxerr) ?
  368. CAN_ERR_CRTL_TX_WARNING :
  369. CAN_ERR_CRTL_RX_WARNING;
  370. }
  371. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  372. /*
  373. * from: ERROR_ACTIVE, ERROR_WARNING
  374. * to : ERROR_PASSIVE, BUS_OFF
  375. * => : error passive int
  376. */
  377. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  378. new_state <= CAN_STATE_BUS_OFF) {
  379. netdev_dbg(dev, "Error Passive IRQ\n");
  380. priv->can.can_stats.error_passive++;
  381. cf->can_id |= CAN_ERR_CRTL;
  382. cf->data[1] = (bec.txerr > bec.rxerr) ?
  383. CAN_ERR_CRTL_TX_PASSIVE :
  384. CAN_ERR_CRTL_RX_PASSIVE;
  385. }
  386. break;
  387. case CAN_STATE_BUS_OFF:
  388. netdev_err(dev, "BUG! "
  389. "hardware recovered automatically from BUS_OFF\n");
  390. break;
  391. default:
  392. break;
  393. }
  394. /* process state changes depending on the new state */
  395. switch (new_state) {
  396. case CAN_STATE_ERROR_ACTIVE:
  397. netdev_dbg(dev, "Error Active\n");
  398. cf->can_id |= CAN_ERR_PROT;
  399. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  400. break;
  401. case CAN_STATE_BUS_OFF:
  402. cf->can_id |= CAN_ERR_BUSOFF;
  403. can_bus_off(dev);
  404. break;
  405. default:
  406. break;
  407. }
  408. }
  409. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  410. {
  411. struct flexcan_priv *priv = netdev_priv(dev);
  412. struct sk_buff *skb;
  413. struct can_frame *cf;
  414. enum can_state new_state;
  415. int flt;
  416. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  417. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  418. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  419. FLEXCAN_ESR_RX_WRN))))
  420. new_state = CAN_STATE_ERROR_ACTIVE;
  421. else
  422. new_state = CAN_STATE_ERROR_WARNING;
  423. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  424. new_state = CAN_STATE_ERROR_PASSIVE;
  425. else
  426. new_state = CAN_STATE_BUS_OFF;
  427. /* state hasn't changed */
  428. if (likely(new_state == priv->can.state))
  429. return 0;
  430. skb = alloc_can_err_skb(dev, &cf);
  431. if (unlikely(!skb))
  432. return 0;
  433. do_state(dev, cf, new_state);
  434. priv->can.state = new_state;
  435. netif_receive_skb(skb);
  436. dev->stats.rx_packets++;
  437. dev->stats.rx_bytes += cf->can_dlc;
  438. return 1;
  439. }
  440. static void flexcan_read_fifo(const struct net_device *dev,
  441. struct can_frame *cf)
  442. {
  443. const struct flexcan_priv *priv = netdev_priv(dev);
  444. struct flexcan_regs __iomem *regs = priv->base;
  445. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  446. u32 reg_ctrl, reg_id;
  447. reg_ctrl = flexcan_read(&mb->can_ctrl);
  448. reg_id = flexcan_read(&mb->can_id);
  449. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  450. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  451. else
  452. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  453. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  454. cf->can_id |= CAN_RTR_FLAG;
  455. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  456. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  457. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  458. /* mark as read */
  459. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  460. flexcan_read(&regs->timer);
  461. }
  462. static int flexcan_read_frame(struct net_device *dev)
  463. {
  464. struct net_device_stats *stats = &dev->stats;
  465. struct can_frame *cf;
  466. struct sk_buff *skb;
  467. skb = alloc_can_skb(dev, &cf);
  468. if (unlikely(!skb)) {
  469. stats->rx_dropped++;
  470. return 0;
  471. }
  472. flexcan_read_fifo(dev, cf);
  473. netif_receive_skb(skb);
  474. stats->rx_packets++;
  475. stats->rx_bytes += cf->can_dlc;
  476. return 1;
  477. }
  478. static int flexcan_poll(struct napi_struct *napi, int quota)
  479. {
  480. struct net_device *dev = napi->dev;
  481. const struct flexcan_priv *priv = netdev_priv(dev);
  482. struct flexcan_regs __iomem *regs = priv->base;
  483. u32 reg_iflag1, reg_esr;
  484. int work_done = 0;
  485. /*
  486. * The error bits are cleared on read,
  487. * use saved value from irq handler.
  488. */
  489. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  490. /* handle state changes */
  491. work_done += flexcan_poll_state(dev, reg_esr);
  492. /* handle RX-FIFO */
  493. reg_iflag1 = flexcan_read(&regs->iflag1);
  494. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  495. work_done < quota) {
  496. work_done += flexcan_read_frame(dev);
  497. reg_iflag1 = flexcan_read(&regs->iflag1);
  498. }
  499. /* report bus errors */
  500. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  501. work_done += flexcan_poll_bus_err(dev, reg_esr);
  502. if (work_done < quota) {
  503. napi_complete(napi);
  504. /* enable IRQs */
  505. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  506. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  507. }
  508. return work_done;
  509. }
  510. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  511. {
  512. struct net_device *dev = dev_id;
  513. struct net_device_stats *stats = &dev->stats;
  514. struct flexcan_priv *priv = netdev_priv(dev);
  515. struct flexcan_regs __iomem *regs = priv->base;
  516. u32 reg_iflag1, reg_esr;
  517. reg_iflag1 = flexcan_read(&regs->iflag1);
  518. reg_esr = flexcan_read(&regs->esr);
  519. /* ACK all bus error and state change IRQ sources */
  520. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  521. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  522. /*
  523. * schedule NAPI in case of:
  524. * - rx IRQ
  525. * - state change IRQ
  526. * - bus error IRQ and bus error reporting is activated
  527. */
  528. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  529. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  530. flexcan_has_and_handle_berr(priv, reg_esr)) {
  531. /*
  532. * The error bits are cleared on read,
  533. * save them for later use.
  534. */
  535. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  536. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  537. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  538. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  539. &regs->ctrl);
  540. napi_schedule(&priv->napi);
  541. }
  542. /* FIFO overflow */
  543. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  544. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  545. dev->stats.rx_over_errors++;
  546. dev->stats.rx_errors++;
  547. }
  548. /* transmission complete interrupt */
  549. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  550. stats->tx_bytes += can_get_echo_skb(dev, 0);
  551. stats->tx_packets++;
  552. /* after sending a RTR frame mailbox is in RX mode */
  553. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  554. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  555. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  556. netif_wake_queue(dev);
  557. }
  558. return IRQ_HANDLED;
  559. }
  560. static void flexcan_set_bittiming(struct net_device *dev)
  561. {
  562. const struct flexcan_priv *priv = netdev_priv(dev);
  563. const struct can_bittiming *bt = &priv->can.bittiming;
  564. struct flexcan_regs __iomem *regs = priv->base;
  565. u32 reg;
  566. reg = flexcan_read(&regs->ctrl);
  567. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  568. FLEXCAN_CTRL_RJW(0x3) |
  569. FLEXCAN_CTRL_PSEG1(0x7) |
  570. FLEXCAN_CTRL_PSEG2(0x7) |
  571. FLEXCAN_CTRL_PROPSEG(0x7) |
  572. FLEXCAN_CTRL_LPB |
  573. FLEXCAN_CTRL_SMP |
  574. FLEXCAN_CTRL_LOM);
  575. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  576. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  577. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  578. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  579. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  580. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  581. reg |= FLEXCAN_CTRL_LPB;
  582. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  583. reg |= FLEXCAN_CTRL_LOM;
  584. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  585. reg |= FLEXCAN_CTRL_SMP;
  586. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  587. flexcan_write(reg, &regs->ctrl);
  588. /* print chip status */
  589. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  590. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  591. }
  592. /*
  593. * flexcan_chip_start
  594. *
  595. * this functions is entered with clocks enabled
  596. *
  597. */
  598. static int flexcan_chip_start(struct net_device *dev)
  599. {
  600. struct flexcan_priv *priv = netdev_priv(dev);
  601. struct flexcan_regs __iomem *regs = priv->base;
  602. int err;
  603. u32 reg_mcr, reg_ctrl;
  604. int i;
  605. /* enable module */
  606. flexcan_chip_enable(priv);
  607. /* soft reset */
  608. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  609. udelay(10);
  610. reg_mcr = flexcan_read(&regs->mcr);
  611. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  612. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  613. reg_mcr);
  614. err = -ENODEV;
  615. goto out;
  616. }
  617. flexcan_set_bittiming(dev);
  618. /*
  619. * MCR
  620. *
  621. * enable freeze
  622. * enable fifo
  623. * halt now
  624. * only supervisor access
  625. * enable warning int
  626. * choose format C
  627. * disable local echo
  628. *
  629. */
  630. reg_mcr = flexcan_read(&regs->mcr);
  631. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  632. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  633. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  634. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  635. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  636. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  637. flexcan_write(reg_mcr, &regs->mcr);
  638. /*
  639. * CTRL
  640. *
  641. * disable timer sync feature
  642. *
  643. * disable auto busoff recovery
  644. * transmit lowest buffer first
  645. *
  646. * enable tx and rx warning interrupt
  647. * enable bus off interrupt
  648. * (== FLEXCAN_CTRL_ERR_STATE)
  649. *
  650. * _note_: we enable the "error interrupt"
  651. * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
  652. * warning or bus passive interrupts.
  653. */
  654. reg_ctrl = flexcan_read(&regs->ctrl);
  655. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  656. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  657. FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
  658. /* save for later use */
  659. priv->reg_ctrl_default = reg_ctrl;
  660. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  661. flexcan_write(reg_ctrl, &regs->ctrl);
  662. /* clear and invalidate all mailboxes first */
  663. for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->cantxfg); i++) {
  664. flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
  665. &regs->cantxfg[i].can_ctrl);
  666. }
  667. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  668. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  669. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  670. /* mark TX mailbox as INACTIVE */
  671. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  672. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  673. /* acceptance mask/acceptance code (accept everything) */
  674. flexcan_write(0x0, &regs->rxgmask);
  675. flexcan_write(0x0, &regs->rx14mask);
  676. flexcan_write(0x0, &regs->rx15mask);
  677. flexcan_transceiver_switch(priv, 1);
  678. /* synchronize with the can bus */
  679. reg_mcr = flexcan_read(&regs->mcr);
  680. reg_mcr &= ~FLEXCAN_MCR_HALT;
  681. flexcan_write(reg_mcr, &regs->mcr);
  682. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  683. /* enable FIFO interrupts */
  684. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  685. /* print chip status */
  686. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  687. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  688. return 0;
  689. out:
  690. flexcan_chip_disable(priv);
  691. return err;
  692. }
  693. /*
  694. * flexcan_chip_stop
  695. *
  696. * this functions is entered with clocks enabled
  697. *
  698. */
  699. static void flexcan_chip_stop(struct net_device *dev)
  700. {
  701. struct flexcan_priv *priv = netdev_priv(dev);
  702. struct flexcan_regs __iomem *regs = priv->base;
  703. u32 reg;
  704. /* Disable all interrupts */
  705. flexcan_write(0, &regs->imask1);
  706. /* Disable + halt module */
  707. reg = flexcan_read(&regs->mcr);
  708. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  709. flexcan_write(reg, &regs->mcr);
  710. flexcan_transceiver_switch(priv, 0);
  711. priv->can.state = CAN_STATE_STOPPED;
  712. return;
  713. }
  714. static int flexcan_open(struct net_device *dev)
  715. {
  716. struct flexcan_priv *priv = netdev_priv(dev);
  717. int err;
  718. clk_prepare_enable(priv->clk);
  719. err = open_candev(dev);
  720. if (err)
  721. goto out;
  722. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  723. if (err)
  724. goto out_free_irq;
  725. /* start chip and queuing */
  726. err = flexcan_chip_start(dev);
  727. if (err)
  728. goto out_close;
  729. napi_enable(&priv->napi);
  730. netif_start_queue(dev);
  731. return 0;
  732. out_free_irq:
  733. free_irq(dev->irq, dev);
  734. out_close:
  735. close_candev(dev);
  736. out:
  737. clk_disable_unprepare(priv->clk);
  738. return err;
  739. }
  740. static int flexcan_close(struct net_device *dev)
  741. {
  742. struct flexcan_priv *priv = netdev_priv(dev);
  743. netif_stop_queue(dev);
  744. napi_disable(&priv->napi);
  745. flexcan_chip_stop(dev);
  746. free_irq(dev->irq, dev);
  747. clk_disable_unprepare(priv->clk);
  748. close_candev(dev);
  749. return 0;
  750. }
  751. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  752. {
  753. int err;
  754. switch (mode) {
  755. case CAN_MODE_START:
  756. err = flexcan_chip_start(dev);
  757. if (err)
  758. return err;
  759. netif_wake_queue(dev);
  760. break;
  761. default:
  762. return -EOPNOTSUPP;
  763. }
  764. return 0;
  765. }
  766. static const struct net_device_ops flexcan_netdev_ops = {
  767. .ndo_open = flexcan_open,
  768. .ndo_stop = flexcan_close,
  769. .ndo_start_xmit = flexcan_start_xmit,
  770. };
  771. static int __devinit register_flexcandev(struct net_device *dev)
  772. {
  773. struct flexcan_priv *priv = netdev_priv(dev);
  774. struct flexcan_regs __iomem *regs = priv->base;
  775. u32 reg, err;
  776. clk_prepare_enable(priv->clk);
  777. /* select "bus clock", chip must be disabled */
  778. flexcan_chip_disable(priv);
  779. reg = flexcan_read(&regs->ctrl);
  780. reg |= FLEXCAN_CTRL_CLK_SRC;
  781. flexcan_write(reg, &regs->ctrl);
  782. flexcan_chip_enable(priv);
  783. /* set freeze, halt and activate FIFO, restrict register access */
  784. reg = flexcan_read(&regs->mcr);
  785. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  786. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  787. flexcan_write(reg, &regs->mcr);
  788. /*
  789. * Currently we only support newer versions of this core
  790. * featuring a RX FIFO. Older cores found on some Coldfire
  791. * derivates are not yet supported.
  792. */
  793. reg = flexcan_read(&regs->mcr);
  794. if (!(reg & FLEXCAN_MCR_FEN)) {
  795. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  796. err = -ENODEV;
  797. goto out;
  798. }
  799. err = register_candev(dev);
  800. out:
  801. /* disable core and turn off clocks */
  802. flexcan_chip_disable(priv);
  803. clk_disable_unprepare(priv->clk);
  804. return err;
  805. }
  806. static void __devexit unregister_flexcandev(struct net_device *dev)
  807. {
  808. unregister_candev(dev);
  809. }
  810. static int __devinit flexcan_probe(struct platform_device *pdev)
  811. {
  812. struct net_device *dev;
  813. struct flexcan_priv *priv;
  814. struct resource *mem;
  815. struct clk *clk = NULL;
  816. void __iomem *base;
  817. resource_size_t mem_size;
  818. int err, irq;
  819. u32 clock_freq = 0;
  820. if (pdev->dev.of_node) {
  821. const __be32 *clock_freq_p;
  822. clock_freq_p = of_get_property(pdev->dev.of_node,
  823. "clock-frequency", NULL);
  824. if (clock_freq_p)
  825. clock_freq = be32_to_cpup(clock_freq_p);
  826. }
  827. if (!clock_freq) {
  828. clk = clk_get(&pdev->dev, NULL);
  829. if (IS_ERR(clk)) {
  830. dev_err(&pdev->dev, "no clock defined\n");
  831. err = PTR_ERR(clk);
  832. goto failed_clock;
  833. }
  834. clock_freq = clk_get_rate(clk);
  835. }
  836. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  837. irq = platform_get_irq(pdev, 0);
  838. if (!mem || irq <= 0) {
  839. err = -ENODEV;
  840. goto failed_get;
  841. }
  842. mem_size = resource_size(mem);
  843. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  844. err = -EBUSY;
  845. goto failed_get;
  846. }
  847. base = ioremap(mem->start, mem_size);
  848. if (!base) {
  849. err = -ENOMEM;
  850. goto failed_map;
  851. }
  852. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  853. if (!dev) {
  854. err = -ENOMEM;
  855. goto failed_alloc;
  856. }
  857. dev->netdev_ops = &flexcan_netdev_ops;
  858. dev->irq = irq;
  859. dev->flags |= IFF_ECHO;
  860. priv = netdev_priv(dev);
  861. priv->can.clock.freq = clock_freq;
  862. priv->can.bittiming_const = &flexcan_bittiming_const;
  863. priv->can.do_set_mode = flexcan_set_mode;
  864. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  865. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  866. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  867. CAN_CTRLMODE_BERR_REPORTING;
  868. priv->base = base;
  869. priv->dev = dev;
  870. priv->clk = clk;
  871. priv->pdata = pdev->dev.platform_data;
  872. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  873. dev_set_drvdata(&pdev->dev, dev);
  874. SET_NETDEV_DEV(dev, &pdev->dev);
  875. err = register_flexcandev(dev);
  876. if (err) {
  877. dev_err(&pdev->dev, "registering netdev failed\n");
  878. goto failed_register;
  879. }
  880. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  881. priv->base, dev->irq);
  882. return 0;
  883. failed_register:
  884. free_candev(dev);
  885. failed_alloc:
  886. iounmap(base);
  887. failed_map:
  888. release_mem_region(mem->start, mem_size);
  889. failed_get:
  890. if (clk)
  891. clk_put(clk);
  892. failed_clock:
  893. return err;
  894. }
  895. static int __devexit flexcan_remove(struct platform_device *pdev)
  896. {
  897. struct net_device *dev = platform_get_drvdata(pdev);
  898. struct flexcan_priv *priv = netdev_priv(dev);
  899. struct resource *mem;
  900. unregister_flexcandev(dev);
  901. platform_set_drvdata(pdev, NULL);
  902. iounmap(priv->base);
  903. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  904. release_mem_region(mem->start, resource_size(mem));
  905. if (priv->clk)
  906. clk_put(priv->clk);
  907. free_candev(dev);
  908. return 0;
  909. }
  910. static struct of_device_id flexcan_of_match[] = {
  911. {
  912. .compatible = "fsl,p1010-flexcan",
  913. },
  914. {},
  915. };
  916. static struct platform_driver flexcan_driver = {
  917. .driver = {
  918. .name = DRV_NAME,
  919. .owner = THIS_MODULE,
  920. .of_match_table = flexcan_of_match,
  921. },
  922. .probe = flexcan_probe,
  923. .remove = __devexit_p(flexcan_remove),
  924. };
  925. module_platform_driver(flexcan_driver);
  926. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  927. "Marc Kleine-Budde <kernel@pengutronix.de>");
  928. MODULE_LICENSE("GPL v2");
  929. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");