c_can.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /*
  2. * CAN bus driver for Bosch C_CAN controller
  3. *
  4. * Copyright (C) 2010 ST Microelectronics
  5. * Bhupesh Sharma <bhupesh.sharma@st.com>
  6. *
  7. * Borrowed heavily from the C_CAN driver originally written by:
  8. * Copyright (C) 2007
  9. * - Sascha Hauer, Marc Kleine-Budde, Pengutronix <s.hauer@pengutronix.de>
  10. * - Simon Kallweit, intefo AG <simon.kallweit@intefo.ch>
  11. *
  12. * TX and RX NAPI implementation has been borrowed from at91 CAN driver
  13. * written by:
  14. * Copyright
  15. * (C) 2007 by Hans J. Koch <hjk@hansjkoch.de>
  16. * (C) 2008, 2009 by Marc Kleine-Budde <kernel@pengutronix.de>
  17. *
  18. * Bosch C_CAN controller is compliant to CAN protocol version 2.0 part A and B.
  19. * Bosch C_CAN user manual can be obtained from:
  20. * http://www.semiconductors.bosch.de/media/en/pdf/ipmodules_1/c_can/
  21. * users_manual_c_can.pdf
  22. *
  23. * This file is licensed under the terms of the GNU General Public
  24. * License version 2. This program is licensed "as is" without any
  25. * warranty of any kind, whether express or implied.
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/delay.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/if_arp.h>
  33. #include <linux/if_ether.h>
  34. #include <linux/list.h>
  35. #include <linux/io.h>
  36. #include <linux/can.h>
  37. #include <linux/can/dev.h>
  38. #include <linux/can/error.h>
  39. #include "c_can.h"
  40. /* control register */
  41. #define CONTROL_TEST BIT(7)
  42. #define CONTROL_CCE BIT(6)
  43. #define CONTROL_DISABLE_AR BIT(5)
  44. #define CONTROL_ENABLE_AR (0 << 5)
  45. #define CONTROL_EIE BIT(3)
  46. #define CONTROL_SIE BIT(2)
  47. #define CONTROL_IE BIT(1)
  48. #define CONTROL_INIT BIT(0)
  49. /* test register */
  50. #define TEST_RX BIT(7)
  51. #define TEST_TX1 BIT(6)
  52. #define TEST_TX2 BIT(5)
  53. #define TEST_LBACK BIT(4)
  54. #define TEST_SILENT BIT(3)
  55. #define TEST_BASIC BIT(2)
  56. /* status register */
  57. #define STATUS_BOFF BIT(7)
  58. #define STATUS_EWARN BIT(6)
  59. #define STATUS_EPASS BIT(5)
  60. #define STATUS_RXOK BIT(4)
  61. #define STATUS_TXOK BIT(3)
  62. /* error counter register */
  63. #define ERR_CNT_TEC_MASK 0xff
  64. #define ERR_CNT_TEC_SHIFT 0
  65. #define ERR_CNT_REC_SHIFT 8
  66. #define ERR_CNT_REC_MASK (0x7f << ERR_CNT_REC_SHIFT)
  67. #define ERR_CNT_RP_SHIFT 15
  68. #define ERR_CNT_RP_MASK (0x1 << ERR_CNT_RP_SHIFT)
  69. /* bit-timing register */
  70. #define BTR_BRP_MASK 0x3f
  71. #define BTR_BRP_SHIFT 0
  72. #define BTR_SJW_SHIFT 6
  73. #define BTR_SJW_MASK (0x3 << BTR_SJW_SHIFT)
  74. #define BTR_TSEG1_SHIFT 8
  75. #define BTR_TSEG1_MASK (0xf << BTR_TSEG1_SHIFT)
  76. #define BTR_TSEG2_SHIFT 12
  77. #define BTR_TSEG2_MASK (0x7 << BTR_TSEG2_SHIFT)
  78. /* brp extension register */
  79. #define BRP_EXT_BRPE_MASK 0x0f
  80. #define BRP_EXT_BRPE_SHIFT 0
  81. /* IFx command request */
  82. #define IF_COMR_BUSY BIT(15)
  83. /* IFx command mask */
  84. #define IF_COMM_WR BIT(7)
  85. #define IF_COMM_MASK BIT(6)
  86. #define IF_COMM_ARB BIT(5)
  87. #define IF_COMM_CONTROL BIT(4)
  88. #define IF_COMM_CLR_INT_PND BIT(3)
  89. #define IF_COMM_TXRQST BIT(2)
  90. #define IF_COMM_DATAA BIT(1)
  91. #define IF_COMM_DATAB BIT(0)
  92. #define IF_COMM_ALL (IF_COMM_MASK | IF_COMM_ARB | \
  93. IF_COMM_CONTROL | IF_COMM_TXRQST | \
  94. IF_COMM_DATAA | IF_COMM_DATAB)
  95. /* IFx arbitration */
  96. #define IF_ARB_MSGVAL BIT(15)
  97. #define IF_ARB_MSGXTD BIT(14)
  98. #define IF_ARB_TRANSMIT BIT(13)
  99. /* IFx message control */
  100. #define IF_MCONT_NEWDAT BIT(15)
  101. #define IF_MCONT_MSGLST BIT(14)
  102. #define IF_MCONT_CLR_MSGLST (0 << 14)
  103. #define IF_MCONT_INTPND BIT(13)
  104. #define IF_MCONT_UMASK BIT(12)
  105. #define IF_MCONT_TXIE BIT(11)
  106. #define IF_MCONT_RXIE BIT(10)
  107. #define IF_MCONT_RMTEN BIT(9)
  108. #define IF_MCONT_TXRQST BIT(8)
  109. #define IF_MCONT_EOB BIT(7)
  110. #define IF_MCONT_DLC_MASK 0xf
  111. /*
  112. * IFx register masks:
  113. * allow easy operation on 16-bit registers when the
  114. * argument is 32-bit instead
  115. */
  116. #define IFX_WRITE_LOW_16BIT(x) ((x) & 0xFFFF)
  117. #define IFX_WRITE_HIGH_16BIT(x) (((x) & 0xFFFF0000) >> 16)
  118. /* message object split */
  119. #define C_CAN_NO_OF_OBJECTS 32
  120. #define C_CAN_MSG_OBJ_RX_NUM 16
  121. #define C_CAN_MSG_OBJ_TX_NUM 16
  122. #define C_CAN_MSG_OBJ_RX_FIRST 1
  123. #define C_CAN_MSG_OBJ_RX_LAST (C_CAN_MSG_OBJ_RX_FIRST + \
  124. C_CAN_MSG_OBJ_RX_NUM - 1)
  125. #define C_CAN_MSG_OBJ_TX_FIRST (C_CAN_MSG_OBJ_RX_LAST + 1)
  126. #define C_CAN_MSG_OBJ_TX_LAST (C_CAN_MSG_OBJ_TX_FIRST + \
  127. C_CAN_MSG_OBJ_TX_NUM - 1)
  128. #define C_CAN_MSG_OBJ_RX_SPLIT 9
  129. #define C_CAN_MSG_RX_LOW_LAST (C_CAN_MSG_OBJ_RX_SPLIT - 1)
  130. #define C_CAN_NEXT_MSG_OBJ_MASK (C_CAN_MSG_OBJ_TX_NUM - 1)
  131. #define RECEIVE_OBJECT_BITS 0x0000ffff
  132. /* status interrupt */
  133. #define STATUS_INTERRUPT 0x8000
  134. /* global interrupt masks */
  135. #define ENABLE_ALL_INTERRUPTS 1
  136. #define DISABLE_ALL_INTERRUPTS 0
  137. /* minimum timeout for checking BUSY status */
  138. #define MIN_TIMEOUT_VALUE 6
  139. /* napi related */
  140. #define C_CAN_NAPI_WEIGHT C_CAN_MSG_OBJ_RX_NUM
  141. /* c_can lec values */
  142. enum c_can_lec_type {
  143. LEC_NO_ERROR = 0,
  144. LEC_STUFF_ERROR,
  145. LEC_FORM_ERROR,
  146. LEC_ACK_ERROR,
  147. LEC_BIT1_ERROR,
  148. LEC_BIT0_ERROR,
  149. LEC_CRC_ERROR,
  150. LEC_UNUSED,
  151. };
  152. /*
  153. * c_can error types:
  154. * Bus errors (BUS_OFF, ERROR_WARNING, ERROR_PASSIVE) are supported
  155. */
  156. enum c_can_bus_error_types {
  157. C_CAN_NO_ERROR = 0,
  158. C_CAN_BUS_OFF,
  159. C_CAN_ERROR_WARNING,
  160. C_CAN_ERROR_PASSIVE,
  161. };
  162. static struct can_bittiming_const c_can_bittiming_const = {
  163. .name = KBUILD_MODNAME,
  164. .tseg1_min = 2, /* Time segment 1 = prop_seg + phase_seg1 */
  165. .tseg1_max = 16,
  166. .tseg2_min = 1, /* Time segment 2 = phase_seg2 */
  167. .tseg2_max = 8,
  168. .sjw_max = 4,
  169. .brp_min = 1,
  170. .brp_max = 1024, /* 6-bit BRP field + 4-bit BRPE field*/
  171. .brp_inc = 1,
  172. };
  173. static inline int get_tx_next_msg_obj(const struct c_can_priv *priv)
  174. {
  175. return (priv->tx_next & C_CAN_NEXT_MSG_OBJ_MASK) +
  176. C_CAN_MSG_OBJ_TX_FIRST;
  177. }
  178. static inline int get_tx_echo_msg_obj(const struct c_can_priv *priv)
  179. {
  180. return (priv->tx_echo & C_CAN_NEXT_MSG_OBJ_MASK) +
  181. C_CAN_MSG_OBJ_TX_FIRST;
  182. }
  183. static u32 c_can_read_reg32(struct c_can_priv *priv, void *reg)
  184. {
  185. u32 val = priv->read_reg(priv, reg);
  186. val |= ((u32) priv->read_reg(priv, reg + 2)) << 16;
  187. return val;
  188. }
  189. static void c_can_enable_all_interrupts(struct c_can_priv *priv,
  190. int enable)
  191. {
  192. unsigned int cntrl_save = priv->read_reg(priv,
  193. &priv->regs->control);
  194. if (enable)
  195. cntrl_save |= (CONTROL_SIE | CONTROL_EIE | CONTROL_IE);
  196. else
  197. cntrl_save &= ~(CONTROL_EIE | CONTROL_IE | CONTROL_SIE);
  198. priv->write_reg(priv, &priv->regs->control, cntrl_save);
  199. }
  200. static inline int c_can_msg_obj_is_busy(struct c_can_priv *priv, int iface)
  201. {
  202. int count = MIN_TIMEOUT_VALUE;
  203. while (count && priv->read_reg(priv,
  204. &priv->regs->ifregs[iface].com_req) &
  205. IF_COMR_BUSY) {
  206. count--;
  207. udelay(1);
  208. }
  209. if (!count)
  210. return 1;
  211. return 0;
  212. }
  213. static inline void c_can_object_get(struct net_device *dev,
  214. int iface, int objno, int mask)
  215. {
  216. struct c_can_priv *priv = netdev_priv(dev);
  217. /*
  218. * As per specs, after writting the message object number in the
  219. * IF command request register the transfer b/w interface
  220. * register and message RAM must be complete in 6 CAN-CLK
  221. * period.
  222. */
  223. priv->write_reg(priv, &priv->regs->ifregs[iface].com_mask,
  224. IFX_WRITE_LOW_16BIT(mask));
  225. priv->write_reg(priv, &priv->regs->ifregs[iface].com_req,
  226. IFX_WRITE_LOW_16BIT(objno));
  227. if (c_can_msg_obj_is_busy(priv, iface))
  228. netdev_err(dev, "timed out in object get\n");
  229. }
  230. static inline void c_can_object_put(struct net_device *dev,
  231. int iface, int objno, int mask)
  232. {
  233. struct c_can_priv *priv = netdev_priv(dev);
  234. /*
  235. * As per specs, after writting the message object number in the
  236. * IF command request register the transfer b/w interface
  237. * register and message RAM must be complete in 6 CAN-CLK
  238. * period.
  239. */
  240. priv->write_reg(priv, &priv->regs->ifregs[iface].com_mask,
  241. (IF_COMM_WR | IFX_WRITE_LOW_16BIT(mask)));
  242. priv->write_reg(priv, &priv->regs->ifregs[iface].com_req,
  243. IFX_WRITE_LOW_16BIT(objno));
  244. if (c_can_msg_obj_is_busy(priv, iface))
  245. netdev_err(dev, "timed out in object put\n");
  246. }
  247. static void c_can_write_msg_object(struct net_device *dev,
  248. int iface, struct can_frame *frame, int objno)
  249. {
  250. int i;
  251. u16 flags = 0;
  252. unsigned int id;
  253. struct c_can_priv *priv = netdev_priv(dev);
  254. if (!(frame->can_id & CAN_RTR_FLAG))
  255. flags |= IF_ARB_TRANSMIT;
  256. if (frame->can_id & CAN_EFF_FLAG) {
  257. id = frame->can_id & CAN_EFF_MASK;
  258. flags |= IF_ARB_MSGXTD;
  259. } else
  260. id = ((frame->can_id & CAN_SFF_MASK) << 18);
  261. flags |= IF_ARB_MSGVAL;
  262. priv->write_reg(priv, &priv->regs->ifregs[iface].arb1,
  263. IFX_WRITE_LOW_16BIT(id));
  264. priv->write_reg(priv, &priv->regs->ifregs[iface].arb2, flags |
  265. IFX_WRITE_HIGH_16BIT(id));
  266. for (i = 0; i < frame->can_dlc; i += 2) {
  267. priv->write_reg(priv, &priv->regs->ifregs[iface].data[i / 2],
  268. frame->data[i] | (frame->data[i + 1] << 8));
  269. }
  270. /* enable interrupt for this message object */
  271. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl,
  272. IF_MCONT_TXIE | IF_MCONT_TXRQST | IF_MCONT_EOB |
  273. frame->can_dlc);
  274. c_can_object_put(dev, iface, objno, IF_COMM_ALL);
  275. }
  276. static inline void c_can_mark_rx_msg_obj(struct net_device *dev,
  277. int iface, int ctrl_mask,
  278. int obj)
  279. {
  280. struct c_can_priv *priv = netdev_priv(dev);
  281. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl,
  282. ctrl_mask & ~(IF_MCONT_MSGLST | IF_MCONT_INTPND));
  283. c_can_object_put(dev, iface, obj, IF_COMM_CONTROL);
  284. }
  285. static inline void c_can_activate_all_lower_rx_msg_obj(struct net_device *dev,
  286. int iface,
  287. int ctrl_mask)
  288. {
  289. int i;
  290. struct c_can_priv *priv = netdev_priv(dev);
  291. for (i = C_CAN_MSG_OBJ_RX_FIRST; i <= C_CAN_MSG_RX_LOW_LAST; i++) {
  292. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl,
  293. ctrl_mask & ~(IF_MCONT_MSGLST |
  294. IF_MCONT_INTPND | IF_MCONT_NEWDAT));
  295. c_can_object_put(dev, iface, i, IF_COMM_CONTROL);
  296. }
  297. }
  298. static inline void c_can_activate_rx_msg_obj(struct net_device *dev,
  299. int iface, int ctrl_mask,
  300. int obj)
  301. {
  302. struct c_can_priv *priv = netdev_priv(dev);
  303. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl,
  304. ctrl_mask & ~(IF_MCONT_MSGLST |
  305. IF_MCONT_INTPND | IF_MCONT_NEWDAT));
  306. c_can_object_put(dev, iface, obj, IF_COMM_CONTROL);
  307. }
  308. static void c_can_handle_lost_msg_obj(struct net_device *dev,
  309. int iface, int objno)
  310. {
  311. struct c_can_priv *priv = netdev_priv(dev);
  312. struct net_device_stats *stats = &dev->stats;
  313. struct sk_buff *skb;
  314. struct can_frame *frame;
  315. netdev_err(dev, "msg lost in buffer %d\n", objno);
  316. c_can_object_get(dev, iface, objno, IF_COMM_ALL & ~IF_COMM_TXRQST);
  317. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl,
  318. IF_MCONT_CLR_MSGLST);
  319. c_can_object_put(dev, 0, objno, IF_COMM_CONTROL);
  320. /* create an error msg */
  321. skb = alloc_can_err_skb(dev, &frame);
  322. if (unlikely(!skb))
  323. return;
  324. frame->can_id |= CAN_ERR_CRTL;
  325. frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  326. stats->rx_errors++;
  327. stats->rx_over_errors++;
  328. netif_receive_skb(skb);
  329. }
  330. static int c_can_read_msg_object(struct net_device *dev, int iface, int ctrl)
  331. {
  332. u16 flags, data;
  333. int i;
  334. unsigned int val;
  335. struct c_can_priv *priv = netdev_priv(dev);
  336. struct net_device_stats *stats = &dev->stats;
  337. struct sk_buff *skb;
  338. struct can_frame *frame;
  339. skb = alloc_can_skb(dev, &frame);
  340. if (!skb) {
  341. stats->rx_dropped++;
  342. return -ENOMEM;
  343. }
  344. frame->can_dlc = get_can_dlc(ctrl & 0x0F);
  345. flags = priv->read_reg(priv, &priv->regs->ifregs[iface].arb2);
  346. val = priv->read_reg(priv, &priv->regs->ifregs[iface].arb1) |
  347. (flags << 16);
  348. if (flags & IF_ARB_MSGXTD)
  349. frame->can_id = (val & CAN_EFF_MASK) | CAN_EFF_FLAG;
  350. else
  351. frame->can_id = (val >> 18) & CAN_SFF_MASK;
  352. if (flags & IF_ARB_TRANSMIT)
  353. frame->can_id |= CAN_RTR_FLAG;
  354. else {
  355. for (i = 0; i < frame->can_dlc; i += 2) {
  356. data = priv->read_reg(priv,
  357. &priv->regs->ifregs[iface].data[i / 2]);
  358. frame->data[i] = data;
  359. frame->data[i + 1] = data >> 8;
  360. }
  361. }
  362. netif_receive_skb(skb);
  363. stats->rx_packets++;
  364. stats->rx_bytes += frame->can_dlc;
  365. return 0;
  366. }
  367. static void c_can_setup_receive_object(struct net_device *dev, int iface,
  368. int objno, unsigned int mask,
  369. unsigned int id, unsigned int mcont)
  370. {
  371. struct c_can_priv *priv = netdev_priv(dev);
  372. priv->write_reg(priv, &priv->regs->ifregs[iface].mask1,
  373. IFX_WRITE_LOW_16BIT(mask));
  374. /* According to C_CAN documentation, the reserved bit
  375. * in IFx_MASK2 register is fixed 1
  376. */
  377. priv->write_reg(priv, &priv->regs->ifregs[iface].mask2,
  378. IFX_WRITE_HIGH_16BIT(mask) | BIT(13));
  379. priv->write_reg(priv, &priv->regs->ifregs[iface].arb1,
  380. IFX_WRITE_LOW_16BIT(id));
  381. priv->write_reg(priv, &priv->regs->ifregs[iface].arb2,
  382. (IF_ARB_MSGVAL | IFX_WRITE_HIGH_16BIT(id)));
  383. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl, mcont);
  384. c_can_object_put(dev, iface, objno, IF_COMM_ALL & ~IF_COMM_TXRQST);
  385. netdev_dbg(dev, "obj no:%d, msgval:0x%08x\n", objno,
  386. c_can_read_reg32(priv, &priv->regs->msgval1));
  387. }
  388. static void c_can_inval_msg_object(struct net_device *dev, int iface, int objno)
  389. {
  390. struct c_can_priv *priv = netdev_priv(dev);
  391. priv->write_reg(priv, &priv->regs->ifregs[iface].arb1, 0);
  392. priv->write_reg(priv, &priv->regs->ifregs[iface].arb2, 0);
  393. priv->write_reg(priv, &priv->regs->ifregs[iface].msg_cntrl, 0);
  394. c_can_object_put(dev, iface, objno, IF_COMM_ARB | IF_COMM_CONTROL);
  395. netdev_dbg(dev, "obj no:%d, msgval:0x%08x\n", objno,
  396. c_can_read_reg32(priv, &priv->regs->msgval1));
  397. }
  398. static inline int c_can_is_next_tx_obj_busy(struct c_can_priv *priv, int objno)
  399. {
  400. int val = c_can_read_reg32(priv, &priv->regs->txrqst1);
  401. /*
  402. * as transmission request register's bit n-1 corresponds to
  403. * message object n, we need to handle the same properly.
  404. */
  405. if (val & (1 << (objno - 1)))
  406. return 1;
  407. return 0;
  408. }
  409. static netdev_tx_t c_can_start_xmit(struct sk_buff *skb,
  410. struct net_device *dev)
  411. {
  412. u32 msg_obj_no;
  413. struct c_can_priv *priv = netdev_priv(dev);
  414. struct can_frame *frame = (struct can_frame *)skb->data;
  415. if (can_dropped_invalid_skb(dev, skb))
  416. return NETDEV_TX_OK;
  417. msg_obj_no = get_tx_next_msg_obj(priv);
  418. /* prepare message object for transmission */
  419. c_can_write_msg_object(dev, 0, frame, msg_obj_no);
  420. can_put_echo_skb(skb, dev, msg_obj_no - C_CAN_MSG_OBJ_TX_FIRST);
  421. /*
  422. * we have to stop the queue in case of a wrap around or
  423. * if the next TX message object is still in use
  424. */
  425. priv->tx_next++;
  426. if (c_can_is_next_tx_obj_busy(priv, get_tx_next_msg_obj(priv)) ||
  427. (priv->tx_next & C_CAN_NEXT_MSG_OBJ_MASK) == 0)
  428. netif_stop_queue(dev);
  429. return NETDEV_TX_OK;
  430. }
  431. static int c_can_set_bittiming(struct net_device *dev)
  432. {
  433. unsigned int reg_btr, reg_brpe, ctrl_save;
  434. u8 brp, brpe, sjw, tseg1, tseg2;
  435. u32 ten_bit_brp;
  436. struct c_can_priv *priv = netdev_priv(dev);
  437. const struct can_bittiming *bt = &priv->can.bittiming;
  438. /* c_can provides a 6-bit brp and 4-bit brpe fields */
  439. ten_bit_brp = bt->brp - 1;
  440. brp = ten_bit_brp & BTR_BRP_MASK;
  441. brpe = ten_bit_brp >> 6;
  442. sjw = bt->sjw - 1;
  443. tseg1 = bt->prop_seg + bt->phase_seg1 - 1;
  444. tseg2 = bt->phase_seg2 - 1;
  445. reg_btr = brp | (sjw << BTR_SJW_SHIFT) | (tseg1 << BTR_TSEG1_SHIFT) |
  446. (tseg2 << BTR_TSEG2_SHIFT);
  447. reg_brpe = brpe & BRP_EXT_BRPE_MASK;
  448. netdev_info(dev,
  449. "setting BTR=%04x BRPE=%04x\n", reg_btr, reg_brpe);
  450. ctrl_save = priv->read_reg(priv, &priv->regs->control);
  451. priv->write_reg(priv, &priv->regs->control,
  452. ctrl_save | CONTROL_CCE | CONTROL_INIT);
  453. priv->write_reg(priv, &priv->regs->btr, reg_btr);
  454. priv->write_reg(priv, &priv->regs->brp_ext, reg_brpe);
  455. priv->write_reg(priv, &priv->regs->control, ctrl_save);
  456. return 0;
  457. }
  458. /*
  459. * Configure C_CAN message objects for Tx and Rx purposes:
  460. * C_CAN provides a total of 32 message objects that can be configured
  461. * either for Tx or Rx purposes. Here the first 16 message objects are used as
  462. * a reception FIFO. The end of reception FIFO is signified by the EoB bit
  463. * being SET. The remaining 16 message objects are kept aside for Tx purposes.
  464. * See user guide document for further details on configuring message
  465. * objects.
  466. */
  467. static void c_can_configure_msg_objects(struct net_device *dev)
  468. {
  469. int i;
  470. /* first invalidate all message objects */
  471. for (i = C_CAN_MSG_OBJ_RX_FIRST; i <= C_CAN_NO_OF_OBJECTS; i++)
  472. c_can_inval_msg_object(dev, 0, i);
  473. /* setup receive message objects */
  474. for (i = C_CAN_MSG_OBJ_RX_FIRST; i < C_CAN_MSG_OBJ_RX_LAST; i++)
  475. c_can_setup_receive_object(dev, 0, i, 0, 0,
  476. (IF_MCONT_RXIE | IF_MCONT_UMASK) & ~IF_MCONT_EOB);
  477. c_can_setup_receive_object(dev, 0, C_CAN_MSG_OBJ_RX_LAST, 0, 0,
  478. IF_MCONT_EOB | IF_MCONT_RXIE | IF_MCONT_UMASK);
  479. }
  480. /*
  481. * Configure C_CAN chip:
  482. * - enable/disable auto-retransmission
  483. * - set operating mode
  484. * - configure message objects
  485. */
  486. static void c_can_chip_config(struct net_device *dev)
  487. {
  488. struct c_can_priv *priv = netdev_priv(dev);
  489. /* enable automatic retransmission */
  490. priv->write_reg(priv, &priv->regs->control,
  491. CONTROL_ENABLE_AR);
  492. if ((priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) &&
  493. (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)) {
  494. /* loopback + silent mode : useful for hot self-test */
  495. priv->write_reg(priv, &priv->regs->control, CONTROL_EIE |
  496. CONTROL_SIE | CONTROL_IE | CONTROL_TEST);
  497. priv->write_reg(priv, &priv->regs->test,
  498. TEST_LBACK | TEST_SILENT);
  499. } else if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
  500. /* loopback mode : useful for self-test function */
  501. priv->write_reg(priv, &priv->regs->control, CONTROL_EIE |
  502. CONTROL_SIE | CONTROL_IE | CONTROL_TEST);
  503. priv->write_reg(priv, &priv->regs->test, TEST_LBACK);
  504. } else if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) {
  505. /* silent mode : bus-monitoring mode */
  506. priv->write_reg(priv, &priv->regs->control, CONTROL_EIE |
  507. CONTROL_SIE | CONTROL_IE | CONTROL_TEST);
  508. priv->write_reg(priv, &priv->regs->test, TEST_SILENT);
  509. } else
  510. /* normal mode*/
  511. priv->write_reg(priv, &priv->regs->control,
  512. CONTROL_EIE | CONTROL_SIE | CONTROL_IE);
  513. /* configure message objects */
  514. c_can_configure_msg_objects(dev);
  515. /* set a `lec` value so that we can check for updates later */
  516. priv->write_reg(priv, &priv->regs->status, LEC_UNUSED);
  517. /* set bittiming params */
  518. c_can_set_bittiming(dev);
  519. }
  520. static void c_can_start(struct net_device *dev)
  521. {
  522. struct c_can_priv *priv = netdev_priv(dev);
  523. /* basic c_can configuration */
  524. c_can_chip_config(dev);
  525. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  526. /* reset tx helper pointers */
  527. priv->tx_next = priv->tx_echo = 0;
  528. /* enable status change, error and module interrupts */
  529. c_can_enable_all_interrupts(priv, ENABLE_ALL_INTERRUPTS);
  530. }
  531. static void c_can_stop(struct net_device *dev)
  532. {
  533. struct c_can_priv *priv = netdev_priv(dev);
  534. /* disable all interrupts */
  535. c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
  536. /* set the state as STOPPED */
  537. priv->can.state = CAN_STATE_STOPPED;
  538. }
  539. static int c_can_set_mode(struct net_device *dev, enum can_mode mode)
  540. {
  541. switch (mode) {
  542. case CAN_MODE_START:
  543. c_can_start(dev);
  544. netif_wake_queue(dev);
  545. break;
  546. default:
  547. return -EOPNOTSUPP;
  548. }
  549. return 0;
  550. }
  551. static int c_can_get_berr_counter(const struct net_device *dev,
  552. struct can_berr_counter *bec)
  553. {
  554. unsigned int reg_err_counter;
  555. struct c_can_priv *priv = netdev_priv(dev);
  556. reg_err_counter = priv->read_reg(priv, &priv->regs->err_cnt);
  557. bec->rxerr = (reg_err_counter & ERR_CNT_REC_MASK) >>
  558. ERR_CNT_REC_SHIFT;
  559. bec->txerr = reg_err_counter & ERR_CNT_TEC_MASK;
  560. return 0;
  561. }
  562. /*
  563. * theory of operation:
  564. *
  565. * priv->tx_echo holds the number of the oldest can_frame put for
  566. * transmission into the hardware, but not yet ACKed by the CAN tx
  567. * complete IRQ.
  568. *
  569. * We iterate from priv->tx_echo to priv->tx_next and check if the
  570. * packet has been transmitted, echo it back to the CAN framework.
  571. * If we discover a not yet transmitted packet, stop looking for more.
  572. */
  573. static void c_can_do_tx(struct net_device *dev)
  574. {
  575. u32 val;
  576. u32 msg_obj_no;
  577. struct c_can_priv *priv = netdev_priv(dev);
  578. struct net_device_stats *stats = &dev->stats;
  579. for (/* nix */; (priv->tx_next - priv->tx_echo) > 0; priv->tx_echo++) {
  580. msg_obj_no = get_tx_echo_msg_obj(priv);
  581. val = c_can_read_reg32(priv, &priv->regs->txrqst1);
  582. if (!(val & (1 << (msg_obj_no - 1)))) {
  583. can_get_echo_skb(dev,
  584. msg_obj_no - C_CAN_MSG_OBJ_TX_FIRST);
  585. stats->tx_bytes += priv->read_reg(priv,
  586. &priv->regs->ifregs[0].msg_cntrl)
  587. & IF_MCONT_DLC_MASK;
  588. stats->tx_packets++;
  589. c_can_inval_msg_object(dev, 0, msg_obj_no);
  590. } else {
  591. break;
  592. }
  593. }
  594. /* restart queue if wrap-up or if queue stalled on last pkt */
  595. if (((priv->tx_next & C_CAN_NEXT_MSG_OBJ_MASK) != 0) ||
  596. ((priv->tx_echo & C_CAN_NEXT_MSG_OBJ_MASK) == 0))
  597. netif_wake_queue(dev);
  598. }
  599. /*
  600. * theory of operation:
  601. *
  602. * c_can core saves a received CAN message into the first free message
  603. * object it finds free (starting with the lowest). Bits NEWDAT and
  604. * INTPND are set for this message object indicating that a new message
  605. * has arrived. To work-around this issue, we keep two groups of message
  606. * objects whose partitioning is defined by C_CAN_MSG_OBJ_RX_SPLIT.
  607. *
  608. * To ensure in-order frame reception we use the following
  609. * approach while re-activating a message object to receive further
  610. * frames:
  611. * - if the current message object number is lower than
  612. * C_CAN_MSG_RX_LOW_LAST, do not clear the NEWDAT bit while clearing
  613. * the INTPND bit.
  614. * - if the current message object number is equal to
  615. * C_CAN_MSG_RX_LOW_LAST then clear the NEWDAT bit of all lower
  616. * receive message objects.
  617. * - if the current message object number is greater than
  618. * C_CAN_MSG_RX_LOW_LAST then clear the NEWDAT bit of
  619. * only this message object.
  620. */
  621. static int c_can_do_rx_poll(struct net_device *dev, int quota)
  622. {
  623. u32 num_rx_pkts = 0;
  624. unsigned int msg_obj, msg_ctrl_save;
  625. struct c_can_priv *priv = netdev_priv(dev);
  626. u32 val = c_can_read_reg32(priv, &priv->regs->intpnd1);
  627. for (msg_obj = C_CAN_MSG_OBJ_RX_FIRST;
  628. msg_obj <= C_CAN_MSG_OBJ_RX_LAST && quota > 0;
  629. val = c_can_read_reg32(priv, &priv->regs->intpnd1),
  630. msg_obj++) {
  631. /*
  632. * as interrupt pending register's bit n-1 corresponds to
  633. * message object n, we need to handle the same properly.
  634. */
  635. if (val & (1 << (msg_obj - 1))) {
  636. c_can_object_get(dev, 0, msg_obj, IF_COMM_ALL &
  637. ~IF_COMM_TXRQST);
  638. msg_ctrl_save = priv->read_reg(priv,
  639. &priv->regs->ifregs[0].msg_cntrl);
  640. if (msg_ctrl_save & IF_MCONT_MSGLST) {
  641. c_can_handle_lost_msg_obj(dev, 0, msg_obj);
  642. num_rx_pkts++;
  643. quota--;
  644. continue;
  645. }
  646. if (msg_ctrl_save & IF_MCONT_EOB)
  647. return num_rx_pkts;
  648. if (!(msg_ctrl_save & IF_MCONT_NEWDAT))
  649. continue;
  650. /* read the data from the message object */
  651. c_can_read_msg_object(dev, 0, msg_ctrl_save);
  652. if (msg_obj < C_CAN_MSG_RX_LOW_LAST)
  653. c_can_mark_rx_msg_obj(dev, 0,
  654. msg_ctrl_save, msg_obj);
  655. else if (msg_obj > C_CAN_MSG_RX_LOW_LAST)
  656. /* activate this msg obj */
  657. c_can_activate_rx_msg_obj(dev, 0,
  658. msg_ctrl_save, msg_obj);
  659. else if (msg_obj == C_CAN_MSG_RX_LOW_LAST)
  660. /* activate all lower message objects */
  661. c_can_activate_all_lower_rx_msg_obj(dev,
  662. 0, msg_ctrl_save);
  663. num_rx_pkts++;
  664. quota--;
  665. }
  666. }
  667. return num_rx_pkts;
  668. }
  669. static inline int c_can_has_and_handle_berr(struct c_can_priv *priv)
  670. {
  671. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  672. (priv->current_status & LEC_UNUSED);
  673. }
  674. static int c_can_handle_state_change(struct net_device *dev,
  675. enum c_can_bus_error_types error_type)
  676. {
  677. unsigned int reg_err_counter;
  678. unsigned int rx_err_passive;
  679. struct c_can_priv *priv = netdev_priv(dev);
  680. struct net_device_stats *stats = &dev->stats;
  681. struct can_frame *cf;
  682. struct sk_buff *skb;
  683. struct can_berr_counter bec;
  684. /* propagate the error condition to the CAN stack */
  685. skb = alloc_can_err_skb(dev, &cf);
  686. if (unlikely(!skb))
  687. return 0;
  688. c_can_get_berr_counter(dev, &bec);
  689. reg_err_counter = priv->read_reg(priv, &priv->regs->err_cnt);
  690. rx_err_passive = (reg_err_counter & ERR_CNT_RP_MASK) >>
  691. ERR_CNT_RP_SHIFT;
  692. switch (error_type) {
  693. case C_CAN_ERROR_WARNING:
  694. /* error warning state */
  695. priv->can.can_stats.error_warning++;
  696. priv->can.state = CAN_STATE_ERROR_WARNING;
  697. cf->can_id |= CAN_ERR_CRTL;
  698. cf->data[1] = (bec.txerr > bec.rxerr) ?
  699. CAN_ERR_CRTL_TX_WARNING :
  700. CAN_ERR_CRTL_RX_WARNING;
  701. cf->data[6] = bec.txerr;
  702. cf->data[7] = bec.rxerr;
  703. break;
  704. case C_CAN_ERROR_PASSIVE:
  705. /* error passive state */
  706. priv->can.can_stats.error_passive++;
  707. priv->can.state = CAN_STATE_ERROR_PASSIVE;
  708. cf->can_id |= CAN_ERR_CRTL;
  709. if (rx_err_passive)
  710. cf->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
  711. if (bec.txerr > 127)
  712. cf->data[1] |= CAN_ERR_CRTL_TX_PASSIVE;
  713. cf->data[6] = bec.txerr;
  714. cf->data[7] = bec.rxerr;
  715. break;
  716. case C_CAN_BUS_OFF:
  717. /* bus-off state */
  718. priv->can.state = CAN_STATE_BUS_OFF;
  719. cf->can_id |= CAN_ERR_BUSOFF;
  720. /*
  721. * disable all interrupts in bus-off mode to ensure that
  722. * the CPU is not hogged down
  723. */
  724. c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
  725. can_bus_off(dev);
  726. break;
  727. default:
  728. break;
  729. }
  730. netif_receive_skb(skb);
  731. stats->rx_packets++;
  732. stats->rx_bytes += cf->can_dlc;
  733. return 1;
  734. }
  735. static int c_can_handle_bus_err(struct net_device *dev,
  736. enum c_can_lec_type lec_type)
  737. {
  738. struct c_can_priv *priv = netdev_priv(dev);
  739. struct net_device_stats *stats = &dev->stats;
  740. struct can_frame *cf;
  741. struct sk_buff *skb;
  742. /*
  743. * early exit if no lec update or no error.
  744. * no lec update means that no CAN bus event has been detected
  745. * since CPU wrote 0x7 value to status reg.
  746. */
  747. if (lec_type == LEC_UNUSED || lec_type == LEC_NO_ERROR)
  748. return 0;
  749. /* propagate the error condition to the CAN stack */
  750. skb = alloc_can_err_skb(dev, &cf);
  751. if (unlikely(!skb))
  752. return 0;
  753. /*
  754. * check for 'last error code' which tells us the
  755. * type of the last error to occur on the CAN bus
  756. */
  757. /* common for all type of bus errors */
  758. priv->can.can_stats.bus_error++;
  759. stats->rx_errors++;
  760. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  761. cf->data[2] |= CAN_ERR_PROT_UNSPEC;
  762. switch (lec_type) {
  763. case LEC_STUFF_ERROR:
  764. netdev_dbg(dev, "stuff error\n");
  765. cf->data[2] |= CAN_ERR_PROT_STUFF;
  766. break;
  767. case LEC_FORM_ERROR:
  768. netdev_dbg(dev, "form error\n");
  769. cf->data[2] |= CAN_ERR_PROT_FORM;
  770. break;
  771. case LEC_ACK_ERROR:
  772. netdev_dbg(dev, "ack error\n");
  773. cf->data[3] |= (CAN_ERR_PROT_LOC_ACK |
  774. CAN_ERR_PROT_LOC_ACK_DEL);
  775. break;
  776. case LEC_BIT1_ERROR:
  777. netdev_dbg(dev, "bit1 error\n");
  778. cf->data[2] |= CAN_ERR_PROT_BIT1;
  779. break;
  780. case LEC_BIT0_ERROR:
  781. netdev_dbg(dev, "bit0 error\n");
  782. cf->data[2] |= CAN_ERR_PROT_BIT0;
  783. break;
  784. case LEC_CRC_ERROR:
  785. netdev_dbg(dev, "CRC error\n");
  786. cf->data[3] |= (CAN_ERR_PROT_LOC_CRC_SEQ |
  787. CAN_ERR_PROT_LOC_CRC_DEL);
  788. break;
  789. default:
  790. break;
  791. }
  792. /* set a `lec` value so that we can check for updates later */
  793. priv->write_reg(priv, &priv->regs->status, LEC_UNUSED);
  794. netif_receive_skb(skb);
  795. stats->rx_packets++;
  796. stats->rx_bytes += cf->can_dlc;
  797. return 1;
  798. }
  799. static int c_can_poll(struct napi_struct *napi, int quota)
  800. {
  801. u16 irqstatus;
  802. int lec_type = 0;
  803. int work_done = 0;
  804. struct net_device *dev = napi->dev;
  805. struct c_can_priv *priv = netdev_priv(dev);
  806. irqstatus = priv->irqstatus;
  807. if (!irqstatus)
  808. goto end;
  809. /* status events have the highest priority */
  810. if (irqstatus == STATUS_INTERRUPT) {
  811. priv->current_status = priv->read_reg(priv,
  812. &priv->regs->status);
  813. /* handle Tx/Rx events */
  814. if (priv->current_status & STATUS_TXOK)
  815. priv->write_reg(priv, &priv->regs->status,
  816. priv->current_status & ~STATUS_TXOK);
  817. if (priv->current_status & STATUS_RXOK)
  818. priv->write_reg(priv, &priv->regs->status,
  819. priv->current_status & ~STATUS_RXOK);
  820. /* handle state changes */
  821. if ((priv->current_status & STATUS_EWARN) &&
  822. (!(priv->last_status & STATUS_EWARN))) {
  823. netdev_dbg(dev, "entered error warning state\n");
  824. work_done += c_can_handle_state_change(dev,
  825. C_CAN_ERROR_WARNING);
  826. }
  827. if ((priv->current_status & STATUS_EPASS) &&
  828. (!(priv->last_status & STATUS_EPASS))) {
  829. netdev_dbg(dev, "entered error passive state\n");
  830. work_done += c_can_handle_state_change(dev,
  831. C_CAN_ERROR_PASSIVE);
  832. }
  833. if ((priv->current_status & STATUS_BOFF) &&
  834. (!(priv->last_status & STATUS_BOFF))) {
  835. netdev_dbg(dev, "entered bus off state\n");
  836. work_done += c_can_handle_state_change(dev,
  837. C_CAN_BUS_OFF);
  838. }
  839. /* handle bus recovery events */
  840. if ((!(priv->current_status & STATUS_BOFF)) &&
  841. (priv->last_status & STATUS_BOFF)) {
  842. netdev_dbg(dev, "left bus off state\n");
  843. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  844. }
  845. if ((!(priv->current_status & STATUS_EPASS)) &&
  846. (priv->last_status & STATUS_EPASS)) {
  847. netdev_dbg(dev, "left error passive state\n");
  848. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  849. }
  850. priv->last_status = priv->current_status;
  851. /* handle lec errors on the bus */
  852. lec_type = c_can_has_and_handle_berr(priv);
  853. if (lec_type)
  854. work_done += c_can_handle_bus_err(dev, lec_type);
  855. } else if ((irqstatus >= C_CAN_MSG_OBJ_RX_FIRST) &&
  856. (irqstatus <= C_CAN_MSG_OBJ_RX_LAST)) {
  857. /* handle events corresponding to receive message objects */
  858. work_done += c_can_do_rx_poll(dev, (quota - work_done));
  859. } else if ((irqstatus >= C_CAN_MSG_OBJ_TX_FIRST) &&
  860. (irqstatus <= C_CAN_MSG_OBJ_TX_LAST)) {
  861. /* handle events corresponding to transmit message objects */
  862. c_can_do_tx(dev);
  863. }
  864. end:
  865. if (work_done < quota) {
  866. napi_complete(napi);
  867. /* enable all IRQs */
  868. c_can_enable_all_interrupts(priv, ENABLE_ALL_INTERRUPTS);
  869. }
  870. return work_done;
  871. }
  872. static irqreturn_t c_can_isr(int irq, void *dev_id)
  873. {
  874. struct net_device *dev = (struct net_device *)dev_id;
  875. struct c_can_priv *priv = netdev_priv(dev);
  876. priv->irqstatus = priv->read_reg(priv, &priv->regs->interrupt);
  877. if (!priv->irqstatus)
  878. return IRQ_NONE;
  879. /* disable all interrupts and schedule the NAPI */
  880. c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
  881. napi_schedule(&priv->napi);
  882. return IRQ_HANDLED;
  883. }
  884. static int c_can_open(struct net_device *dev)
  885. {
  886. int err;
  887. struct c_can_priv *priv = netdev_priv(dev);
  888. /* open the can device */
  889. err = open_candev(dev);
  890. if (err) {
  891. netdev_err(dev, "failed to open can device\n");
  892. return err;
  893. }
  894. /* register interrupt handler */
  895. err = request_irq(dev->irq, &c_can_isr, IRQF_SHARED, dev->name,
  896. dev);
  897. if (err < 0) {
  898. netdev_err(dev, "failed to request interrupt\n");
  899. goto exit_irq_fail;
  900. }
  901. napi_enable(&priv->napi);
  902. /* start the c_can controller */
  903. c_can_start(dev);
  904. netif_start_queue(dev);
  905. return 0;
  906. exit_irq_fail:
  907. close_candev(dev);
  908. return err;
  909. }
  910. static int c_can_close(struct net_device *dev)
  911. {
  912. struct c_can_priv *priv = netdev_priv(dev);
  913. netif_stop_queue(dev);
  914. napi_disable(&priv->napi);
  915. c_can_stop(dev);
  916. free_irq(dev->irq, dev);
  917. close_candev(dev);
  918. return 0;
  919. }
  920. struct net_device *alloc_c_can_dev(void)
  921. {
  922. struct net_device *dev;
  923. struct c_can_priv *priv;
  924. dev = alloc_candev(sizeof(struct c_can_priv), C_CAN_MSG_OBJ_TX_NUM);
  925. if (!dev)
  926. return NULL;
  927. priv = netdev_priv(dev);
  928. netif_napi_add(dev, &priv->napi, c_can_poll, C_CAN_NAPI_WEIGHT);
  929. priv->dev = dev;
  930. priv->can.bittiming_const = &c_can_bittiming_const;
  931. priv->can.do_set_mode = c_can_set_mode;
  932. priv->can.do_get_berr_counter = c_can_get_berr_counter;
  933. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  934. CAN_CTRLMODE_LISTENONLY |
  935. CAN_CTRLMODE_BERR_REPORTING;
  936. return dev;
  937. }
  938. EXPORT_SYMBOL_GPL(alloc_c_can_dev);
  939. void free_c_can_dev(struct net_device *dev)
  940. {
  941. free_candev(dev);
  942. }
  943. EXPORT_SYMBOL_GPL(free_c_can_dev);
  944. static const struct net_device_ops c_can_netdev_ops = {
  945. .ndo_open = c_can_open,
  946. .ndo_stop = c_can_close,
  947. .ndo_start_xmit = c_can_start_xmit,
  948. };
  949. int register_c_can_dev(struct net_device *dev)
  950. {
  951. dev->flags |= IFF_ECHO; /* we support local echo */
  952. dev->netdev_ops = &c_can_netdev_ops;
  953. return register_candev(dev);
  954. }
  955. EXPORT_SYMBOL_GPL(register_c_can_dev);
  956. void unregister_c_can_dev(struct net_device *dev)
  957. {
  958. struct c_can_priv *priv = netdev_priv(dev);
  959. /* disable all interrupts */
  960. c_can_enable_all_interrupts(priv, DISABLE_ALL_INTERRUPTS);
  961. unregister_candev(dev);
  962. }
  963. EXPORT_SYMBOL_GPL(unregister_c_can_dev);
  964. MODULE_AUTHOR("Bhupesh Sharma <bhupesh.sharma@st.com>");
  965. MODULE_LICENSE("GPL v2");
  966. MODULE_DESCRIPTION("CAN bus driver for Bosch C_CAN controller");