mISDNipac.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657
  1. /*
  2. * isac.c ISAC specific routines
  3. *
  4. * Author Karsten Keil <keil@isdn4linux.de>
  5. *
  6. * Copyright 2009 by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/irqreturn.h>
  23. #include <linux/slab.h>
  24. #include <linux/module.h>
  25. #include <linux/mISDNhw.h>
  26. #include "ipac.h"
  27. #define DBUSY_TIMER_VALUE 80
  28. #define ARCOFI_USE 1
  29. #define ISAC_REV "2.0"
  30. MODULE_AUTHOR("Karsten Keil");
  31. MODULE_VERSION(ISAC_REV);
  32. MODULE_LICENSE("GPL v2");
  33. #define ReadISAC(is, o) (is->read_reg(is->dch.hw, o + is->off))
  34. #define WriteISAC(is, o, v) (is->write_reg(is->dch.hw, o + is->off, v))
  35. #define ReadHSCX(h, o) (h->ip->read_reg(h->ip->hw, h->off + o))
  36. #define WriteHSCX(h, o, v) (h->ip->write_reg(h->ip->hw, h->off + o, v))
  37. #define ReadIPAC(ip, o) (ip->read_reg(ip->hw, o))
  38. #define WriteIPAC(ip, o, v) (ip->write_reg(ip->hw, o, v))
  39. static inline void
  40. ph_command(struct isac_hw *isac, u8 command)
  41. {
  42. pr_debug("%s: ph_command %x\n", isac->name, command);
  43. if (isac->type & IPAC_TYPE_ISACX)
  44. WriteISAC(isac, ISACX_CIX0, (command << 4) | 0xE);
  45. else
  46. WriteISAC(isac, ISAC_CIX0, (command << 2) | 3);
  47. }
  48. static void
  49. isac_ph_state_change(struct isac_hw *isac)
  50. {
  51. switch (isac->state) {
  52. case (ISAC_IND_RS):
  53. case (ISAC_IND_EI):
  54. ph_command(isac, ISAC_CMD_DUI);
  55. }
  56. schedule_event(&isac->dch, FLG_PHCHANGE);
  57. }
  58. static void
  59. isac_ph_state_bh(struct dchannel *dch)
  60. {
  61. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  62. switch (isac->state) {
  63. case ISAC_IND_RS:
  64. case ISAC_IND_EI:
  65. dch->state = 0;
  66. l1_event(dch->l1, HW_RESET_IND);
  67. break;
  68. case ISAC_IND_DID:
  69. dch->state = 3;
  70. l1_event(dch->l1, HW_DEACT_CNF);
  71. break;
  72. case ISAC_IND_DR:
  73. dch->state = 3;
  74. l1_event(dch->l1, HW_DEACT_IND);
  75. break;
  76. case ISAC_IND_PU:
  77. dch->state = 4;
  78. l1_event(dch->l1, HW_POWERUP_IND);
  79. break;
  80. case ISAC_IND_RSY:
  81. if (dch->state <= 5) {
  82. dch->state = 5;
  83. l1_event(dch->l1, ANYSIGNAL);
  84. } else {
  85. dch->state = 8;
  86. l1_event(dch->l1, LOSTFRAMING);
  87. }
  88. break;
  89. case ISAC_IND_ARD:
  90. dch->state = 6;
  91. l1_event(dch->l1, INFO2);
  92. break;
  93. case ISAC_IND_AI8:
  94. dch->state = 7;
  95. l1_event(dch->l1, INFO4_P8);
  96. break;
  97. case ISAC_IND_AI10:
  98. dch->state = 7;
  99. l1_event(dch->l1, INFO4_P10);
  100. break;
  101. }
  102. pr_debug("%s: TE newstate %x\n", isac->name, dch->state);
  103. }
  104. void
  105. isac_empty_fifo(struct isac_hw *isac, int count)
  106. {
  107. u8 *ptr;
  108. pr_debug("%s: %s %d\n", isac->name, __func__, count);
  109. if (!isac->dch.rx_skb) {
  110. isac->dch.rx_skb = mI_alloc_skb(isac->dch.maxlen, GFP_ATOMIC);
  111. if (!isac->dch.rx_skb) {
  112. pr_info("%s: D receive out of memory\n", isac->name);
  113. WriteISAC(isac, ISAC_CMDR, 0x80);
  114. return;
  115. }
  116. }
  117. if ((isac->dch.rx_skb->len + count) >= isac->dch.maxlen) {
  118. pr_debug("%s: %s overrun %d\n", isac->name, __func__,
  119. isac->dch.rx_skb->len + count);
  120. WriteISAC(isac, ISAC_CMDR, 0x80);
  121. return;
  122. }
  123. ptr = skb_put(isac->dch.rx_skb, count);
  124. isac->read_fifo(isac->dch.hw, isac->off, ptr, count);
  125. WriteISAC(isac, ISAC_CMDR, 0x80);
  126. if (isac->dch.debug & DEBUG_HW_DFIFO) {
  127. char pfx[MISDN_MAX_IDLEN + 16];
  128. snprintf(pfx, MISDN_MAX_IDLEN + 15, "D-recv %s %d ",
  129. isac->name, count);
  130. print_hex_dump_bytes(pfx, DUMP_PREFIX_OFFSET, ptr, count);
  131. }
  132. }
  133. static void
  134. isac_fill_fifo(struct isac_hw *isac)
  135. {
  136. int count, more;
  137. u8 *ptr;
  138. if (!isac->dch.tx_skb)
  139. return;
  140. count = isac->dch.tx_skb->len - isac->dch.tx_idx;
  141. if (count <= 0)
  142. return;
  143. more = 0;
  144. if (count > 32) {
  145. more = !0;
  146. count = 32;
  147. }
  148. pr_debug("%s: %s %d\n", isac->name, __func__, count);
  149. ptr = isac->dch.tx_skb->data + isac->dch.tx_idx;
  150. isac->dch.tx_idx += count;
  151. isac->write_fifo(isac->dch.hw, isac->off, ptr, count);
  152. WriteISAC(isac, ISAC_CMDR, more ? 0x8 : 0xa);
  153. if (test_and_set_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) {
  154. pr_debug("%s: %s dbusytimer running\n", isac->name, __func__);
  155. del_timer(&isac->dch.timer);
  156. }
  157. init_timer(&isac->dch.timer);
  158. isac->dch.timer.expires = jiffies + ((DBUSY_TIMER_VALUE * HZ)/1000);
  159. add_timer(&isac->dch.timer);
  160. if (isac->dch.debug & DEBUG_HW_DFIFO) {
  161. char pfx[MISDN_MAX_IDLEN + 16];
  162. snprintf(pfx, MISDN_MAX_IDLEN + 15, "D-send %s %d ",
  163. isac->name, count);
  164. print_hex_dump_bytes(pfx, DUMP_PREFIX_OFFSET, ptr, count);
  165. }
  166. }
  167. static void
  168. isac_rme_irq(struct isac_hw *isac)
  169. {
  170. u8 val, count;
  171. val = ReadISAC(isac, ISAC_RSTA);
  172. if ((val & 0x70) != 0x20) {
  173. if (val & 0x40) {
  174. pr_debug("%s: ISAC RDO\n", isac->name);
  175. #ifdef ERROR_STATISTIC
  176. isac->dch.err_rx++;
  177. #endif
  178. }
  179. if (!(val & 0x20)) {
  180. pr_debug("%s: ISAC CRC error\n", isac->name);
  181. #ifdef ERROR_STATISTIC
  182. isac->dch.err_crc++;
  183. #endif
  184. }
  185. WriteISAC(isac, ISAC_CMDR, 0x80);
  186. if (isac->dch.rx_skb)
  187. dev_kfree_skb(isac->dch.rx_skb);
  188. isac->dch.rx_skb = NULL;
  189. } else {
  190. count = ReadISAC(isac, ISAC_RBCL) & 0x1f;
  191. if (count == 0)
  192. count = 32;
  193. isac_empty_fifo(isac, count);
  194. recv_Dchannel(&isac->dch);
  195. }
  196. }
  197. static void
  198. isac_xpr_irq(struct isac_hw *isac)
  199. {
  200. if (test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags))
  201. del_timer(&isac->dch.timer);
  202. if (isac->dch.tx_skb && isac->dch.tx_idx < isac->dch.tx_skb->len) {
  203. isac_fill_fifo(isac);
  204. } else {
  205. if (isac->dch.tx_skb)
  206. dev_kfree_skb(isac->dch.tx_skb);
  207. if (get_next_dframe(&isac->dch))
  208. isac_fill_fifo(isac);
  209. }
  210. }
  211. static void
  212. isac_retransmit(struct isac_hw *isac)
  213. {
  214. if (test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags))
  215. del_timer(&isac->dch.timer);
  216. if (test_bit(FLG_TX_BUSY, &isac->dch.Flags)) {
  217. /* Restart frame */
  218. isac->dch.tx_idx = 0;
  219. isac_fill_fifo(isac);
  220. } else if (isac->dch.tx_skb) { /* should not happen */
  221. pr_info("%s: tx_skb exist but not busy\n", isac->name);
  222. test_and_set_bit(FLG_TX_BUSY, &isac->dch.Flags);
  223. isac->dch.tx_idx = 0;
  224. isac_fill_fifo(isac);
  225. } else {
  226. pr_info("%s: ISAC XDU no TX_BUSY\n", isac->name);
  227. if (get_next_dframe(&isac->dch))
  228. isac_fill_fifo(isac);
  229. }
  230. }
  231. static void
  232. isac_mos_irq(struct isac_hw *isac)
  233. {
  234. u8 val;
  235. int ret;
  236. val = ReadISAC(isac, ISAC_MOSR);
  237. pr_debug("%s: ISAC MOSR %02x\n", isac->name, val);
  238. #if ARCOFI_USE
  239. if (val & 0x08) {
  240. if (!isac->mon_rx) {
  241. isac->mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC);
  242. if (!isac->mon_rx) {
  243. pr_info("%s: ISAC MON RX out of memory!\n",
  244. isac->name);
  245. isac->mocr &= 0xf0;
  246. isac->mocr |= 0x0a;
  247. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  248. goto afterMONR0;
  249. } else
  250. isac->mon_rxp = 0;
  251. }
  252. if (isac->mon_rxp >= MAX_MON_FRAME) {
  253. isac->mocr &= 0xf0;
  254. isac->mocr |= 0x0a;
  255. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  256. isac->mon_rxp = 0;
  257. pr_debug("%s: ISAC MON RX overflow!\n", isac->name);
  258. goto afterMONR0;
  259. }
  260. isac->mon_rx[isac->mon_rxp++] = ReadISAC(isac, ISAC_MOR0);
  261. pr_debug("%s: ISAC MOR0 %02x\n", isac->name,
  262. isac->mon_rx[isac->mon_rxp - 1]);
  263. if (isac->mon_rxp == 1) {
  264. isac->mocr |= 0x04;
  265. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  266. }
  267. }
  268. afterMONR0:
  269. if (val & 0x80) {
  270. if (!isac->mon_rx) {
  271. isac->mon_rx = kmalloc(MAX_MON_FRAME, GFP_ATOMIC);
  272. if (!isac->mon_rx) {
  273. pr_info("%s: ISAC MON RX out of memory!\n",
  274. isac->name);
  275. isac->mocr &= 0x0f;
  276. isac->mocr |= 0xa0;
  277. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  278. goto afterMONR1;
  279. } else
  280. isac->mon_rxp = 0;
  281. }
  282. if (isac->mon_rxp >= MAX_MON_FRAME) {
  283. isac->mocr &= 0x0f;
  284. isac->mocr |= 0xa0;
  285. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  286. isac->mon_rxp = 0;
  287. pr_debug("%s: ISAC MON RX overflow!\n", isac->name);
  288. goto afterMONR1;
  289. }
  290. isac->mon_rx[isac->mon_rxp++] = ReadISAC(isac, ISAC_MOR1);
  291. pr_debug("%s: ISAC MOR1 %02x\n", isac->name,
  292. isac->mon_rx[isac->mon_rxp - 1]);
  293. isac->mocr |= 0x40;
  294. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  295. }
  296. afterMONR1:
  297. if (val & 0x04) {
  298. isac->mocr &= 0xf0;
  299. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  300. isac->mocr |= 0x0a;
  301. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  302. if (isac->monitor) {
  303. ret = isac->monitor(isac->dch.hw, MONITOR_RX_0,
  304. isac->mon_rx, isac->mon_rxp);
  305. if (ret)
  306. kfree(isac->mon_rx);
  307. } else {
  308. pr_info("%s: MONITOR 0 received %d but no user\n",
  309. isac->name, isac->mon_rxp);
  310. kfree(isac->mon_rx);
  311. }
  312. isac->mon_rx = NULL;
  313. isac->mon_rxp = 0;
  314. }
  315. if (val & 0x40) {
  316. isac->mocr &= 0x0f;
  317. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  318. isac->mocr |= 0xa0;
  319. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  320. if (isac->monitor) {
  321. ret = isac->monitor(isac->dch.hw, MONITOR_RX_1,
  322. isac->mon_rx, isac->mon_rxp);
  323. if (ret)
  324. kfree(isac->mon_rx);
  325. } else {
  326. pr_info("%s: MONITOR 1 received %d but no user\n",
  327. isac->name, isac->mon_rxp);
  328. kfree(isac->mon_rx);
  329. }
  330. isac->mon_rx = NULL;
  331. isac->mon_rxp = 0;
  332. }
  333. if (val & 0x02) {
  334. if ((!isac->mon_tx) || (isac->mon_txc &&
  335. (isac->mon_txp >= isac->mon_txc) && !(val & 0x08))) {
  336. isac->mocr &= 0xf0;
  337. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  338. isac->mocr |= 0x0a;
  339. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  340. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  341. if (isac->monitor)
  342. ret = isac->monitor(isac->dch.hw,
  343. MONITOR_TX_0, NULL, 0);
  344. }
  345. kfree(isac->mon_tx);
  346. isac->mon_tx = NULL;
  347. isac->mon_txc = 0;
  348. isac->mon_txp = 0;
  349. goto AfterMOX0;
  350. }
  351. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  352. if (isac->monitor)
  353. ret = isac->monitor(isac->dch.hw,
  354. MONITOR_TX_0, NULL, 0);
  355. kfree(isac->mon_tx);
  356. isac->mon_tx = NULL;
  357. isac->mon_txc = 0;
  358. isac->mon_txp = 0;
  359. goto AfterMOX0;
  360. }
  361. WriteISAC(isac, ISAC_MOX0, isac->mon_tx[isac->mon_txp++]);
  362. pr_debug("%s: ISAC %02x -> MOX0\n", isac->name,
  363. isac->mon_tx[isac->mon_txp - 1]);
  364. }
  365. AfterMOX0:
  366. if (val & 0x20) {
  367. if ((!isac->mon_tx) || (isac->mon_txc &&
  368. (isac->mon_txp >= isac->mon_txc) && !(val & 0x80))) {
  369. isac->mocr &= 0x0f;
  370. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  371. isac->mocr |= 0xa0;
  372. WriteISAC(isac, ISAC_MOCR, isac->mocr);
  373. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  374. if (isac->monitor)
  375. ret = isac->monitor(isac->dch.hw,
  376. MONITOR_TX_1, NULL, 0);
  377. }
  378. kfree(isac->mon_tx);
  379. isac->mon_tx = NULL;
  380. isac->mon_txc = 0;
  381. isac->mon_txp = 0;
  382. goto AfterMOX1;
  383. }
  384. if (isac->mon_txc && (isac->mon_txp >= isac->mon_txc)) {
  385. if (isac->monitor)
  386. ret = isac->monitor(isac->dch.hw,
  387. MONITOR_TX_1, NULL, 0);
  388. kfree(isac->mon_tx);
  389. isac->mon_tx = NULL;
  390. isac->mon_txc = 0;
  391. isac->mon_txp = 0;
  392. goto AfterMOX1;
  393. }
  394. WriteISAC(isac, ISAC_MOX1, isac->mon_tx[isac->mon_txp++]);
  395. pr_debug("%s: ISAC %02x -> MOX1\n", isac->name,
  396. isac->mon_tx[isac->mon_txp - 1]);
  397. }
  398. AfterMOX1:
  399. val = 0; /* dummy to avoid warning */
  400. #endif
  401. }
  402. static void
  403. isac_cisq_irq(struct isac_hw *isac) {
  404. u8 val;
  405. val = ReadISAC(isac, ISAC_CIR0);
  406. pr_debug("%s: ISAC CIR0 %02X\n", isac->name, val);
  407. if (val & 2) {
  408. pr_debug("%s: ph_state change %x->%x\n", isac->name,
  409. isac->state, (val >> 2) & 0xf);
  410. isac->state = (val >> 2) & 0xf;
  411. isac_ph_state_change(isac);
  412. }
  413. if (val & 1) {
  414. val = ReadISAC(isac, ISAC_CIR1);
  415. pr_debug("%s: ISAC CIR1 %02X\n", isac->name, val);
  416. }
  417. }
  418. static void
  419. isacsx_cic_irq(struct isac_hw *isac)
  420. {
  421. u8 val;
  422. val = ReadISAC(isac, ISACX_CIR0);
  423. pr_debug("%s: ISACX CIR0 %02X\n", isac->name, val);
  424. if (val & ISACX_CIR0_CIC0) {
  425. pr_debug("%s: ph_state change %x->%x\n", isac->name,
  426. isac->state, val >> 4);
  427. isac->state = val >> 4;
  428. isac_ph_state_change(isac);
  429. }
  430. }
  431. static void
  432. isacsx_rme_irq(struct isac_hw *isac)
  433. {
  434. int count;
  435. u8 val;
  436. val = ReadISAC(isac, ISACX_RSTAD);
  437. if ((val & (ISACX_RSTAD_VFR |
  438. ISACX_RSTAD_RDO |
  439. ISACX_RSTAD_CRC |
  440. ISACX_RSTAD_RAB))
  441. != (ISACX_RSTAD_VFR | ISACX_RSTAD_CRC)) {
  442. pr_debug("%s: RSTAD %#x, dropped\n", isac->name, val);
  443. #ifdef ERROR_STATISTIC
  444. if (val & ISACX_RSTAD_CRC)
  445. isac->dch.err_rx++;
  446. else
  447. isac->dch.err_crc++;
  448. #endif
  449. WriteISAC(isac, ISACX_CMDRD, ISACX_CMDRD_RMC);
  450. if (isac->dch.rx_skb)
  451. dev_kfree_skb(isac->dch.rx_skb);
  452. isac->dch.rx_skb = NULL;
  453. } else {
  454. count = ReadISAC(isac, ISACX_RBCLD) & 0x1f;
  455. if (count == 0)
  456. count = 32;
  457. isac_empty_fifo(isac, count);
  458. if (isac->dch.rx_skb) {
  459. skb_trim(isac->dch.rx_skb, isac->dch.rx_skb->len - 1);
  460. pr_debug("%s: dchannel received %d\n", isac->name,
  461. isac->dch.rx_skb->len);
  462. recv_Dchannel(&isac->dch);
  463. }
  464. }
  465. }
  466. irqreturn_t
  467. mISDNisac_irq(struct isac_hw *isac, u8 val)
  468. {
  469. if (unlikely(!val))
  470. return IRQ_NONE;
  471. pr_debug("%s: ISAC interrupt %02x\n", isac->name, val);
  472. if (isac->type & IPAC_TYPE_ISACX) {
  473. if (val & ISACX__CIC)
  474. isacsx_cic_irq(isac);
  475. if (val & ISACX__ICD) {
  476. val = ReadISAC(isac, ISACX_ISTAD);
  477. pr_debug("%s: ISTAD %02x\n", isac->name, val);
  478. if (val & ISACX_D_XDU) {
  479. pr_debug("%s: ISAC XDU\n", isac->name);
  480. #ifdef ERROR_STATISTIC
  481. isac->dch.err_tx++;
  482. #endif
  483. isac_retransmit(isac);
  484. }
  485. if (val & ISACX_D_XMR) {
  486. pr_debug("%s: ISAC XMR\n", isac->name);
  487. #ifdef ERROR_STATISTIC
  488. isac->dch.err_tx++;
  489. #endif
  490. isac_retransmit(isac);
  491. }
  492. if (val & ISACX_D_XPR)
  493. isac_xpr_irq(isac);
  494. if (val & ISACX_D_RFO) {
  495. pr_debug("%s: ISAC RFO\n", isac->name);
  496. WriteISAC(isac, ISACX_CMDRD, ISACX_CMDRD_RMC);
  497. }
  498. if (val & ISACX_D_RME)
  499. isacsx_rme_irq(isac);
  500. if (val & ISACX_D_RPF)
  501. isac_empty_fifo(isac, 0x20);
  502. }
  503. } else {
  504. if (val & 0x80) /* RME */
  505. isac_rme_irq(isac);
  506. if (val & 0x40) /* RPF */
  507. isac_empty_fifo(isac, 32);
  508. if (val & 0x10) /* XPR */
  509. isac_xpr_irq(isac);
  510. if (val & 0x04) /* CISQ */
  511. isac_cisq_irq(isac);
  512. if (val & 0x20) /* RSC - never */
  513. pr_debug("%s: ISAC RSC interrupt\n", isac->name);
  514. if (val & 0x02) /* SIN - never */
  515. pr_debug("%s: ISAC SIN interrupt\n", isac->name);
  516. if (val & 0x01) { /* EXI */
  517. val = ReadISAC(isac, ISAC_EXIR);
  518. pr_debug("%s: ISAC EXIR %02x\n", isac->name, val);
  519. if (val & 0x80) /* XMR */
  520. pr_debug("%s: ISAC XMR\n", isac->name);
  521. if (val & 0x40) { /* XDU */
  522. pr_debug("%s: ISAC XDU\n", isac->name);
  523. #ifdef ERROR_STATISTIC
  524. isac->dch.err_tx++;
  525. #endif
  526. isac_retransmit(isac);
  527. }
  528. if (val & 0x04) /* MOS */
  529. isac_mos_irq(isac);
  530. }
  531. }
  532. return IRQ_HANDLED;
  533. }
  534. EXPORT_SYMBOL(mISDNisac_irq);
  535. static int
  536. isac_l1hw(struct mISDNchannel *ch, struct sk_buff *skb)
  537. {
  538. struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
  539. struct dchannel *dch = container_of(dev, struct dchannel, dev);
  540. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  541. int ret = -EINVAL;
  542. struct mISDNhead *hh = mISDN_HEAD_P(skb);
  543. u32 id;
  544. u_long flags;
  545. switch (hh->prim) {
  546. case PH_DATA_REQ:
  547. spin_lock_irqsave(isac->hwlock, flags);
  548. ret = dchannel_senddata(dch, skb);
  549. if (ret > 0) { /* direct TX */
  550. id = hh->id; /* skb can be freed */
  551. isac_fill_fifo(isac);
  552. ret = 0;
  553. spin_unlock_irqrestore(isac->hwlock, flags);
  554. queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
  555. } else
  556. spin_unlock_irqrestore(isac->hwlock, flags);
  557. return ret;
  558. case PH_ACTIVATE_REQ:
  559. ret = l1_event(dch->l1, hh->prim);
  560. break;
  561. case PH_DEACTIVATE_REQ:
  562. test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
  563. ret = l1_event(dch->l1, hh->prim);
  564. break;
  565. }
  566. if (!ret)
  567. dev_kfree_skb(skb);
  568. return ret;
  569. }
  570. static int
  571. isac_ctrl(struct isac_hw *isac, u32 cmd, u_long para)
  572. {
  573. u8 tl = 0;
  574. u_long flags;
  575. switch (cmd) {
  576. case HW_TESTLOOP:
  577. spin_lock_irqsave(isac->hwlock, flags);
  578. if (!(isac->type & IPAC_TYPE_ISACX)) {
  579. /* TODO: implement for IPAC_TYPE_ISACX */
  580. if (para & 1) /* B1 */
  581. tl |= 0x0c;
  582. else if (para & 2) /* B2 */
  583. tl |= 0x3;
  584. /* we only support IOM2 mode */
  585. WriteISAC(isac, ISAC_SPCR, tl);
  586. if (tl)
  587. WriteISAC(isac, ISAC_ADF1, 0x8);
  588. else
  589. WriteISAC(isac, ISAC_ADF1, 0x0);
  590. }
  591. spin_unlock_irqrestore(isac->hwlock, flags);
  592. break;
  593. default:
  594. pr_debug("%s: %s unknown command %x %lx\n", isac->name,
  595. __func__, cmd, para);
  596. return -1;
  597. }
  598. return 0;
  599. }
  600. static int
  601. isac_l1cmd(struct dchannel *dch, u32 cmd)
  602. {
  603. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  604. u_long flags;
  605. pr_debug("%s: cmd(%x) state(%02x)\n", isac->name, cmd, isac->state);
  606. switch (cmd) {
  607. case INFO3_P8:
  608. spin_lock_irqsave(isac->hwlock, flags);
  609. ph_command(isac, ISAC_CMD_AR8);
  610. spin_unlock_irqrestore(isac->hwlock, flags);
  611. break;
  612. case INFO3_P10:
  613. spin_lock_irqsave(isac->hwlock, flags);
  614. ph_command(isac, ISAC_CMD_AR10);
  615. spin_unlock_irqrestore(isac->hwlock, flags);
  616. break;
  617. case HW_RESET_REQ:
  618. spin_lock_irqsave(isac->hwlock, flags);
  619. if ((isac->state == ISAC_IND_EI) ||
  620. (isac->state == ISAC_IND_DR) ||
  621. (isac->state == ISAC_IND_RS))
  622. ph_command(isac, ISAC_CMD_TIM);
  623. else
  624. ph_command(isac, ISAC_CMD_RS);
  625. spin_unlock_irqrestore(isac->hwlock, flags);
  626. break;
  627. case HW_DEACT_REQ:
  628. skb_queue_purge(&dch->squeue);
  629. if (dch->tx_skb) {
  630. dev_kfree_skb(dch->tx_skb);
  631. dch->tx_skb = NULL;
  632. }
  633. dch->tx_idx = 0;
  634. if (dch->rx_skb) {
  635. dev_kfree_skb(dch->rx_skb);
  636. dch->rx_skb = NULL;
  637. }
  638. test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
  639. if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
  640. del_timer(&dch->timer);
  641. break;
  642. case HW_POWERUP_REQ:
  643. spin_lock_irqsave(isac->hwlock, flags);
  644. ph_command(isac, ISAC_CMD_TIM);
  645. spin_unlock_irqrestore(isac->hwlock, flags);
  646. break;
  647. case PH_ACTIVATE_IND:
  648. test_and_set_bit(FLG_ACTIVE, &dch->Flags);
  649. _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
  650. GFP_ATOMIC);
  651. break;
  652. case PH_DEACTIVATE_IND:
  653. test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
  654. _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
  655. GFP_ATOMIC);
  656. break;
  657. default:
  658. pr_debug("%s: %s unknown command %x\n", isac->name,
  659. __func__, cmd);
  660. return -1;
  661. }
  662. return 0;
  663. }
  664. static void
  665. isac_release(struct isac_hw *isac)
  666. {
  667. if (isac->type & IPAC_TYPE_ISACX)
  668. WriteISAC(isac, ISACX_MASK, 0xff);
  669. else
  670. WriteISAC(isac, ISAC_MASK, 0xff);
  671. if (isac->dch.timer.function != NULL) {
  672. del_timer(&isac->dch.timer);
  673. isac->dch.timer.function = NULL;
  674. }
  675. kfree(isac->mon_rx);
  676. isac->mon_rx = NULL;
  677. kfree(isac->mon_tx);
  678. isac->mon_tx = NULL;
  679. if (isac->dch.l1)
  680. l1_event(isac->dch.l1, CLOSE_CHANNEL);
  681. mISDN_freedchannel(&isac->dch);
  682. }
  683. static void
  684. dbusy_timer_handler(struct isac_hw *isac)
  685. {
  686. int rbch, star;
  687. u_long flags;
  688. if (test_bit(FLG_BUSY_TIMER, &isac->dch.Flags)) {
  689. spin_lock_irqsave(isac->hwlock, flags);
  690. rbch = ReadISAC(isac, ISAC_RBCH);
  691. star = ReadISAC(isac, ISAC_STAR);
  692. pr_debug("%s: D-Channel Busy RBCH %02x STAR %02x\n",
  693. isac->name, rbch, star);
  694. if (rbch & ISAC_RBCH_XAC) /* D-Channel Busy */
  695. test_and_set_bit(FLG_L1_BUSY, &isac->dch.Flags);
  696. else {
  697. /* discard frame; reset transceiver */
  698. test_and_clear_bit(FLG_BUSY_TIMER, &isac->dch.Flags);
  699. if (isac->dch.tx_idx)
  700. isac->dch.tx_idx = 0;
  701. else
  702. pr_info("%s: ISAC D-Channel Busy no tx_idx\n",
  703. isac->name);
  704. /* Transmitter reset */
  705. WriteISAC(isac, ISAC_CMDR, 0x01);
  706. }
  707. spin_unlock_irqrestore(isac->hwlock, flags);
  708. }
  709. }
  710. static int
  711. open_dchannel(struct isac_hw *isac, struct channel_req *rq)
  712. {
  713. pr_debug("%s: %s dev(%d) open from %p\n", isac->name, __func__,
  714. isac->dch.dev.id, __builtin_return_address(1));
  715. if (rq->protocol != ISDN_P_TE_S0)
  716. return -EINVAL;
  717. if (rq->adr.channel == 1)
  718. /* E-Channel not supported */
  719. return -EINVAL;
  720. rq->ch = &isac->dch.dev.D;
  721. rq->ch->protocol = rq->protocol;
  722. if (isac->dch.state == 7)
  723. _queue_data(rq->ch, PH_ACTIVATE_IND, MISDN_ID_ANY,
  724. 0, NULL, GFP_KERNEL);
  725. return 0;
  726. }
  727. static const char *ISACVer[] =
  728. {"2086/2186 V1.1", "2085 B1", "2085 B2",
  729. "2085 V2.3"};
  730. static int
  731. isac_init(struct isac_hw *isac)
  732. {
  733. u8 val;
  734. int err = 0;
  735. if (!isac->dch.l1) {
  736. err = create_l1(&isac->dch, isac_l1cmd);
  737. if (err)
  738. return err;
  739. }
  740. isac->mon_tx = NULL;
  741. isac->mon_rx = NULL;
  742. isac->dch.timer.function = (void *) dbusy_timer_handler;
  743. isac->dch.timer.data = (long)isac;
  744. init_timer(&isac->dch.timer);
  745. isac->mocr = 0xaa;
  746. if (isac->type & IPAC_TYPE_ISACX) {
  747. /* Disable all IRQ */
  748. WriteISAC(isac, ISACX_MASK, 0xff);
  749. val = ReadISAC(isac, ISACX_STARD);
  750. pr_debug("%s: ISACX STARD %x\n", isac->name, val);
  751. val = ReadISAC(isac, ISACX_ISTAD);
  752. pr_debug("%s: ISACX ISTAD %x\n", isac->name, val);
  753. val = ReadISAC(isac, ISACX_ISTA);
  754. pr_debug("%s: ISACX ISTA %x\n", isac->name, val);
  755. /* clear LDD */
  756. WriteISAC(isac, ISACX_TR_CONF0, 0x00);
  757. /* enable transmitter */
  758. WriteISAC(isac, ISACX_TR_CONF2, 0x00);
  759. /* transparent mode 0, RAC, stop/go */
  760. WriteISAC(isac, ISACX_MODED, 0xc9);
  761. /* all HDLC IRQ unmasked */
  762. val = ReadISAC(isac, ISACX_ID);
  763. if (isac->dch.debug & DEBUG_HW)
  764. pr_notice("%s: ISACX Design ID %x\n",
  765. isac->name, val & 0x3f);
  766. val = ReadISAC(isac, ISACX_CIR0);
  767. pr_debug("%s: ISACX CIR0 %02X\n", isac->name, val);
  768. isac->state = val >> 4;
  769. isac_ph_state_change(isac);
  770. ph_command(isac, ISAC_CMD_RS);
  771. WriteISAC(isac, ISACX_MASK, IPACX__ON);
  772. WriteISAC(isac, ISACX_MASKD, 0x00);
  773. } else { /* old isac */
  774. WriteISAC(isac, ISAC_MASK, 0xff);
  775. val = ReadISAC(isac, ISAC_STAR);
  776. pr_debug("%s: ISAC STAR %x\n", isac->name, val);
  777. val = ReadISAC(isac, ISAC_MODE);
  778. pr_debug("%s: ISAC MODE %x\n", isac->name, val);
  779. val = ReadISAC(isac, ISAC_ADF2);
  780. pr_debug("%s: ISAC ADF2 %x\n", isac->name, val);
  781. val = ReadISAC(isac, ISAC_ISTA);
  782. pr_debug("%s: ISAC ISTA %x\n", isac->name, val);
  783. if (val & 0x01) {
  784. val = ReadISAC(isac, ISAC_EXIR);
  785. pr_debug("%s: ISAC EXIR %x\n", isac->name, val);
  786. }
  787. val = ReadISAC(isac, ISAC_RBCH);
  788. if (isac->dch.debug & DEBUG_HW)
  789. pr_notice("%s: ISAC version (%x): %s\n", isac->name,
  790. val, ISACVer[(val >> 5) & 3]);
  791. isac->type |= ((val >> 5) & 3);
  792. if (!isac->adf2)
  793. isac->adf2 = 0x80;
  794. if (!(isac->adf2 & 0x80)) { /* only IOM 2 Mode */
  795. pr_info("%s: only support IOM2 mode but adf2=%02x\n",
  796. isac->name, isac->adf2);
  797. isac_release(isac);
  798. return -EINVAL;
  799. }
  800. WriteISAC(isac, ISAC_ADF2, isac->adf2);
  801. WriteISAC(isac, ISAC_SQXR, 0x2f);
  802. WriteISAC(isac, ISAC_SPCR, 0x00);
  803. WriteISAC(isac, ISAC_STCR, 0x70);
  804. WriteISAC(isac, ISAC_MODE, 0xc9);
  805. WriteISAC(isac, ISAC_TIMR, 0x00);
  806. WriteISAC(isac, ISAC_ADF1, 0x00);
  807. val = ReadISAC(isac, ISAC_CIR0);
  808. pr_debug("%s: ISAC CIR0 %x\n", isac->name, val);
  809. isac->state = (val >> 2) & 0xf;
  810. isac_ph_state_change(isac);
  811. ph_command(isac, ISAC_CMD_RS);
  812. WriteISAC(isac, ISAC_MASK, 0);
  813. }
  814. return err;
  815. }
  816. int
  817. mISDNisac_init(struct isac_hw *isac, void *hw)
  818. {
  819. mISDN_initdchannel(&isac->dch, MAX_DFRAME_LEN_L1, isac_ph_state_bh);
  820. isac->dch.hw = hw;
  821. isac->dch.dev.D.send = isac_l1hw;
  822. isac->init = isac_init;
  823. isac->release = isac_release;
  824. isac->ctrl = isac_ctrl;
  825. isac->open = open_dchannel;
  826. isac->dch.dev.Dprotocols = (1 << ISDN_P_TE_S0);
  827. isac->dch.dev.nrbchan = 2;
  828. return 0;
  829. }
  830. EXPORT_SYMBOL(mISDNisac_init);
  831. static void
  832. waitforCEC(struct hscx_hw *hx)
  833. {
  834. u8 starb, to = 50;
  835. while (to) {
  836. starb = ReadHSCX(hx, IPAC_STARB);
  837. if (!(starb & 0x04))
  838. break;
  839. udelay(1);
  840. to--;
  841. }
  842. if (to < 50)
  843. pr_debug("%s: B%1d CEC %d us\n", hx->ip->name, hx->bch.nr,
  844. 50 - to);
  845. if (!to)
  846. pr_info("%s: B%1d CEC timeout\n", hx->ip->name, hx->bch.nr);
  847. }
  848. static void
  849. waitforXFW(struct hscx_hw *hx)
  850. {
  851. u8 starb, to = 50;
  852. while (to) {
  853. starb = ReadHSCX(hx, IPAC_STARB);
  854. if ((starb & 0x44) == 0x40)
  855. break;
  856. udelay(1);
  857. to--;
  858. }
  859. if (to < 50)
  860. pr_debug("%s: B%1d XFW %d us\n", hx->ip->name, hx->bch.nr,
  861. 50 - to);
  862. if (!to)
  863. pr_info("%s: B%1d XFW timeout\n", hx->ip->name, hx->bch.nr);
  864. }
  865. static void
  866. hscx_cmdr(struct hscx_hw *hx, u8 cmd)
  867. {
  868. if (hx->ip->type & IPAC_TYPE_IPACX)
  869. WriteHSCX(hx, IPACX_CMDRB, cmd);
  870. else {
  871. waitforCEC(hx);
  872. WriteHSCX(hx, IPAC_CMDRB, cmd);
  873. }
  874. }
  875. static void
  876. hscx_empty_fifo(struct hscx_hw *hscx, u8 count)
  877. {
  878. u8 *p;
  879. pr_debug("%s: B%1d %d\n", hscx->ip->name, hscx->bch.nr, count);
  880. if (!hscx->bch.rx_skb) {
  881. hscx->bch.rx_skb = mI_alloc_skb(hscx->bch.maxlen, GFP_ATOMIC);
  882. if (!hscx->bch.rx_skb) {
  883. pr_info("%s: B receive out of memory\n",
  884. hscx->ip->name);
  885. hscx_cmdr(hscx, 0x80); /* RMC */
  886. return;
  887. }
  888. }
  889. if ((hscx->bch.rx_skb->len + count) > hscx->bch.maxlen) {
  890. pr_debug("%s: overrun %d\n", hscx->ip->name,
  891. hscx->bch.rx_skb->len + count);
  892. skb_trim(hscx->bch.rx_skb, 0);
  893. hscx_cmdr(hscx, 0x80); /* RMC */
  894. return;
  895. }
  896. p = skb_put(hscx->bch.rx_skb, count);
  897. if (hscx->ip->type & IPAC_TYPE_IPACX)
  898. hscx->ip->read_fifo(hscx->ip->hw,
  899. hscx->off + IPACX_RFIFOB, p, count);
  900. else
  901. hscx->ip->read_fifo(hscx->ip->hw,
  902. hscx->off, p, count);
  903. hscx_cmdr(hscx, 0x80); /* RMC */
  904. if (hscx->bch.debug & DEBUG_HW_BFIFO) {
  905. snprintf(hscx->log, 64, "B%1d-recv %s %d ",
  906. hscx->bch.nr, hscx->ip->name, count);
  907. print_hex_dump_bytes(hscx->log, DUMP_PREFIX_OFFSET, p, count);
  908. }
  909. }
  910. static void
  911. hscx_fill_fifo(struct hscx_hw *hscx)
  912. {
  913. int count, more;
  914. u8 *p;
  915. if (!hscx->bch.tx_skb)
  916. return;
  917. count = hscx->bch.tx_skb->len - hscx->bch.tx_idx;
  918. if (count <= 0)
  919. return;
  920. p = hscx->bch.tx_skb->data + hscx->bch.tx_idx;
  921. more = test_bit(FLG_TRANSPARENT, &hscx->bch.Flags) ? 1 : 0;
  922. if (count > hscx->fifo_size) {
  923. count = hscx->fifo_size;
  924. more = 1;
  925. }
  926. pr_debug("%s: B%1d %d/%d/%d\n", hscx->ip->name, hscx->bch.nr, count,
  927. hscx->bch.tx_idx, hscx->bch.tx_skb->len);
  928. hscx->bch.tx_idx += count;
  929. if (hscx->ip->type & IPAC_TYPE_IPACX)
  930. hscx->ip->write_fifo(hscx->ip->hw,
  931. hscx->off + IPACX_XFIFOB, p, count);
  932. else {
  933. waitforXFW(hscx);
  934. hscx->ip->write_fifo(hscx->ip->hw,
  935. hscx->off, p, count);
  936. }
  937. hscx_cmdr(hscx, more ? 0x08 : 0x0a);
  938. if (hscx->bch.debug & DEBUG_HW_BFIFO) {
  939. snprintf(hscx->log, 64, "B%1d-send %s %d ",
  940. hscx->bch.nr, hscx->ip->name, count);
  941. print_hex_dump_bytes(hscx->log, DUMP_PREFIX_OFFSET, p, count);
  942. }
  943. }
  944. static void
  945. hscx_xpr(struct hscx_hw *hx)
  946. {
  947. if (hx->bch.tx_skb && hx->bch.tx_idx < hx->bch.tx_skb->len)
  948. hscx_fill_fifo(hx);
  949. else {
  950. if (hx->bch.tx_skb) {
  951. /* send confirm, on trans, free on hdlc. */
  952. if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags))
  953. confirm_Bsend(&hx->bch);
  954. dev_kfree_skb(hx->bch.tx_skb);
  955. }
  956. if (get_next_bframe(&hx->bch))
  957. hscx_fill_fifo(hx);
  958. }
  959. }
  960. static void
  961. ipac_rme(struct hscx_hw *hx)
  962. {
  963. int count;
  964. u8 rstab;
  965. if (hx->ip->type & IPAC_TYPE_IPACX)
  966. rstab = ReadHSCX(hx, IPACX_RSTAB);
  967. else
  968. rstab = ReadHSCX(hx, IPAC_RSTAB);
  969. pr_debug("%s: B%1d RSTAB %02x\n", hx->ip->name, hx->bch.nr, rstab);
  970. if ((rstab & 0xf0) != 0xa0) {
  971. /* !(VFR && !RDO && CRC && !RAB) */
  972. if (!(rstab & 0x80)) {
  973. if (hx->bch.debug & DEBUG_HW_BCHANNEL)
  974. pr_notice("%s: B%1d invalid frame\n",
  975. hx->ip->name, hx->bch.nr);
  976. }
  977. if (rstab & 0x40) {
  978. if (hx->bch.debug & DEBUG_HW_BCHANNEL)
  979. pr_notice("%s: B%1d RDO proto=%x\n",
  980. hx->ip->name, hx->bch.nr,
  981. hx->bch.state);
  982. }
  983. if (!(rstab & 0x20)) {
  984. if (hx->bch.debug & DEBUG_HW_BCHANNEL)
  985. pr_notice("%s: B%1d CRC error\n",
  986. hx->ip->name, hx->bch.nr);
  987. }
  988. hscx_cmdr(hx, 0x80); /* Do RMC */
  989. return;
  990. }
  991. if (hx->ip->type & IPAC_TYPE_IPACX)
  992. count = ReadHSCX(hx, IPACX_RBCLB);
  993. else
  994. count = ReadHSCX(hx, IPAC_RBCLB);
  995. count &= (hx->fifo_size - 1);
  996. if (count == 0)
  997. count = hx->fifo_size;
  998. hscx_empty_fifo(hx, count);
  999. if (!hx->bch.rx_skb)
  1000. return;
  1001. if (hx->bch.rx_skb->len < 2) {
  1002. pr_debug("%s: B%1d frame to short %d\n",
  1003. hx->ip->name, hx->bch.nr, hx->bch.rx_skb->len);
  1004. skb_trim(hx->bch.rx_skb, 0);
  1005. } else {
  1006. skb_trim(hx->bch.rx_skb, hx->bch.rx_skb->len - 1);
  1007. recv_Bchannel(&hx->bch, 0);
  1008. }
  1009. }
  1010. static void
  1011. ipac_irq(struct hscx_hw *hx, u8 ista)
  1012. {
  1013. u8 istab, m, exirb = 0;
  1014. if (hx->ip->type & IPAC_TYPE_IPACX)
  1015. istab = ReadHSCX(hx, IPACX_ISTAB);
  1016. else if (hx->ip->type & IPAC_TYPE_IPAC) {
  1017. istab = ReadHSCX(hx, IPAC_ISTAB);
  1018. m = (hx->bch.nr & 1) ? IPAC__EXA : IPAC__EXB;
  1019. if (m & ista) {
  1020. exirb = ReadHSCX(hx, IPAC_EXIRB);
  1021. pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name,
  1022. hx->bch.nr, exirb);
  1023. }
  1024. } else if (hx->bch.nr & 2) { /* HSCX B */
  1025. if (ista & (HSCX__EXA | HSCX__ICA))
  1026. ipac_irq(&hx->ip->hscx[0], ista);
  1027. if (ista & HSCX__EXB) {
  1028. exirb = ReadHSCX(hx, IPAC_EXIRB);
  1029. pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name,
  1030. hx->bch.nr, exirb);
  1031. }
  1032. istab = ista & 0xF8;
  1033. } else { /* HSCX A */
  1034. istab = ReadHSCX(hx, IPAC_ISTAB);
  1035. if (ista & HSCX__EXA) {
  1036. exirb = ReadHSCX(hx, IPAC_EXIRB);
  1037. pr_debug("%s: B%1d EXIRB %02x\n", hx->ip->name,
  1038. hx->bch.nr, exirb);
  1039. }
  1040. istab = istab & 0xF8;
  1041. }
  1042. if (exirb & IPAC_B_XDU)
  1043. istab |= IPACX_B_XDU;
  1044. if (exirb & IPAC_B_RFO)
  1045. istab |= IPACX_B_RFO;
  1046. pr_debug("%s: B%1d ISTAB %02x\n", hx->ip->name, hx->bch.nr, istab);
  1047. if (!test_bit(FLG_ACTIVE, &hx->bch.Flags))
  1048. return;
  1049. if (istab & IPACX_B_RME)
  1050. ipac_rme(hx);
  1051. if (istab & IPACX_B_RPF) {
  1052. hscx_empty_fifo(hx, hx->fifo_size);
  1053. if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags)) {
  1054. /* receive transparent audio data */
  1055. if (hx->bch.rx_skb)
  1056. recv_Bchannel(&hx->bch, 0);
  1057. }
  1058. }
  1059. if (istab & IPACX_B_RFO) {
  1060. pr_debug("%s: B%1d RFO error\n", hx->ip->name, hx->bch.nr);
  1061. hscx_cmdr(hx, 0x40); /* RRES */
  1062. }
  1063. if (istab & IPACX_B_XPR)
  1064. hscx_xpr(hx);
  1065. if (istab & IPACX_B_XDU) {
  1066. if (test_bit(FLG_TRANSPARENT, &hx->bch.Flags)) {
  1067. hscx_fill_fifo(hx);
  1068. return;
  1069. }
  1070. pr_debug("%s: B%1d XDU error at len %d\n", hx->ip->name,
  1071. hx->bch.nr, hx->bch.tx_idx);
  1072. hx->bch.tx_idx = 0;
  1073. hscx_cmdr(hx, 0x01); /* XRES */
  1074. }
  1075. }
  1076. irqreturn_t
  1077. mISDNipac_irq(struct ipac_hw *ipac, int maxloop)
  1078. {
  1079. int cnt = maxloop + 1;
  1080. u8 ista, istad;
  1081. struct isac_hw *isac = &ipac->isac;
  1082. if (ipac->type & IPAC_TYPE_IPACX) {
  1083. ista = ReadIPAC(ipac, ISACX_ISTA);
  1084. while (ista && --cnt) {
  1085. pr_debug("%s: ISTA %02x\n", ipac->name, ista);
  1086. if (ista & IPACX__ICA)
  1087. ipac_irq(&ipac->hscx[0], ista);
  1088. if (ista & IPACX__ICB)
  1089. ipac_irq(&ipac->hscx[1], ista);
  1090. if (ista & (ISACX__ICD | ISACX__CIC))
  1091. mISDNisac_irq(&ipac->isac, ista);
  1092. ista = ReadIPAC(ipac, ISACX_ISTA);
  1093. }
  1094. } else if (ipac->type & IPAC_TYPE_IPAC) {
  1095. ista = ReadIPAC(ipac, IPAC_ISTA);
  1096. while (ista && --cnt) {
  1097. pr_debug("%s: ISTA %02x\n", ipac->name, ista);
  1098. if (ista & (IPAC__ICD | IPAC__EXD)) {
  1099. istad = ReadISAC(isac, ISAC_ISTA);
  1100. pr_debug("%s: ISTAD %02x\n", ipac->name, istad);
  1101. if (istad & IPAC_D_TIN2)
  1102. pr_debug("%s TIN2 irq\n", ipac->name);
  1103. if (ista & IPAC__EXD)
  1104. istad |= 1; /* ISAC EXI */
  1105. mISDNisac_irq(isac, istad);
  1106. }
  1107. if (ista & (IPAC__ICA | IPAC__EXA))
  1108. ipac_irq(&ipac->hscx[0], ista);
  1109. if (ista & (IPAC__ICB | IPAC__EXB))
  1110. ipac_irq(&ipac->hscx[1], ista);
  1111. ista = ReadIPAC(ipac, IPAC_ISTA);
  1112. }
  1113. } else if (ipac->type & IPAC_TYPE_HSCX) {
  1114. while (--cnt) {
  1115. ista = ReadIPAC(ipac, IPAC_ISTAB + ipac->hscx[1].off);
  1116. pr_debug("%s: B2 ISTA %02x\n", ipac->name, ista);
  1117. if (ista)
  1118. ipac_irq(&ipac->hscx[1], ista);
  1119. istad = ReadISAC(isac, ISAC_ISTA);
  1120. pr_debug("%s: ISTAD %02x\n", ipac->name, istad);
  1121. if (istad)
  1122. mISDNisac_irq(isac, istad);
  1123. if (0 == (ista | istad))
  1124. break;
  1125. }
  1126. }
  1127. if (cnt > maxloop) /* only for ISAC/HSCX without PCI IRQ test */
  1128. return IRQ_NONE;
  1129. if (cnt < maxloop)
  1130. pr_debug("%s: %d irqloops cpu%d\n", ipac->name,
  1131. maxloop - cnt, smp_processor_id());
  1132. if (maxloop && !cnt)
  1133. pr_notice("%s: %d IRQ LOOP cpu%d\n", ipac->name,
  1134. maxloop, smp_processor_id());
  1135. return IRQ_HANDLED;
  1136. }
  1137. EXPORT_SYMBOL(mISDNipac_irq);
  1138. static int
  1139. hscx_mode(struct hscx_hw *hscx, u32 bprotocol)
  1140. {
  1141. pr_debug("%s: HSCX %c protocol %x-->%x ch %d\n", hscx->ip->name,
  1142. '@' + hscx->bch.nr, hscx->bch.state, bprotocol, hscx->bch.nr);
  1143. if (hscx->ip->type & IPAC_TYPE_IPACX) {
  1144. if (hscx->bch.nr & 1) { /* B1 and ICA */
  1145. WriteIPAC(hscx->ip, ISACX_BCHA_TSDP_BC1, 0x80);
  1146. WriteIPAC(hscx->ip, ISACX_BCHA_CR, 0x88);
  1147. } else { /* B2 and ICB */
  1148. WriteIPAC(hscx->ip, ISACX_BCHB_TSDP_BC1, 0x81);
  1149. WriteIPAC(hscx->ip, ISACX_BCHB_CR, 0x88);
  1150. }
  1151. switch (bprotocol) {
  1152. case ISDN_P_NONE: /* init */
  1153. WriteHSCX(hscx, IPACX_MODEB, 0xC0); /* rec off */
  1154. WriteHSCX(hscx, IPACX_EXMB, 0x30); /* std adj. */
  1155. WriteHSCX(hscx, IPACX_MASKB, 0xFF); /* ints off */
  1156. hscx_cmdr(hscx, 0x41);
  1157. test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags);
  1158. test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1159. break;
  1160. case ISDN_P_B_RAW:
  1161. WriteHSCX(hscx, IPACX_MODEB, 0x88); /* ex trans */
  1162. WriteHSCX(hscx, IPACX_EXMB, 0x00); /* trans */
  1163. hscx_cmdr(hscx, 0x41);
  1164. WriteHSCX(hscx, IPACX_MASKB, IPACX_B_ON);
  1165. test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1166. break;
  1167. case ISDN_P_B_HDLC:
  1168. WriteHSCX(hscx, IPACX_MODEB, 0xC0); /* trans */
  1169. WriteHSCX(hscx, IPACX_EXMB, 0x00); /* hdlc,crc */
  1170. hscx_cmdr(hscx, 0x41);
  1171. WriteHSCX(hscx, IPACX_MASKB, IPACX_B_ON);
  1172. test_and_set_bit(FLG_HDLC, &hscx->bch.Flags);
  1173. break;
  1174. default:
  1175. pr_info("%s: protocol not known %x\n", hscx->ip->name,
  1176. bprotocol);
  1177. return -ENOPROTOOPT;
  1178. }
  1179. } else if (hscx->ip->type & IPAC_TYPE_IPAC) { /* IPAC */
  1180. WriteHSCX(hscx, IPAC_CCR1, 0x82);
  1181. WriteHSCX(hscx, IPAC_CCR2, 0x30);
  1182. WriteHSCX(hscx, IPAC_XCCR, 0x07);
  1183. WriteHSCX(hscx, IPAC_RCCR, 0x07);
  1184. WriteHSCX(hscx, IPAC_TSAX, hscx->slot);
  1185. WriteHSCX(hscx, IPAC_TSAR, hscx->slot);
  1186. switch (bprotocol) {
  1187. case ISDN_P_NONE:
  1188. WriteHSCX(hscx, IPAC_TSAX, 0x1F);
  1189. WriteHSCX(hscx, IPAC_TSAR, 0x1F);
  1190. WriteHSCX(hscx, IPAC_MODEB, 0x84);
  1191. WriteHSCX(hscx, IPAC_CCR1, 0x82);
  1192. WriteHSCX(hscx, IPAC_MASKB, 0xFF); /* ints off */
  1193. test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags);
  1194. test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1195. break;
  1196. case ISDN_P_B_RAW:
  1197. WriteHSCX(hscx, IPAC_MODEB, 0xe4); /* ex trans */
  1198. WriteHSCX(hscx, IPAC_CCR1, 0x82);
  1199. hscx_cmdr(hscx, 0x41);
  1200. WriteHSCX(hscx, IPAC_MASKB, 0);
  1201. test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1202. break;
  1203. case ISDN_P_B_HDLC:
  1204. WriteHSCX(hscx, IPAC_MODEB, 0x8c);
  1205. WriteHSCX(hscx, IPAC_CCR1, 0x8a);
  1206. hscx_cmdr(hscx, 0x41);
  1207. WriteHSCX(hscx, IPAC_MASKB, 0);
  1208. test_and_set_bit(FLG_HDLC, &hscx->bch.Flags);
  1209. break;
  1210. default:
  1211. pr_info("%s: protocol not known %x\n", hscx->ip->name,
  1212. bprotocol);
  1213. return -ENOPROTOOPT;
  1214. }
  1215. } else if (hscx->ip->type & IPAC_TYPE_HSCX) { /* HSCX */
  1216. WriteHSCX(hscx, IPAC_CCR1, 0x85);
  1217. WriteHSCX(hscx, IPAC_CCR2, 0x30);
  1218. WriteHSCX(hscx, IPAC_XCCR, 0x07);
  1219. WriteHSCX(hscx, IPAC_RCCR, 0x07);
  1220. WriteHSCX(hscx, IPAC_TSAX, hscx->slot);
  1221. WriteHSCX(hscx, IPAC_TSAR, hscx->slot);
  1222. switch (bprotocol) {
  1223. case ISDN_P_NONE:
  1224. WriteHSCX(hscx, IPAC_TSAX, 0x1F);
  1225. WriteHSCX(hscx, IPAC_TSAR, 0x1F);
  1226. WriteHSCX(hscx, IPAC_MODEB, 0x84);
  1227. WriteHSCX(hscx, IPAC_CCR1, 0x85);
  1228. WriteHSCX(hscx, IPAC_MASKB, 0xFF); /* ints off */
  1229. test_and_clear_bit(FLG_HDLC, &hscx->bch.Flags);
  1230. test_and_clear_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1231. break;
  1232. case ISDN_P_B_RAW:
  1233. WriteHSCX(hscx, IPAC_MODEB, 0xe4); /* ex trans */
  1234. WriteHSCX(hscx, IPAC_CCR1, 0x85);
  1235. hscx_cmdr(hscx, 0x41);
  1236. WriteHSCX(hscx, IPAC_MASKB, 0);
  1237. test_and_set_bit(FLG_TRANSPARENT, &hscx->bch.Flags);
  1238. break;
  1239. case ISDN_P_B_HDLC:
  1240. WriteHSCX(hscx, IPAC_MODEB, 0x8c);
  1241. WriteHSCX(hscx, IPAC_CCR1, 0x8d);
  1242. hscx_cmdr(hscx, 0x41);
  1243. WriteHSCX(hscx, IPAC_MASKB, 0);
  1244. test_and_set_bit(FLG_HDLC, &hscx->bch.Flags);
  1245. break;
  1246. default:
  1247. pr_info("%s: protocol not known %x\n", hscx->ip->name,
  1248. bprotocol);
  1249. return -ENOPROTOOPT;
  1250. }
  1251. } else
  1252. return -EINVAL;
  1253. hscx->bch.state = bprotocol;
  1254. return 0;
  1255. }
  1256. static int
  1257. hscx_l2l1(struct mISDNchannel *ch, struct sk_buff *skb)
  1258. {
  1259. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  1260. struct hscx_hw *hx = container_of(bch, struct hscx_hw, bch);
  1261. int ret = -EINVAL;
  1262. struct mISDNhead *hh = mISDN_HEAD_P(skb);
  1263. u32 id;
  1264. u_long flags;
  1265. switch (hh->prim) {
  1266. case PH_DATA_REQ:
  1267. spin_lock_irqsave(hx->ip->hwlock, flags);
  1268. ret = bchannel_senddata(bch, skb);
  1269. if (ret > 0) { /* direct TX */
  1270. id = hh->id; /* skb can be freed */
  1271. ret = 0;
  1272. hscx_fill_fifo(hx);
  1273. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1274. if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
  1275. queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
  1276. } else
  1277. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1278. return ret;
  1279. case PH_ACTIVATE_REQ:
  1280. spin_lock_irqsave(hx->ip->hwlock, flags);
  1281. if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
  1282. ret = hscx_mode(hx, ch->protocol);
  1283. else
  1284. ret = 0;
  1285. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1286. if (!ret)
  1287. _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
  1288. NULL, GFP_KERNEL);
  1289. break;
  1290. case PH_DEACTIVATE_REQ:
  1291. spin_lock_irqsave(hx->ip->hwlock, flags);
  1292. mISDN_clear_bchannel(bch);
  1293. hscx_mode(hx, ISDN_P_NONE);
  1294. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1295. _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
  1296. NULL, GFP_KERNEL);
  1297. ret = 0;
  1298. break;
  1299. default:
  1300. pr_info("%s: %s unknown prim(%x,%x)\n",
  1301. hx->ip->name, __func__, hh->prim, hh->id);
  1302. ret = -EINVAL;
  1303. }
  1304. if (!ret)
  1305. dev_kfree_skb(skb);
  1306. return ret;
  1307. }
  1308. static int
  1309. channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
  1310. {
  1311. int ret = 0;
  1312. switch (cq->op) {
  1313. case MISDN_CTRL_GETOP:
  1314. cq->op = 0;
  1315. break;
  1316. /* Nothing implemented yet */
  1317. case MISDN_CTRL_FILL_EMPTY:
  1318. default:
  1319. pr_info("%s: unknown Op %x\n", __func__, cq->op);
  1320. ret = -EINVAL;
  1321. break;
  1322. }
  1323. return ret;
  1324. }
  1325. static int
  1326. hscx_bctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  1327. {
  1328. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  1329. struct hscx_hw *hx = container_of(bch, struct hscx_hw, bch);
  1330. int ret = -EINVAL;
  1331. u_long flags;
  1332. pr_debug("%s: %s cmd:%x %p\n", hx->ip->name, __func__, cmd, arg);
  1333. switch (cmd) {
  1334. case CLOSE_CHANNEL:
  1335. test_and_clear_bit(FLG_OPEN, &bch->Flags);
  1336. if (test_bit(FLG_ACTIVE, &bch->Flags)) {
  1337. spin_lock_irqsave(hx->ip->hwlock, flags);
  1338. mISDN_freebchannel(bch);
  1339. hscx_mode(hx, ISDN_P_NONE);
  1340. spin_unlock_irqrestore(hx->ip->hwlock, flags);
  1341. } else {
  1342. skb_queue_purge(&bch->rqueue);
  1343. bch->rcount = 0;
  1344. }
  1345. ch->protocol = ISDN_P_NONE;
  1346. ch->peer = NULL;
  1347. module_put(hx->ip->owner);
  1348. ret = 0;
  1349. break;
  1350. case CONTROL_CHANNEL:
  1351. ret = channel_bctrl(bch, arg);
  1352. break;
  1353. default:
  1354. pr_info("%s: %s unknown prim(%x)\n",
  1355. hx->ip->name, __func__, cmd);
  1356. }
  1357. return ret;
  1358. }
  1359. static void
  1360. free_ipac(struct ipac_hw *ipac)
  1361. {
  1362. isac_release(&ipac->isac);
  1363. }
  1364. static const char *HSCXVer[] =
  1365. {"A1", "?1", "A2", "?3", "A3", "V2.1", "?6", "?7",
  1366. "?8", "?9", "?10", "?11", "?12", "?13", "?14", "???"};
  1367. static void
  1368. hscx_init(struct hscx_hw *hx)
  1369. {
  1370. u8 val;
  1371. WriteHSCX(hx, IPAC_RAH2, 0xFF);
  1372. WriteHSCX(hx, IPAC_XBCH, 0x00);
  1373. WriteHSCX(hx, IPAC_RLCR, 0x00);
  1374. if (hx->ip->type & IPAC_TYPE_HSCX) {
  1375. WriteHSCX(hx, IPAC_CCR1, 0x85);
  1376. val = ReadHSCX(hx, HSCX_VSTR);
  1377. pr_debug("%s: HSCX VSTR %02x\n", hx->ip->name, val);
  1378. if (hx->bch.debug & DEBUG_HW)
  1379. pr_notice("%s: HSCX version %s\n", hx->ip->name,
  1380. HSCXVer[val & 0x0f]);
  1381. } else
  1382. WriteHSCX(hx, IPAC_CCR1, 0x82);
  1383. WriteHSCX(hx, IPAC_CCR2, 0x30);
  1384. WriteHSCX(hx, IPAC_XCCR, 0x07);
  1385. WriteHSCX(hx, IPAC_RCCR, 0x07);
  1386. }
  1387. static int
  1388. ipac_init(struct ipac_hw *ipac)
  1389. {
  1390. u8 val;
  1391. if (ipac->type & IPAC_TYPE_HSCX) {
  1392. hscx_init(&ipac->hscx[0]);
  1393. hscx_init(&ipac->hscx[1]);
  1394. val = ReadIPAC(ipac, IPAC_ID);
  1395. } else if (ipac->type & IPAC_TYPE_IPAC) {
  1396. hscx_init(&ipac->hscx[0]);
  1397. hscx_init(&ipac->hscx[1]);
  1398. WriteIPAC(ipac, IPAC_MASK, IPAC__ON);
  1399. val = ReadIPAC(ipac, IPAC_CONF);
  1400. /* conf is default 0, but can be overwritten by card setup */
  1401. pr_debug("%s: IPAC CONF %02x/%02x\n", ipac->name,
  1402. val, ipac->conf);
  1403. WriteIPAC(ipac, IPAC_CONF, ipac->conf);
  1404. val = ReadIPAC(ipac, IPAC_ID);
  1405. if (ipac->hscx[0].bch.debug & DEBUG_HW)
  1406. pr_notice("%s: IPAC Design ID %02x\n", ipac->name, val);
  1407. }
  1408. /* nothing special for IPACX to do here */
  1409. return isac_init(&ipac->isac);
  1410. }
  1411. static int
  1412. open_bchannel(struct ipac_hw *ipac, struct channel_req *rq)
  1413. {
  1414. struct bchannel *bch;
  1415. if (rq->adr.channel == 0 || rq->adr.channel > 2)
  1416. return -EINVAL;
  1417. if (rq->protocol == ISDN_P_NONE)
  1418. return -EINVAL;
  1419. bch = &ipac->hscx[rq->adr.channel - 1].bch;
  1420. if (test_and_set_bit(FLG_OPEN, &bch->Flags))
  1421. return -EBUSY; /* b-channel can be only open once */
  1422. test_and_clear_bit(FLG_FILLEMPTY, &bch->Flags);
  1423. bch->ch.protocol = rq->protocol;
  1424. rq->ch = &bch->ch;
  1425. return 0;
  1426. }
  1427. static int
  1428. channel_ctrl(struct ipac_hw *ipac, struct mISDN_ctrl_req *cq)
  1429. {
  1430. int ret = 0;
  1431. switch (cq->op) {
  1432. case MISDN_CTRL_GETOP:
  1433. cq->op = MISDN_CTRL_LOOP;
  1434. break;
  1435. case MISDN_CTRL_LOOP:
  1436. /* cq->channel: 0 disable, 1 B1 loop 2 B2 loop, 3 both */
  1437. if (cq->channel < 0 || cq->channel > 3) {
  1438. ret = -EINVAL;
  1439. break;
  1440. }
  1441. ret = ipac->ctrl(ipac, HW_TESTLOOP, cq->channel);
  1442. break;
  1443. default:
  1444. pr_info("%s: unknown CTRL OP %x\n", ipac->name, cq->op);
  1445. ret = -EINVAL;
  1446. break;
  1447. }
  1448. return ret;
  1449. }
  1450. static int
  1451. ipac_dctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  1452. {
  1453. struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
  1454. struct dchannel *dch = container_of(dev, struct dchannel, dev);
  1455. struct isac_hw *isac = container_of(dch, struct isac_hw, dch);
  1456. struct ipac_hw *ipac = container_of(isac, struct ipac_hw, isac);
  1457. struct channel_req *rq;
  1458. int err = 0;
  1459. pr_debug("%s: DCTRL: %x %p\n", ipac->name, cmd, arg);
  1460. switch (cmd) {
  1461. case OPEN_CHANNEL:
  1462. rq = arg;
  1463. if (rq->protocol == ISDN_P_TE_S0)
  1464. err = open_dchannel(isac, rq);
  1465. else
  1466. err = open_bchannel(ipac, rq);
  1467. if (err)
  1468. break;
  1469. if (!try_module_get(ipac->owner))
  1470. pr_info("%s: cannot get module\n", ipac->name);
  1471. break;
  1472. case CLOSE_CHANNEL:
  1473. pr_debug("%s: dev(%d) close from %p\n", ipac->name,
  1474. dch->dev.id, __builtin_return_address(0));
  1475. module_put(ipac->owner);
  1476. break;
  1477. case CONTROL_CHANNEL:
  1478. err = channel_ctrl(ipac, arg);
  1479. break;
  1480. default:
  1481. pr_debug("%s: unknown DCTRL command %x\n", ipac->name, cmd);
  1482. return -EINVAL;
  1483. }
  1484. return err;
  1485. }
  1486. u32
  1487. mISDNipac_init(struct ipac_hw *ipac, void *hw)
  1488. {
  1489. u32 ret;
  1490. u8 i;
  1491. ipac->hw = hw;
  1492. if (ipac->isac.dch.debug & DEBUG_HW)
  1493. pr_notice("%s: ipac type %x\n", ipac->name, ipac->type);
  1494. if (ipac->type & IPAC_TYPE_HSCX) {
  1495. ipac->isac.type = IPAC_TYPE_ISAC;
  1496. ipac->hscx[0].off = 0;
  1497. ipac->hscx[1].off = 0x40;
  1498. ipac->hscx[0].fifo_size = 32;
  1499. ipac->hscx[1].fifo_size = 32;
  1500. } else if (ipac->type & IPAC_TYPE_IPAC) {
  1501. ipac->isac.type = IPAC_TYPE_IPAC | IPAC_TYPE_ISAC;
  1502. ipac->hscx[0].off = 0;
  1503. ipac->hscx[1].off = 0x40;
  1504. ipac->hscx[0].fifo_size = 64;
  1505. ipac->hscx[1].fifo_size = 64;
  1506. } else if (ipac->type & IPAC_TYPE_IPACX) {
  1507. ipac->isac.type = IPAC_TYPE_IPACX | IPAC_TYPE_ISACX;
  1508. ipac->hscx[0].off = IPACX_OFF_ICA;
  1509. ipac->hscx[1].off = IPACX_OFF_ICB;
  1510. ipac->hscx[0].fifo_size = 64;
  1511. ipac->hscx[1].fifo_size = 64;
  1512. } else
  1513. return 0;
  1514. mISDNisac_init(&ipac->isac, hw);
  1515. ipac->isac.dch.dev.D.ctrl = ipac_dctrl;
  1516. for (i = 0; i < 2; i++) {
  1517. ipac->hscx[i].bch.nr = i + 1;
  1518. set_channelmap(i + 1, ipac->isac.dch.dev.channelmap);
  1519. list_add(&ipac->hscx[i].bch.ch.list,
  1520. &ipac->isac.dch.dev.bchannels);
  1521. mISDN_initbchannel(&ipac->hscx[i].bch, MAX_DATA_MEM);
  1522. ipac->hscx[i].bch.ch.nr = i + 1;
  1523. ipac->hscx[i].bch.ch.send = &hscx_l2l1;
  1524. ipac->hscx[i].bch.ch.ctrl = hscx_bctrl;
  1525. ipac->hscx[i].bch.hw = hw;
  1526. ipac->hscx[i].ip = ipac;
  1527. /* default values for IOM time slots
  1528. * can be overwriten by card */
  1529. ipac->hscx[i].slot = (i == 0) ? 0x2f : 0x03;
  1530. }
  1531. ipac->init = ipac_init;
  1532. ipac->release = free_ipac;
  1533. ret = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
  1534. (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
  1535. return ret;
  1536. }
  1537. EXPORT_SYMBOL(mISDNipac_init);
  1538. static int __init
  1539. isac_mod_init(void)
  1540. {
  1541. pr_notice("mISDNipac module version %s\n", ISAC_REV);
  1542. return 0;
  1543. }
  1544. static void __exit
  1545. isac_mod_cleanup(void)
  1546. {
  1547. pr_notice("mISDNipac module unloaded\n");
  1548. }
  1549. module_init(isac_mod_init);
  1550. module_exit(isac_mod_cleanup);