sis-agp.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * SiS AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include <linux/delay.h>
  9. #include "agp.h"
  10. #define SIS_ATTBASE 0x90
  11. #define SIS_APSIZE 0x94
  12. #define SIS_TLBCNTRL 0x97
  13. #define SIS_TLBFLUSH 0x98
  14. #define PCI_DEVICE_ID_SI_662 0x0662
  15. #define PCI_DEVICE_ID_SI_671 0x0671
  16. static bool __devinitdata agp_sis_force_delay = 0;
  17. static int __devinitdata agp_sis_agp_spec = -1;
  18. static int sis_fetch_size(void)
  19. {
  20. u8 temp_size;
  21. int i;
  22. struct aper_size_info_8 *values;
  23. pci_read_config_byte(agp_bridge->dev, SIS_APSIZE, &temp_size);
  24. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  25. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  26. if ((temp_size == values[i].size_value) ||
  27. ((temp_size & ~(0x07)) ==
  28. (values[i].size_value & ~(0x07)))) {
  29. agp_bridge->previous_size =
  30. agp_bridge->current_size = (void *) (values + i);
  31. agp_bridge->aperture_size_idx = i;
  32. return values[i].size;
  33. }
  34. }
  35. return 0;
  36. }
  37. static void sis_tlbflush(struct agp_memory *mem)
  38. {
  39. pci_write_config_byte(agp_bridge->dev, SIS_TLBFLUSH, 0x02);
  40. }
  41. static int sis_configure(void)
  42. {
  43. u32 temp;
  44. struct aper_size_info_8 *current_size;
  45. current_size = A_SIZE_8(agp_bridge->current_size);
  46. pci_write_config_byte(agp_bridge->dev, SIS_TLBCNTRL, 0x05);
  47. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  48. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  49. pci_write_config_dword(agp_bridge->dev, SIS_ATTBASE,
  50. agp_bridge->gatt_bus_addr);
  51. pci_write_config_byte(agp_bridge->dev, SIS_APSIZE,
  52. current_size->size_value);
  53. return 0;
  54. }
  55. static void sis_cleanup(void)
  56. {
  57. struct aper_size_info_8 *previous_size;
  58. previous_size = A_SIZE_8(agp_bridge->previous_size);
  59. pci_write_config_byte(agp_bridge->dev, SIS_APSIZE,
  60. (previous_size->size_value & ~(0x03)));
  61. }
  62. static void sis_delayed_enable(struct agp_bridge_data *bridge, u32 mode)
  63. {
  64. struct pci_dev *device = NULL;
  65. u32 command;
  66. int rate;
  67. dev_info(&agp_bridge->dev->dev, "AGP %d.%d bridge\n",
  68. agp_bridge->major_version, agp_bridge->minor_version);
  69. pci_read_config_dword(agp_bridge->dev, agp_bridge->capndx + PCI_AGP_STATUS, &command);
  70. command = agp_collect_device_status(bridge, mode, command);
  71. command |= AGPSTAT_AGP_ENABLE;
  72. rate = (command & 0x7) << 2;
  73. for_each_pci_dev(device) {
  74. u8 agp = pci_find_capability(device, PCI_CAP_ID_AGP);
  75. if (!agp)
  76. continue;
  77. dev_info(&agp_bridge->dev->dev, "putting AGP V3 device at %s into %dx mode\n",
  78. pci_name(device), rate);
  79. pci_write_config_dword(device, agp + PCI_AGP_COMMAND, command);
  80. /*
  81. * Weird: on some sis chipsets any rate change in the target
  82. * command register triggers a 5ms screwup during which the master
  83. * cannot be configured
  84. */
  85. if (device->device == bridge->dev->device) {
  86. dev_info(&agp_bridge->dev->dev, "SiS delay workaround: giving bridge time to recover\n");
  87. msleep(10);
  88. }
  89. }
  90. }
  91. static const struct aper_size_info_8 sis_generic_sizes[7] =
  92. {
  93. {256, 65536, 6, 99},
  94. {128, 32768, 5, 83},
  95. {64, 16384, 4, 67},
  96. {32, 8192, 3, 51},
  97. {16, 4096, 2, 35},
  98. {8, 2048, 1, 19},
  99. {4, 1024, 0, 3}
  100. };
  101. static struct agp_bridge_driver sis_driver = {
  102. .owner = THIS_MODULE,
  103. .aperture_sizes = sis_generic_sizes,
  104. .size_type = U8_APER_SIZE,
  105. .num_aperture_sizes = 7,
  106. .needs_scratch_page = true,
  107. .configure = sis_configure,
  108. .fetch_size = sis_fetch_size,
  109. .cleanup = sis_cleanup,
  110. .tlb_flush = sis_tlbflush,
  111. .mask_memory = agp_generic_mask_memory,
  112. .masks = NULL,
  113. .agp_enable = agp_generic_enable,
  114. .cache_flush = global_cache_flush,
  115. .create_gatt_table = agp_generic_create_gatt_table,
  116. .free_gatt_table = agp_generic_free_gatt_table,
  117. .insert_memory = agp_generic_insert_memory,
  118. .remove_memory = agp_generic_remove_memory,
  119. .alloc_by_type = agp_generic_alloc_by_type,
  120. .free_by_type = agp_generic_free_by_type,
  121. .agp_alloc_page = agp_generic_alloc_page,
  122. .agp_alloc_pages = agp_generic_alloc_pages,
  123. .agp_destroy_page = agp_generic_destroy_page,
  124. .agp_destroy_pages = agp_generic_destroy_pages,
  125. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  126. };
  127. // chipsets that require the 'delay hack'
  128. static int sis_broken_chipsets[] __devinitdata = {
  129. PCI_DEVICE_ID_SI_648,
  130. PCI_DEVICE_ID_SI_746,
  131. 0 // terminator
  132. };
  133. static void __devinit sis_get_driver(struct agp_bridge_data *bridge)
  134. {
  135. int i;
  136. for (i=0; sis_broken_chipsets[i]!=0; ++i)
  137. if (bridge->dev->device==sis_broken_chipsets[i])
  138. break;
  139. if (sis_broken_chipsets[i] || agp_sis_force_delay)
  140. sis_driver.agp_enable=sis_delayed_enable;
  141. // sis chipsets that indicate less than agp3.5
  142. // are not actually fully agp3 compliant
  143. if ((agp_bridge->major_version == 3 && agp_bridge->minor_version >= 5
  144. && agp_sis_agp_spec!=0) || agp_sis_agp_spec==1) {
  145. sis_driver.aperture_sizes = agp3_generic_sizes;
  146. sis_driver.size_type = U16_APER_SIZE;
  147. sis_driver.num_aperture_sizes = AGP_GENERIC_SIZES_ENTRIES;
  148. sis_driver.configure = agp3_generic_configure;
  149. sis_driver.fetch_size = agp3_generic_fetch_size;
  150. sis_driver.cleanup = agp3_generic_cleanup;
  151. sis_driver.tlb_flush = agp3_generic_tlbflush;
  152. }
  153. }
  154. static int __devinit agp_sis_probe(struct pci_dev *pdev,
  155. const struct pci_device_id *ent)
  156. {
  157. struct agp_bridge_data *bridge;
  158. u8 cap_ptr;
  159. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  160. if (!cap_ptr)
  161. return -ENODEV;
  162. dev_info(&pdev->dev, "SiS chipset [%04x/%04x]\n",
  163. pdev->vendor, pdev->device);
  164. bridge = agp_alloc_bridge();
  165. if (!bridge)
  166. return -ENOMEM;
  167. bridge->driver = &sis_driver;
  168. bridge->dev = pdev;
  169. bridge->capndx = cap_ptr;
  170. get_agp_version(bridge);
  171. /* Fill in the mode register */
  172. pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
  173. sis_get_driver(bridge);
  174. pci_set_drvdata(pdev, bridge);
  175. return agp_add_bridge(bridge);
  176. }
  177. static void __devexit agp_sis_remove(struct pci_dev *pdev)
  178. {
  179. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  180. agp_remove_bridge(bridge);
  181. agp_put_bridge(bridge);
  182. }
  183. #ifdef CONFIG_PM
  184. static int agp_sis_suspend(struct pci_dev *pdev, pm_message_t state)
  185. {
  186. pci_save_state(pdev);
  187. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  188. return 0;
  189. }
  190. static int agp_sis_resume(struct pci_dev *pdev)
  191. {
  192. pci_set_power_state(pdev, PCI_D0);
  193. pci_restore_state(pdev);
  194. return sis_driver.configure();
  195. }
  196. #endif /* CONFIG_PM */
  197. static struct pci_device_id agp_sis_pci_table[] = {
  198. {
  199. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  200. .class_mask = ~0,
  201. .vendor = PCI_VENDOR_ID_SI,
  202. .device = PCI_DEVICE_ID_SI_5591,
  203. .subvendor = PCI_ANY_ID,
  204. .subdevice = PCI_ANY_ID,
  205. },
  206. {
  207. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  208. .class_mask = ~0,
  209. .vendor = PCI_VENDOR_ID_SI,
  210. .device = PCI_DEVICE_ID_SI_530,
  211. .subvendor = PCI_ANY_ID,
  212. .subdevice = PCI_ANY_ID,
  213. },
  214. {
  215. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  216. .class_mask = ~0,
  217. .vendor = PCI_VENDOR_ID_SI,
  218. .device = PCI_DEVICE_ID_SI_540,
  219. .subvendor = PCI_ANY_ID,
  220. .subdevice = PCI_ANY_ID,
  221. },
  222. {
  223. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  224. .class_mask = ~0,
  225. .vendor = PCI_VENDOR_ID_SI,
  226. .device = PCI_DEVICE_ID_SI_550,
  227. .subvendor = PCI_ANY_ID,
  228. .subdevice = PCI_ANY_ID,
  229. },
  230. {
  231. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  232. .class_mask = ~0,
  233. .vendor = PCI_VENDOR_ID_SI,
  234. .device = PCI_DEVICE_ID_SI_620,
  235. .subvendor = PCI_ANY_ID,
  236. .subdevice = PCI_ANY_ID,
  237. },
  238. {
  239. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  240. .class_mask = ~0,
  241. .vendor = PCI_VENDOR_ID_SI,
  242. .device = PCI_DEVICE_ID_SI_630,
  243. .subvendor = PCI_ANY_ID,
  244. .subdevice = PCI_ANY_ID,
  245. },
  246. {
  247. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  248. .class_mask = ~0,
  249. .vendor = PCI_VENDOR_ID_SI,
  250. .device = PCI_DEVICE_ID_SI_635,
  251. .subvendor = PCI_ANY_ID,
  252. .subdevice = PCI_ANY_ID,
  253. },
  254. {
  255. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  256. .class_mask = ~0,
  257. .vendor = PCI_VENDOR_ID_SI,
  258. .device = PCI_DEVICE_ID_SI_645,
  259. .subvendor = PCI_ANY_ID,
  260. .subdevice = PCI_ANY_ID,
  261. },
  262. {
  263. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  264. .class_mask = ~0,
  265. .vendor = PCI_VENDOR_ID_SI,
  266. .device = PCI_DEVICE_ID_SI_646,
  267. .subvendor = PCI_ANY_ID,
  268. .subdevice = PCI_ANY_ID,
  269. },
  270. {
  271. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  272. .class_mask = ~0,
  273. .vendor = PCI_VENDOR_ID_SI,
  274. .device = PCI_DEVICE_ID_SI_648,
  275. .subvendor = PCI_ANY_ID,
  276. .subdevice = PCI_ANY_ID,
  277. },
  278. {
  279. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  280. .class_mask = ~0,
  281. .vendor = PCI_VENDOR_ID_SI,
  282. .device = PCI_DEVICE_ID_SI_650,
  283. .subvendor = PCI_ANY_ID,
  284. .subdevice = PCI_ANY_ID,
  285. },
  286. {
  287. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  288. .class_mask = ~0,
  289. .vendor = PCI_VENDOR_ID_SI,
  290. .device = PCI_DEVICE_ID_SI_651,
  291. .subvendor = PCI_ANY_ID,
  292. .subdevice = PCI_ANY_ID,
  293. },
  294. {
  295. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  296. .class_mask = ~0,
  297. .vendor = PCI_VENDOR_ID_SI,
  298. .device = PCI_DEVICE_ID_SI_655,
  299. .subvendor = PCI_ANY_ID,
  300. .subdevice = PCI_ANY_ID,
  301. },
  302. {
  303. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  304. .class_mask = ~0,
  305. .vendor = PCI_VENDOR_ID_SI,
  306. .device = PCI_DEVICE_ID_SI_661,
  307. .subvendor = PCI_ANY_ID,
  308. .subdevice = PCI_ANY_ID,
  309. },
  310. {
  311. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  312. .class_mask = ~0,
  313. .vendor = PCI_VENDOR_ID_SI,
  314. .device = PCI_DEVICE_ID_SI_662,
  315. .subvendor = PCI_ANY_ID,
  316. .subdevice = PCI_ANY_ID,
  317. },
  318. {
  319. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  320. .class_mask = ~0,
  321. .vendor = PCI_VENDOR_ID_SI,
  322. .device = PCI_DEVICE_ID_SI_671,
  323. .subvendor = PCI_ANY_ID,
  324. .subdevice = PCI_ANY_ID,
  325. },
  326. {
  327. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  328. .class_mask = ~0,
  329. .vendor = PCI_VENDOR_ID_SI,
  330. .device = PCI_DEVICE_ID_SI_730,
  331. .subvendor = PCI_ANY_ID,
  332. .subdevice = PCI_ANY_ID,
  333. },
  334. {
  335. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  336. .class_mask = ~0,
  337. .vendor = PCI_VENDOR_ID_SI,
  338. .device = PCI_DEVICE_ID_SI_735,
  339. .subvendor = PCI_ANY_ID,
  340. .subdevice = PCI_ANY_ID,
  341. },
  342. {
  343. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  344. .class_mask = ~0,
  345. .vendor = PCI_VENDOR_ID_SI,
  346. .device = PCI_DEVICE_ID_SI_740,
  347. .subvendor = PCI_ANY_ID,
  348. .subdevice = PCI_ANY_ID,
  349. },
  350. {
  351. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  352. .class_mask = ~0,
  353. .vendor = PCI_VENDOR_ID_SI,
  354. .device = PCI_DEVICE_ID_SI_741,
  355. .subvendor = PCI_ANY_ID,
  356. .subdevice = PCI_ANY_ID,
  357. },
  358. {
  359. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  360. .class_mask = ~0,
  361. .vendor = PCI_VENDOR_ID_SI,
  362. .device = PCI_DEVICE_ID_SI_745,
  363. .subvendor = PCI_ANY_ID,
  364. .subdevice = PCI_ANY_ID,
  365. },
  366. {
  367. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  368. .class_mask = ~0,
  369. .vendor = PCI_VENDOR_ID_SI,
  370. .device = PCI_DEVICE_ID_SI_746,
  371. .subvendor = PCI_ANY_ID,
  372. .subdevice = PCI_ANY_ID,
  373. },
  374. { }
  375. };
  376. MODULE_DEVICE_TABLE(pci, agp_sis_pci_table);
  377. static struct pci_driver agp_sis_pci_driver = {
  378. .name = "agpgart-sis",
  379. .id_table = agp_sis_pci_table,
  380. .probe = agp_sis_probe,
  381. .remove = agp_sis_remove,
  382. #ifdef CONFIG_PM
  383. .suspend = agp_sis_suspend,
  384. .resume = agp_sis_resume,
  385. #endif
  386. };
  387. static int __init agp_sis_init(void)
  388. {
  389. if (agp_off)
  390. return -EINVAL;
  391. return pci_register_driver(&agp_sis_pci_driver);
  392. }
  393. static void __exit agp_sis_cleanup(void)
  394. {
  395. pci_unregister_driver(&agp_sis_pci_driver);
  396. }
  397. module_init(agp_sis_init);
  398. module_exit(agp_sis_cleanup);
  399. module_param(agp_sis_force_delay, bool, 0);
  400. MODULE_PARM_DESC(agp_sis_force_delay,"forces sis delay hack");
  401. module_param(agp_sis_agp_spec, int, 0);
  402. MODULE_PARM_DESC(agp_sis_agp_spec,"0=force sis init, 1=force generic agp3 init, default: autodetect");
  403. MODULE_LICENSE("GPL and additional rights");