pata_samsung_cf.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * PATA driver for Samsung SoCs.
  6. * Supports CF Interface in True IDE mode. Currently only PIO mode has been
  7. * implemented; UDMA support has to be added.
  8. *
  9. * Based on:
  10. * PATA driver for AT91SAM9260 Static Memory Controller
  11. * PATA driver for Toshiba SCC controller
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License version 2
  15. * as published by the Free Software Foundation.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/clk.h>
  21. #include <linux/libata.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include <plat/ata.h>
  25. #include <plat/regs-ata.h>
  26. #define DRV_NAME "pata_samsung_cf"
  27. #define DRV_VERSION "0.1"
  28. enum s3c_cpu_type {
  29. TYPE_S3C64XX,
  30. TYPE_S5PC100,
  31. TYPE_S5PV210,
  32. };
  33. /*
  34. * struct s3c_ide_info - S3C PATA instance.
  35. * @clk: The clock resource for this controller.
  36. * @ide_addr: The area mapped for the hardware registers.
  37. * @sfr_addr: The area mapped for the special function registers.
  38. * @irq: The IRQ number we are using.
  39. * @cpu_type: The exact type of this controller.
  40. * @fifo_status_reg: The ATA_FIFO_STATUS register offset.
  41. */
  42. struct s3c_ide_info {
  43. struct clk *clk;
  44. void __iomem *ide_addr;
  45. void __iomem *sfr_addr;
  46. unsigned int irq;
  47. enum s3c_cpu_type cpu_type;
  48. unsigned int fifo_status_reg;
  49. };
  50. static void pata_s3c_set_endian(void __iomem *s3c_ide_regbase, u8 mode)
  51. {
  52. u32 reg = readl(s3c_ide_regbase + S3C_ATA_CFG);
  53. reg = mode ? (reg & ~S3C_ATA_CFG_SWAP) : (reg | S3C_ATA_CFG_SWAP);
  54. writel(reg, s3c_ide_regbase + S3C_ATA_CFG);
  55. }
  56. static void pata_s3c_cfg_mode(void __iomem *s3c_ide_sfrbase)
  57. {
  58. /* Select true-ide as the internal operating mode */
  59. writel(readl(s3c_ide_sfrbase + S3C_CFATA_MUX) | S3C_CFATA_MUX_TRUEIDE,
  60. s3c_ide_sfrbase + S3C_CFATA_MUX);
  61. }
  62. static unsigned long
  63. pata_s3c_setup_timing(struct s3c_ide_info *info, const struct ata_timing *ata)
  64. {
  65. int t1 = ata->setup;
  66. int t2 = ata->act8b;
  67. int t2i = ata->rec8b;
  68. ulong piotime;
  69. piotime = ((t2i & 0xff) << 12) | ((t2 & 0xff) << 4) | (t1 & 0xf);
  70. return piotime;
  71. }
  72. static void pata_s3c_set_piomode(struct ata_port *ap, struct ata_device *adev)
  73. {
  74. struct s3c_ide_info *info = ap->host->private_data;
  75. struct ata_timing timing;
  76. int cycle_time;
  77. ulong ata_cfg = readl(info->ide_addr + S3C_ATA_CFG);
  78. ulong piotime;
  79. /* Enables IORDY if mode requires it */
  80. if (ata_pio_need_iordy(adev))
  81. ata_cfg |= S3C_ATA_CFG_IORDYEN;
  82. else
  83. ata_cfg &= ~S3C_ATA_CFG_IORDYEN;
  84. cycle_time = (int)(1000000000UL / clk_get_rate(info->clk));
  85. ata_timing_compute(adev, adev->pio_mode, &timing,
  86. cycle_time * 1000, 0);
  87. piotime = pata_s3c_setup_timing(info, &timing);
  88. writel(ata_cfg, info->ide_addr + S3C_ATA_CFG);
  89. writel(piotime, info->ide_addr + S3C_ATA_PIO_TIME);
  90. }
  91. /*
  92. * Waits until the IDE controller is able to perform next read/write
  93. * operation to the disk. Needed for 64XX series boards only.
  94. */
  95. static int wait_for_host_ready(struct s3c_ide_info *info)
  96. {
  97. ulong timeout;
  98. void __iomem *fifo_reg = info->ide_addr + info->fifo_status_reg;
  99. /* wait for maximum of 20 msec */
  100. timeout = jiffies + msecs_to_jiffies(20);
  101. while (time_before(jiffies, timeout)) {
  102. if ((readl(fifo_reg) >> 28) == 0)
  103. return 0;
  104. }
  105. return -EBUSY;
  106. }
  107. /*
  108. * Writes to one of the task file registers.
  109. */
  110. static void ata_outb(struct ata_host *host, u8 addr, void __iomem *reg)
  111. {
  112. struct s3c_ide_info *info = host->private_data;
  113. wait_for_host_ready(info);
  114. writeb(addr, reg);
  115. }
  116. /*
  117. * Reads from one of the task file registers.
  118. */
  119. static u8 ata_inb(struct ata_host *host, void __iomem *reg)
  120. {
  121. struct s3c_ide_info *info = host->private_data;
  122. u8 temp;
  123. wait_for_host_ready(info);
  124. (void) readb(reg);
  125. wait_for_host_ready(info);
  126. temp = readb(info->ide_addr + S3C_ATA_PIO_RDATA);
  127. return temp;
  128. }
  129. /*
  130. * pata_s3c_tf_load - send taskfile registers to host controller
  131. */
  132. static void pata_s3c_tf_load(struct ata_port *ap,
  133. const struct ata_taskfile *tf)
  134. {
  135. struct ata_ioports *ioaddr = &ap->ioaddr;
  136. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  137. if (tf->ctl != ap->last_ctl) {
  138. ata_outb(ap->host, tf->ctl, ioaddr->ctl_addr);
  139. ap->last_ctl = tf->ctl;
  140. ata_wait_idle(ap);
  141. }
  142. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  143. ata_outb(ap->host, tf->hob_feature, ioaddr->feature_addr);
  144. ata_outb(ap->host, tf->hob_nsect, ioaddr->nsect_addr);
  145. ata_outb(ap->host, tf->hob_lbal, ioaddr->lbal_addr);
  146. ata_outb(ap->host, tf->hob_lbam, ioaddr->lbam_addr);
  147. ata_outb(ap->host, tf->hob_lbah, ioaddr->lbah_addr);
  148. }
  149. if (is_addr) {
  150. ata_outb(ap->host, tf->feature, ioaddr->feature_addr);
  151. ata_outb(ap->host, tf->nsect, ioaddr->nsect_addr);
  152. ata_outb(ap->host, tf->lbal, ioaddr->lbal_addr);
  153. ata_outb(ap->host, tf->lbam, ioaddr->lbam_addr);
  154. ata_outb(ap->host, tf->lbah, ioaddr->lbah_addr);
  155. }
  156. if (tf->flags & ATA_TFLAG_DEVICE)
  157. ata_outb(ap->host, tf->device, ioaddr->device_addr);
  158. ata_wait_idle(ap);
  159. }
  160. /*
  161. * pata_s3c_tf_read - input device's ATA taskfile shadow registers
  162. */
  163. static void pata_s3c_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  164. {
  165. struct ata_ioports *ioaddr = &ap->ioaddr;
  166. tf->feature = ata_inb(ap->host, ioaddr->error_addr);
  167. tf->nsect = ata_inb(ap->host, ioaddr->nsect_addr);
  168. tf->lbal = ata_inb(ap->host, ioaddr->lbal_addr);
  169. tf->lbam = ata_inb(ap->host, ioaddr->lbam_addr);
  170. tf->lbah = ata_inb(ap->host, ioaddr->lbah_addr);
  171. tf->device = ata_inb(ap->host, ioaddr->device_addr);
  172. if (tf->flags & ATA_TFLAG_LBA48) {
  173. ata_outb(ap->host, tf->ctl | ATA_HOB, ioaddr->ctl_addr);
  174. tf->hob_feature = ata_inb(ap->host, ioaddr->error_addr);
  175. tf->hob_nsect = ata_inb(ap->host, ioaddr->nsect_addr);
  176. tf->hob_lbal = ata_inb(ap->host, ioaddr->lbal_addr);
  177. tf->hob_lbam = ata_inb(ap->host, ioaddr->lbam_addr);
  178. tf->hob_lbah = ata_inb(ap->host, ioaddr->lbah_addr);
  179. ata_outb(ap->host, tf->ctl, ioaddr->ctl_addr);
  180. ap->last_ctl = tf->ctl;
  181. }
  182. }
  183. /*
  184. * pata_s3c_exec_command - issue ATA command to host controller
  185. */
  186. static void pata_s3c_exec_command(struct ata_port *ap,
  187. const struct ata_taskfile *tf)
  188. {
  189. ata_outb(ap->host, tf->command, ap->ioaddr.command_addr);
  190. ata_sff_pause(ap);
  191. }
  192. /*
  193. * pata_s3c_check_status - Read device status register
  194. */
  195. static u8 pata_s3c_check_status(struct ata_port *ap)
  196. {
  197. return ata_inb(ap->host, ap->ioaddr.status_addr);
  198. }
  199. /*
  200. * pata_s3c_check_altstatus - Read alternate device status register
  201. */
  202. static u8 pata_s3c_check_altstatus(struct ata_port *ap)
  203. {
  204. return ata_inb(ap->host, ap->ioaddr.altstatus_addr);
  205. }
  206. /*
  207. * pata_s3c_data_xfer - Transfer data by PIO
  208. */
  209. unsigned int pata_s3c_data_xfer(struct ata_device *dev, unsigned char *buf,
  210. unsigned int buflen, int rw)
  211. {
  212. struct ata_port *ap = dev->link->ap;
  213. struct s3c_ide_info *info = ap->host->private_data;
  214. void __iomem *data_addr = ap->ioaddr.data_addr;
  215. unsigned int words = buflen >> 1, i;
  216. u16 *data_ptr = (u16 *)buf;
  217. /* Requires wait same as in ata_inb/ata_outb */
  218. if (rw == READ)
  219. for (i = 0; i < words; i++, data_ptr++) {
  220. wait_for_host_ready(info);
  221. (void) readw(data_addr);
  222. wait_for_host_ready(info);
  223. *data_ptr = readw(info->ide_addr
  224. + S3C_ATA_PIO_RDATA);
  225. }
  226. else
  227. for (i = 0; i < words; i++, data_ptr++) {
  228. wait_for_host_ready(info);
  229. writew(*data_ptr, data_addr);
  230. }
  231. if (buflen & 0x01)
  232. dev_err(ap->dev, "unexpected trailing data\n");
  233. return words << 1;
  234. }
  235. /*
  236. * pata_s3c_dev_select - Select device on ATA bus
  237. */
  238. static void pata_s3c_dev_select(struct ata_port *ap, unsigned int device)
  239. {
  240. u8 tmp = ATA_DEVICE_OBS;
  241. if (device != 0)
  242. tmp |= ATA_DEV1;
  243. ata_outb(ap->host, tmp, ap->ioaddr.device_addr);
  244. ata_sff_pause(ap);
  245. }
  246. /*
  247. * pata_s3c_devchk - PATA device presence detection
  248. */
  249. static unsigned int pata_s3c_devchk(struct ata_port *ap,
  250. unsigned int device)
  251. {
  252. struct ata_ioports *ioaddr = &ap->ioaddr;
  253. u8 nsect, lbal;
  254. pata_s3c_dev_select(ap, device);
  255. ata_outb(ap->host, 0x55, ioaddr->nsect_addr);
  256. ata_outb(ap->host, 0xaa, ioaddr->lbal_addr);
  257. ata_outb(ap->host, 0xaa, ioaddr->nsect_addr);
  258. ata_outb(ap->host, 0x55, ioaddr->lbal_addr);
  259. ata_outb(ap->host, 0x55, ioaddr->nsect_addr);
  260. ata_outb(ap->host, 0xaa, ioaddr->lbal_addr);
  261. nsect = ata_inb(ap->host, ioaddr->nsect_addr);
  262. lbal = ata_inb(ap->host, ioaddr->lbal_addr);
  263. if ((nsect == 0x55) && (lbal == 0xaa))
  264. return 1; /* we found a device */
  265. return 0; /* nothing found */
  266. }
  267. /*
  268. * pata_s3c_wait_after_reset - wait for devices to become ready after reset
  269. */
  270. static int pata_s3c_wait_after_reset(struct ata_link *link,
  271. unsigned long deadline)
  272. {
  273. int rc;
  274. ata_msleep(link->ap, ATA_WAIT_AFTER_RESET);
  275. /* always check readiness of the master device */
  276. rc = ata_sff_wait_ready(link, deadline);
  277. /* -ENODEV means the odd clown forgot the D7 pulldown resistor
  278. * and TF status is 0xff, bail out on it too.
  279. */
  280. if (rc)
  281. return rc;
  282. return 0;
  283. }
  284. /*
  285. * pata_s3c_bus_softreset - PATA device software reset
  286. */
  287. static unsigned int pata_s3c_bus_softreset(struct ata_port *ap,
  288. unsigned long deadline)
  289. {
  290. struct ata_ioports *ioaddr = &ap->ioaddr;
  291. /* software reset. causes dev0 to be selected */
  292. ata_outb(ap->host, ap->ctl, ioaddr->ctl_addr);
  293. udelay(20);
  294. ata_outb(ap->host, ap->ctl | ATA_SRST, ioaddr->ctl_addr);
  295. udelay(20);
  296. ata_outb(ap->host, ap->ctl, ioaddr->ctl_addr);
  297. ap->last_ctl = ap->ctl;
  298. return pata_s3c_wait_after_reset(&ap->link, deadline);
  299. }
  300. /*
  301. * pata_s3c_softreset - reset host port via ATA SRST
  302. */
  303. static int pata_s3c_softreset(struct ata_link *link, unsigned int *classes,
  304. unsigned long deadline)
  305. {
  306. struct ata_port *ap = link->ap;
  307. unsigned int devmask = 0;
  308. int rc;
  309. u8 err;
  310. /* determine if device 0 is present */
  311. if (pata_s3c_devchk(ap, 0))
  312. devmask |= (1 << 0);
  313. /* select device 0 again */
  314. pata_s3c_dev_select(ap, 0);
  315. /* issue bus reset */
  316. rc = pata_s3c_bus_softreset(ap, deadline);
  317. /* if link is occupied, -ENODEV too is an error */
  318. if (rc && rc != -ENODEV) {
  319. ata_link_err(link, "SRST failed (errno=%d)\n", rc);
  320. return rc;
  321. }
  322. /* determine by signature whether we have ATA or ATAPI devices */
  323. classes[0] = ata_sff_dev_classify(&ap->link.device[0],
  324. devmask & (1 << 0), &err);
  325. return 0;
  326. }
  327. /*
  328. * pata_s3c_set_devctl - Write device control register
  329. */
  330. static void pata_s3c_set_devctl(struct ata_port *ap, u8 ctl)
  331. {
  332. ata_outb(ap->host, ctl, ap->ioaddr.ctl_addr);
  333. }
  334. static struct scsi_host_template pata_s3c_sht = {
  335. ATA_PIO_SHT(DRV_NAME),
  336. };
  337. static struct ata_port_operations pata_s3c_port_ops = {
  338. .inherits = &ata_sff_port_ops,
  339. .sff_check_status = pata_s3c_check_status,
  340. .sff_check_altstatus = pata_s3c_check_altstatus,
  341. .sff_tf_load = pata_s3c_tf_load,
  342. .sff_tf_read = pata_s3c_tf_read,
  343. .sff_data_xfer = pata_s3c_data_xfer,
  344. .sff_exec_command = pata_s3c_exec_command,
  345. .sff_dev_select = pata_s3c_dev_select,
  346. .sff_set_devctl = pata_s3c_set_devctl,
  347. .softreset = pata_s3c_softreset,
  348. .set_piomode = pata_s3c_set_piomode,
  349. };
  350. static struct ata_port_operations pata_s5p_port_ops = {
  351. .inherits = &ata_sff_port_ops,
  352. .set_piomode = pata_s3c_set_piomode,
  353. };
  354. static void pata_s3c_enable(void *s3c_ide_regbase, bool state)
  355. {
  356. u32 temp = readl(s3c_ide_regbase + S3C_ATA_CTRL);
  357. temp = state ? (temp | 1) : (temp & ~1);
  358. writel(temp, s3c_ide_regbase + S3C_ATA_CTRL);
  359. }
  360. static irqreturn_t pata_s3c_irq(int irq, void *dev_instance)
  361. {
  362. struct ata_host *host = dev_instance;
  363. struct s3c_ide_info *info = host->private_data;
  364. u32 reg;
  365. reg = readl(info->ide_addr + S3C_ATA_IRQ);
  366. writel(reg, info->ide_addr + S3C_ATA_IRQ);
  367. return ata_sff_interrupt(irq, dev_instance);
  368. }
  369. static void pata_s3c_hwinit(struct s3c_ide_info *info,
  370. struct s3c_ide_platdata *pdata)
  371. {
  372. switch (info->cpu_type) {
  373. case TYPE_S3C64XX:
  374. /* Configure as big endian */
  375. pata_s3c_cfg_mode(info->sfr_addr);
  376. pata_s3c_set_endian(info->ide_addr, 1);
  377. pata_s3c_enable(info->ide_addr, true);
  378. msleep(100);
  379. /* Remove IRQ Status */
  380. writel(0x1f, info->ide_addr + S3C_ATA_IRQ);
  381. writel(0x1b, info->ide_addr + S3C_ATA_IRQ_MSK);
  382. break;
  383. case TYPE_S5PC100:
  384. pata_s3c_cfg_mode(info->sfr_addr);
  385. /* FALLTHROUGH */
  386. case TYPE_S5PV210:
  387. /* Configure as little endian */
  388. pata_s3c_set_endian(info->ide_addr, 0);
  389. pata_s3c_enable(info->ide_addr, true);
  390. msleep(100);
  391. /* Remove IRQ Status */
  392. writel(0x3f, info->ide_addr + S3C_ATA_IRQ);
  393. writel(0x3f, info->ide_addr + S3C_ATA_IRQ_MSK);
  394. break;
  395. default:
  396. BUG();
  397. }
  398. }
  399. static int __init pata_s3c_probe(struct platform_device *pdev)
  400. {
  401. struct s3c_ide_platdata *pdata = pdev->dev.platform_data;
  402. struct device *dev = &pdev->dev;
  403. struct s3c_ide_info *info;
  404. struct resource *res;
  405. struct ata_port *ap;
  406. struct ata_host *host;
  407. enum s3c_cpu_type cpu_type;
  408. int ret;
  409. cpu_type = platform_get_device_id(pdev)->driver_data;
  410. info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
  411. if (!info) {
  412. dev_err(dev, "failed to allocate memory for device data\n");
  413. return -ENOMEM;
  414. }
  415. info->irq = platform_get_irq(pdev, 0);
  416. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  417. if (res == NULL) {
  418. dev_err(dev, "failed to get mem resource\n");
  419. return -EINVAL;
  420. }
  421. if (!devm_request_mem_region(dev, res->start,
  422. resource_size(res), DRV_NAME)) {
  423. dev_err(dev, "error requesting register region\n");
  424. return -EBUSY;
  425. }
  426. info->ide_addr = devm_ioremap(dev, res->start, resource_size(res));
  427. if (!info->ide_addr) {
  428. dev_err(dev, "failed to map IO base address\n");
  429. return -ENOMEM;
  430. }
  431. info->clk = clk_get(&pdev->dev, "cfcon");
  432. if (IS_ERR(info->clk)) {
  433. dev_err(dev, "failed to get access to cf controller clock\n");
  434. ret = PTR_ERR(info->clk);
  435. info->clk = NULL;
  436. return ret;
  437. }
  438. clk_enable(info->clk);
  439. /* init ata host */
  440. host = ata_host_alloc(dev, 1);
  441. if (!host) {
  442. dev_err(dev, "failed to allocate ide host\n");
  443. ret = -ENOMEM;
  444. goto stop_clk;
  445. }
  446. ap = host->ports[0];
  447. ap->pio_mask = ATA_PIO4;
  448. if (cpu_type == TYPE_S3C64XX) {
  449. ap->ops = &pata_s3c_port_ops;
  450. info->sfr_addr = info->ide_addr + 0x1800;
  451. info->ide_addr += 0x1900;
  452. info->fifo_status_reg = 0x94;
  453. } else if (cpu_type == TYPE_S5PC100) {
  454. ap->ops = &pata_s5p_port_ops;
  455. info->sfr_addr = info->ide_addr + 0x1800;
  456. info->ide_addr += 0x1900;
  457. info->fifo_status_reg = 0x84;
  458. } else {
  459. ap->ops = &pata_s5p_port_ops;
  460. info->fifo_status_reg = 0x84;
  461. }
  462. info->cpu_type = cpu_type;
  463. if (info->irq <= 0) {
  464. ap->flags |= ATA_FLAG_PIO_POLLING;
  465. info->irq = 0;
  466. ata_port_desc(ap, "no IRQ, using PIO polling\n");
  467. }
  468. ap->ioaddr.cmd_addr = info->ide_addr + S3C_ATA_CMD;
  469. ap->ioaddr.data_addr = info->ide_addr + S3C_ATA_PIO_DTR;
  470. ap->ioaddr.error_addr = info->ide_addr + S3C_ATA_PIO_FED;
  471. ap->ioaddr.feature_addr = info->ide_addr + S3C_ATA_PIO_FED;
  472. ap->ioaddr.nsect_addr = info->ide_addr + S3C_ATA_PIO_SCR;
  473. ap->ioaddr.lbal_addr = info->ide_addr + S3C_ATA_PIO_LLR;
  474. ap->ioaddr.lbam_addr = info->ide_addr + S3C_ATA_PIO_LMR;
  475. ap->ioaddr.lbah_addr = info->ide_addr + S3C_ATA_PIO_LHR;
  476. ap->ioaddr.device_addr = info->ide_addr + S3C_ATA_PIO_DVR;
  477. ap->ioaddr.status_addr = info->ide_addr + S3C_ATA_PIO_CSD;
  478. ap->ioaddr.command_addr = info->ide_addr + S3C_ATA_PIO_CSD;
  479. ap->ioaddr.altstatus_addr = info->ide_addr + S3C_ATA_PIO_DAD;
  480. ap->ioaddr.ctl_addr = info->ide_addr + S3C_ATA_PIO_DAD;
  481. ata_port_desc(ap, "mmio cmd 0x%llx ",
  482. (unsigned long long)res->start);
  483. host->private_data = info;
  484. if (pdata && pdata->setup_gpio)
  485. pdata->setup_gpio();
  486. /* Set endianness and enable the interface */
  487. pata_s3c_hwinit(info, pdata);
  488. platform_set_drvdata(pdev, host);
  489. return ata_host_activate(host, info->irq,
  490. info->irq ? pata_s3c_irq : NULL,
  491. 0, &pata_s3c_sht);
  492. stop_clk:
  493. clk_disable(info->clk);
  494. clk_put(info->clk);
  495. return ret;
  496. }
  497. static int __exit pata_s3c_remove(struct platform_device *pdev)
  498. {
  499. struct ata_host *host = platform_get_drvdata(pdev);
  500. struct s3c_ide_info *info = host->private_data;
  501. ata_host_detach(host);
  502. clk_disable(info->clk);
  503. clk_put(info->clk);
  504. return 0;
  505. }
  506. #ifdef CONFIG_PM
  507. static int pata_s3c_suspend(struct device *dev)
  508. {
  509. struct platform_device *pdev = to_platform_device(dev);
  510. struct ata_host *host = platform_get_drvdata(pdev);
  511. return ata_host_suspend(host, PMSG_SUSPEND);
  512. }
  513. static int pata_s3c_resume(struct device *dev)
  514. {
  515. struct platform_device *pdev = to_platform_device(dev);
  516. struct ata_host *host = platform_get_drvdata(pdev);
  517. struct s3c_ide_platdata *pdata = pdev->dev.platform_data;
  518. struct s3c_ide_info *info = host->private_data;
  519. pata_s3c_hwinit(info, pdata);
  520. ata_host_resume(host);
  521. return 0;
  522. }
  523. static const struct dev_pm_ops pata_s3c_pm_ops = {
  524. .suspend = pata_s3c_suspend,
  525. .resume = pata_s3c_resume,
  526. };
  527. #endif
  528. /* driver device registration */
  529. static struct platform_device_id pata_s3c_driver_ids[] = {
  530. {
  531. .name = "s3c64xx-pata",
  532. .driver_data = TYPE_S3C64XX,
  533. }, {
  534. .name = "s5pc100-pata",
  535. .driver_data = TYPE_S5PC100,
  536. }, {
  537. .name = "s5pv210-pata",
  538. .driver_data = TYPE_S5PV210,
  539. },
  540. { }
  541. };
  542. MODULE_DEVICE_TABLE(platform, pata_s3c_driver_ids);
  543. static struct platform_driver pata_s3c_driver = {
  544. .remove = __exit_p(pata_s3c_remove),
  545. .id_table = pata_s3c_driver_ids,
  546. .driver = {
  547. .name = DRV_NAME,
  548. .owner = THIS_MODULE,
  549. #ifdef CONFIG_PM
  550. .pm = &pata_s3c_pm_ops,
  551. #endif
  552. },
  553. };
  554. static int __init pata_s3c_init(void)
  555. {
  556. return platform_driver_probe(&pata_s3c_driver, pata_s3c_probe);
  557. }
  558. static void __exit pata_s3c_exit(void)
  559. {
  560. platform_driver_unregister(&pata_s3c_driver);
  561. }
  562. module_init(pata_s3c_init);
  563. module_exit(pata_s3c_exit);
  564. MODULE_AUTHOR("Abhilash Kesavan, <a.kesavan@samsung.com>");
  565. MODULE_DESCRIPTION("low-level driver for Samsung PATA controller");
  566. MODULE_LICENSE("GPL");
  567. MODULE_VERSION(DRV_VERSION);