traps.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
  7. * Copyright (C) 1995, 1996 Paul M. Antoine
  8. * Copyright (C) 1998 Ulf Carlsson
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  11. * Copyright (C) 2000, 01 MIPS Technologies, Inc.
  12. * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
  13. */
  14. #include <linux/bug.h>
  15. #include <linux/compiler.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/sched.h>
  20. #include <linux/smp.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/kallsyms.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/ptrace.h>
  26. #include <linux/kgdb.h>
  27. #include <linux/kdebug.h>
  28. #include <linux/kprobes.h>
  29. #include <linux/notifier.h>
  30. #include <linux/kdb.h>
  31. #include <linux/irq.h>
  32. #include <linux/perf_event.h>
  33. #include <asm/bootinfo.h>
  34. #include <asm/branch.h>
  35. #include <asm/break.h>
  36. #include <asm/cop2.h>
  37. #include <asm/cpu.h>
  38. #include <asm/dsp.h>
  39. #include <asm/fpu.h>
  40. #include <asm/fpu_emulator.h>
  41. #include <asm/mipsregs.h>
  42. #include <asm/mipsmtregs.h>
  43. #include <asm/module.h>
  44. #include <asm/pgtable.h>
  45. #include <asm/ptrace.h>
  46. #include <asm/sections.h>
  47. #include <asm/tlbdebug.h>
  48. #include <asm/traps.h>
  49. #include <asm/uaccess.h>
  50. #include <asm/watch.h>
  51. #include <asm/mmu_context.h>
  52. #include <asm/types.h>
  53. #include <asm/stacktrace.h>
  54. #include <asm/uasm.h>
  55. extern void check_wait(void);
  56. extern asmlinkage void r4k_wait(void);
  57. extern asmlinkage void rollback_handle_int(void);
  58. extern asmlinkage void handle_int(void);
  59. extern asmlinkage void handle_tlbm(void);
  60. extern asmlinkage void handle_tlbl(void);
  61. extern asmlinkage void handle_tlbs(void);
  62. extern asmlinkage void handle_adel(void);
  63. extern asmlinkage void handle_ades(void);
  64. extern asmlinkage void handle_ibe(void);
  65. extern asmlinkage void handle_dbe(void);
  66. extern asmlinkage void handle_sys(void);
  67. extern asmlinkage void handle_bp(void);
  68. extern asmlinkage void handle_ri(void);
  69. extern asmlinkage void handle_ri_rdhwr_vivt(void);
  70. extern asmlinkage void handle_ri_rdhwr(void);
  71. extern asmlinkage void handle_cpu(void);
  72. extern asmlinkage void handle_ov(void);
  73. extern asmlinkage void handle_tr(void);
  74. extern asmlinkage void handle_fpe(void);
  75. extern asmlinkage void handle_mdmx(void);
  76. extern asmlinkage void handle_watch(void);
  77. extern asmlinkage void handle_mt(void);
  78. extern asmlinkage void handle_dsp(void);
  79. extern asmlinkage void handle_mcheck(void);
  80. extern asmlinkage void handle_reserved(void);
  81. extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
  82. struct mips_fpu_struct *ctx, int has_fpu,
  83. void *__user *fault_addr);
  84. void (*board_be_init)(void);
  85. int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
  86. void (*board_nmi_handler_setup)(void);
  87. void (*board_ejtag_handler_setup)(void);
  88. void (*board_bind_eic_interrupt)(int irq, int regset);
  89. void (*board_ebase_setup)(void);
  90. static void show_raw_backtrace(unsigned long reg29)
  91. {
  92. unsigned long *sp = (unsigned long *)(reg29 & ~3);
  93. unsigned long addr;
  94. printk("Call Trace:");
  95. #ifdef CONFIG_KALLSYMS
  96. printk("\n");
  97. #endif
  98. while (!kstack_end(sp)) {
  99. unsigned long __user *p =
  100. (unsigned long __user *)(unsigned long)sp++;
  101. if (__get_user(addr, p)) {
  102. printk(" (Bad stack address)");
  103. break;
  104. }
  105. if (__kernel_text_address(addr))
  106. print_ip_sym(addr);
  107. }
  108. printk("\n");
  109. }
  110. #ifdef CONFIG_KALLSYMS
  111. int raw_show_trace;
  112. static int __init set_raw_show_trace(char *str)
  113. {
  114. raw_show_trace = 1;
  115. return 1;
  116. }
  117. __setup("raw_show_trace", set_raw_show_trace);
  118. #endif
  119. static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
  120. {
  121. unsigned long sp = regs->regs[29];
  122. unsigned long ra = regs->regs[31];
  123. unsigned long pc = regs->cp0_epc;
  124. if (raw_show_trace || !__kernel_text_address(pc)) {
  125. show_raw_backtrace(sp);
  126. return;
  127. }
  128. printk("Call Trace:\n");
  129. do {
  130. print_ip_sym(pc);
  131. pc = unwind_stack(task, &sp, pc, &ra);
  132. } while (pc);
  133. printk("\n");
  134. }
  135. /*
  136. * This routine abuses get_user()/put_user() to reference pointers
  137. * with at least a bit of error checking ...
  138. */
  139. static void show_stacktrace(struct task_struct *task,
  140. const struct pt_regs *regs)
  141. {
  142. const int field = 2 * sizeof(unsigned long);
  143. long stackdata;
  144. int i;
  145. unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
  146. printk("Stack :");
  147. i = 0;
  148. while ((unsigned long) sp & (PAGE_SIZE - 1)) {
  149. if (i && ((i % (64 / field)) == 0))
  150. printk("\n ");
  151. if (i > 39) {
  152. printk(" ...");
  153. break;
  154. }
  155. if (__get_user(stackdata, sp++)) {
  156. printk(" (Bad stack address)");
  157. break;
  158. }
  159. printk(" %0*lx", field, stackdata);
  160. i++;
  161. }
  162. printk("\n");
  163. show_backtrace(task, regs);
  164. }
  165. void show_stack(struct task_struct *task, unsigned long *sp)
  166. {
  167. struct pt_regs regs;
  168. if (sp) {
  169. regs.regs[29] = (unsigned long)sp;
  170. regs.regs[31] = 0;
  171. regs.cp0_epc = 0;
  172. } else {
  173. if (task && task != current) {
  174. regs.regs[29] = task->thread.reg29;
  175. regs.regs[31] = 0;
  176. regs.cp0_epc = task->thread.reg31;
  177. #ifdef CONFIG_KGDB_KDB
  178. } else if (atomic_read(&kgdb_active) != -1 &&
  179. kdb_current_regs) {
  180. memcpy(&regs, kdb_current_regs, sizeof(regs));
  181. #endif /* CONFIG_KGDB_KDB */
  182. } else {
  183. prepare_frametrace(&regs);
  184. }
  185. }
  186. show_stacktrace(task, &regs);
  187. }
  188. /*
  189. * The architecture-independent dump_stack generator
  190. */
  191. void dump_stack(void)
  192. {
  193. struct pt_regs regs;
  194. prepare_frametrace(&regs);
  195. show_backtrace(current, &regs);
  196. }
  197. EXPORT_SYMBOL(dump_stack);
  198. static void show_code(unsigned int __user *pc)
  199. {
  200. long i;
  201. unsigned short __user *pc16 = NULL;
  202. printk("\nCode:");
  203. if ((unsigned long)pc & 1)
  204. pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
  205. for(i = -3 ; i < 6 ; i++) {
  206. unsigned int insn;
  207. if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
  208. printk(" (Bad address in epc)\n");
  209. break;
  210. }
  211. printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
  212. }
  213. }
  214. static void __show_regs(const struct pt_regs *regs)
  215. {
  216. const int field = 2 * sizeof(unsigned long);
  217. unsigned int cause = regs->cp0_cause;
  218. int i;
  219. printk("Cpu %d\n", smp_processor_id());
  220. /*
  221. * Saved main processor registers
  222. */
  223. for (i = 0; i < 32; ) {
  224. if ((i % 4) == 0)
  225. printk("$%2d :", i);
  226. if (i == 0)
  227. printk(" %0*lx", field, 0UL);
  228. else if (i == 26 || i == 27)
  229. printk(" %*s", field, "");
  230. else
  231. printk(" %0*lx", field, regs->regs[i]);
  232. i++;
  233. if ((i % 4) == 0)
  234. printk("\n");
  235. }
  236. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  237. printk("Acx : %0*lx\n", field, regs->acx);
  238. #endif
  239. printk("Hi : %0*lx\n", field, regs->hi);
  240. printk("Lo : %0*lx\n", field, regs->lo);
  241. /*
  242. * Saved cp0 registers
  243. */
  244. printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
  245. (void *) regs->cp0_epc);
  246. printk(" %s\n", print_tainted());
  247. printk("ra : %0*lx %pS\n", field, regs->regs[31],
  248. (void *) regs->regs[31]);
  249. printk("Status: %08x ", (uint32_t) regs->cp0_status);
  250. if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
  251. if (regs->cp0_status & ST0_KUO)
  252. printk("KUo ");
  253. if (regs->cp0_status & ST0_IEO)
  254. printk("IEo ");
  255. if (regs->cp0_status & ST0_KUP)
  256. printk("KUp ");
  257. if (regs->cp0_status & ST0_IEP)
  258. printk("IEp ");
  259. if (regs->cp0_status & ST0_KUC)
  260. printk("KUc ");
  261. if (regs->cp0_status & ST0_IEC)
  262. printk("IEc ");
  263. } else {
  264. if (regs->cp0_status & ST0_KX)
  265. printk("KX ");
  266. if (regs->cp0_status & ST0_SX)
  267. printk("SX ");
  268. if (regs->cp0_status & ST0_UX)
  269. printk("UX ");
  270. switch (regs->cp0_status & ST0_KSU) {
  271. case KSU_USER:
  272. printk("USER ");
  273. break;
  274. case KSU_SUPERVISOR:
  275. printk("SUPERVISOR ");
  276. break;
  277. case KSU_KERNEL:
  278. printk("KERNEL ");
  279. break;
  280. default:
  281. printk("BAD_MODE ");
  282. break;
  283. }
  284. if (regs->cp0_status & ST0_ERL)
  285. printk("ERL ");
  286. if (regs->cp0_status & ST0_EXL)
  287. printk("EXL ");
  288. if (regs->cp0_status & ST0_IE)
  289. printk("IE ");
  290. }
  291. printk("\n");
  292. printk("Cause : %08x\n", cause);
  293. cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
  294. if (1 <= cause && cause <= 5)
  295. printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
  296. printk("PrId : %08x (%s)\n", read_c0_prid(),
  297. cpu_name_string());
  298. }
  299. /*
  300. * FIXME: really the generic show_regs should take a const pointer argument.
  301. */
  302. void show_regs(struct pt_regs *regs)
  303. {
  304. __show_regs((struct pt_regs *)regs);
  305. }
  306. void show_registers(struct pt_regs *regs)
  307. {
  308. const int field = 2 * sizeof(unsigned long);
  309. __show_regs(regs);
  310. print_modules();
  311. printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
  312. current->comm, current->pid, current_thread_info(), current,
  313. field, current_thread_info()->tp_value);
  314. if (cpu_has_userlocal) {
  315. unsigned long tls;
  316. tls = read_c0_userlocal();
  317. if (tls != current_thread_info()->tp_value)
  318. printk("*HwTLS: %0*lx\n", field, tls);
  319. }
  320. show_stacktrace(current, regs);
  321. show_code((unsigned int __user *) regs->cp0_epc);
  322. printk("\n");
  323. }
  324. static int regs_to_trapnr(struct pt_regs *regs)
  325. {
  326. return (regs->cp0_cause >> 2) & 0x1f;
  327. }
  328. static DEFINE_RAW_SPINLOCK(die_lock);
  329. void __noreturn die(const char *str, struct pt_regs *regs)
  330. {
  331. static int die_counter;
  332. int sig = SIGSEGV;
  333. #ifdef CONFIG_MIPS_MT_SMTC
  334. unsigned long dvpret;
  335. #endif /* CONFIG_MIPS_MT_SMTC */
  336. oops_enter();
  337. if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
  338. sig = 0;
  339. console_verbose();
  340. raw_spin_lock_irq(&die_lock);
  341. #ifdef CONFIG_MIPS_MT_SMTC
  342. dvpret = dvpe();
  343. #endif /* CONFIG_MIPS_MT_SMTC */
  344. bust_spinlocks(1);
  345. #ifdef CONFIG_MIPS_MT_SMTC
  346. mips_mt_regdump(dvpret);
  347. #endif /* CONFIG_MIPS_MT_SMTC */
  348. printk("%s[#%d]:\n", str, ++die_counter);
  349. show_registers(regs);
  350. add_taint(TAINT_DIE);
  351. raw_spin_unlock_irq(&die_lock);
  352. oops_exit();
  353. if (in_interrupt())
  354. panic("Fatal exception in interrupt");
  355. if (panic_on_oops) {
  356. printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
  357. ssleep(5);
  358. panic("Fatal exception");
  359. }
  360. do_exit(sig);
  361. }
  362. extern struct exception_table_entry __start___dbe_table[];
  363. extern struct exception_table_entry __stop___dbe_table[];
  364. __asm__(
  365. " .section __dbe_table, \"a\"\n"
  366. " .previous \n");
  367. /* Given an address, look for it in the exception tables. */
  368. static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
  369. {
  370. const struct exception_table_entry *e;
  371. e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
  372. if (!e)
  373. e = search_module_dbetables(addr);
  374. return e;
  375. }
  376. asmlinkage void do_be(struct pt_regs *regs)
  377. {
  378. const int field = 2 * sizeof(unsigned long);
  379. const struct exception_table_entry *fixup = NULL;
  380. int data = regs->cp0_cause & 4;
  381. int action = MIPS_BE_FATAL;
  382. /* XXX For now. Fixme, this searches the wrong table ... */
  383. if (data && !user_mode(regs))
  384. fixup = search_dbe_tables(exception_epc(regs));
  385. if (fixup)
  386. action = MIPS_BE_FIXUP;
  387. if (board_be_handler)
  388. action = board_be_handler(regs, fixup != NULL);
  389. switch (action) {
  390. case MIPS_BE_DISCARD:
  391. return;
  392. case MIPS_BE_FIXUP:
  393. if (fixup) {
  394. regs->cp0_epc = fixup->nextinsn;
  395. return;
  396. }
  397. break;
  398. default:
  399. break;
  400. }
  401. /*
  402. * Assume it would be too dangerous to continue ...
  403. */
  404. printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
  405. data ? "Data" : "Instruction",
  406. field, regs->cp0_epc, field, regs->regs[31]);
  407. if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
  408. == NOTIFY_STOP)
  409. return;
  410. die_if_kernel("Oops", regs);
  411. force_sig(SIGBUS, current);
  412. }
  413. /*
  414. * ll/sc, rdhwr, sync emulation
  415. */
  416. #define OPCODE 0xfc000000
  417. #define BASE 0x03e00000
  418. #define RT 0x001f0000
  419. #define OFFSET 0x0000ffff
  420. #define LL 0xc0000000
  421. #define SC 0xe0000000
  422. #define SPEC0 0x00000000
  423. #define SPEC3 0x7c000000
  424. #define RD 0x0000f800
  425. #define FUNC 0x0000003f
  426. #define SYNC 0x0000000f
  427. #define RDHWR 0x0000003b
  428. /*
  429. * The ll_bit is cleared by r*_switch.S
  430. */
  431. unsigned int ll_bit;
  432. struct task_struct *ll_task;
  433. static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
  434. {
  435. unsigned long value, __user *vaddr;
  436. long offset;
  437. /*
  438. * analyse the ll instruction that just caused a ri exception
  439. * and put the referenced address to addr.
  440. */
  441. /* sign extend offset */
  442. offset = opcode & OFFSET;
  443. offset <<= 16;
  444. offset >>= 16;
  445. vaddr = (unsigned long __user *)
  446. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  447. if ((unsigned long)vaddr & 3)
  448. return SIGBUS;
  449. if (get_user(value, vaddr))
  450. return SIGSEGV;
  451. preempt_disable();
  452. if (ll_task == NULL || ll_task == current) {
  453. ll_bit = 1;
  454. } else {
  455. ll_bit = 0;
  456. }
  457. ll_task = current;
  458. preempt_enable();
  459. regs->regs[(opcode & RT) >> 16] = value;
  460. return 0;
  461. }
  462. static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
  463. {
  464. unsigned long __user *vaddr;
  465. unsigned long reg;
  466. long offset;
  467. /*
  468. * analyse the sc instruction that just caused a ri exception
  469. * and put the referenced address to addr.
  470. */
  471. /* sign extend offset */
  472. offset = opcode & OFFSET;
  473. offset <<= 16;
  474. offset >>= 16;
  475. vaddr = (unsigned long __user *)
  476. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  477. reg = (opcode & RT) >> 16;
  478. if ((unsigned long)vaddr & 3)
  479. return SIGBUS;
  480. preempt_disable();
  481. if (ll_bit == 0 || ll_task != current) {
  482. regs->regs[reg] = 0;
  483. preempt_enable();
  484. return 0;
  485. }
  486. preempt_enable();
  487. if (put_user(regs->regs[reg], vaddr))
  488. return SIGSEGV;
  489. regs->regs[reg] = 1;
  490. return 0;
  491. }
  492. /*
  493. * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
  494. * opcodes are supposed to result in coprocessor unusable exceptions if
  495. * executed on ll/sc-less processors. That's the theory. In practice a
  496. * few processors such as NEC's VR4100 throw reserved instruction exceptions
  497. * instead, so we're doing the emulation thing in both exception handlers.
  498. */
  499. static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
  500. {
  501. if ((opcode & OPCODE) == LL) {
  502. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  503. 1, regs, 0);
  504. return simulate_ll(regs, opcode);
  505. }
  506. if ((opcode & OPCODE) == SC) {
  507. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  508. 1, regs, 0);
  509. return simulate_sc(regs, opcode);
  510. }
  511. return -1; /* Must be something else ... */
  512. }
  513. /*
  514. * Simulate trapping 'rdhwr' instructions to provide user accessible
  515. * registers not implemented in hardware.
  516. */
  517. static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
  518. {
  519. struct thread_info *ti = task_thread_info(current);
  520. if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
  521. int rd = (opcode & RD) >> 11;
  522. int rt = (opcode & RT) >> 16;
  523. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  524. 1, regs, 0);
  525. switch (rd) {
  526. case 0: /* CPU number */
  527. regs->regs[rt] = smp_processor_id();
  528. return 0;
  529. case 1: /* SYNCI length */
  530. regs->regs[rt] = min(current_cpu_data.dcache.linesz,
  531. current_cpu_data.icache.linesz);
  532. return 0;
  533. case 2: /* Read count register */
  534. regs->regs[rt] = read_c0_count();
  535. return 0;
  536. case 3: /* Count register resolution */
  537. switch (current_cpu_data.cputype) {
  538. case CPU_20KC:
  539. case CPU_25KF:
  540. regs->regs[rt] = 1;
  541. break;
  542. default:
  543. regs->regs[rt] = 2;
  544. }
  545. return 0;
  546. case 29:
  547. regs->regs[rt] = ti->tp_value;
  548. return 0;
  549. default:
  550. return -1;
  551. }
  552. }
  553. /* Not ours. */
  554. return -1;
  555. }
  556. static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
  557. {
  558. if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
  559. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  560. 1, regs, 0);
  561. return 0;
  562. }
  563. return -1; /* Must be something else ... */
  564. }
  565. asmlinkage void do_ov(struct pt_regs *regs)
  566. {
  567. siginfo_t info;
  568. die_if_kernel("Integer overflow", regs);
  569. info.si_code = FPE_INTOVF;
  570. info.si_signo = SIGFPE;
  571. info.si_errno = 0;
  572. info.si_addr = (void __user *) regs->cp0_epc;
  573. force_sig_info(SIGFPE, &info, current);
  574. }
  575. static int process_fpemu_return(int sig, void __user *fault_addr)
  576. {
  577. if (sig == SIGSEGV || sig == SIGBUS) {
  578. struct siginfo si = {0};
  579. si.si_addr = fault_addr;
  580. si.si_signo = sig;
  581. if (sig == SIGSEGV) {
  582. if (find_vma(current->mm, (unsigned long)fault_addr))
  583. si.si_code = SEGV_ACCERR;
  584. else
  585. si.si_code = SEGV_MAPERR;
  586. } else {
  587. si.si_code = BUS_ADRERR;
  588. }
  589. force_sig_info(sig, &si, current);
  590. return 1;
  591. } else if (sig) {
  592. force_sig(sig, current);
  593. return 1;
  594. } else {
  595. return 0;
  596. }
  597. }
  598. /*
  599. * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
  600. */
  601. asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
  602. {
  603. siginfo_t info = {0};
  604. if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
  605. == NOTIFY_STOP)
  606. return;
  607. die_if_kernel("FP exception in kernel code", regs);
  608. if (fcr31 & FPU_CSR_UNI_X) {
  609. int sig;
  610. void __user *fault_addr = NULL;
  611. /*
  612. * Unimplemented operation exception. If we've got the full
  613. * software emulator on-board, let's use it...
  614. *
  615. * Force FPU to dump state into task/thread context. We're
  616. * moving a lot of data here for what is probably a single
  617. * instruction, but the alternative is to pre-decode the FP
  618. * register operands before invoking the emulator, which seems
  619. * a bit extreme for what should be an infrequent event.
  620. */
  621. /* Ensure 'resume' not overwrite saved fp context again. */
  622. lose_fpu(1);
  623. /* Run the emulator */
  624. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
  625. &fault_addr);
  626. /*
  627. * We can't allow the emulated instruction to leave any of
  628. * the cause bit set in $fcr31.
  629. */
  630. current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
  631. /* Restore the hardware register state */
  632. own_fpu(1); /* Using the FPU again. */
  633. /* If something went wrong, signal */
  634. process_fpemu_return(sig, fault_addr);
  635. return;
  636. } else if (fcr31 & FPU_CSR_INV_X)
  637. info.si_code = FPE_FLTINV;
  638. else if (fcr31 & FPU_CSR_DIV_X)
  639. info.si_code = FPE_FLTDIV;
  640. else if (fcr31 & FPU_CSR_OVF_X)
  641. info.si_code = FPE_FLTOVF;
  642. else if (fcr31 & FPU_CSR_UDF_X)
  643. info.si_code = FPE_FLTUND;
  644. else if (fcr31 & FPU_CSR_INE_X)
  645. info.si_code = FPE_FLTRES;
  646. else
  647. info.si_code = __SI_FAULT;
  648. info.si_signo = SIGFPE;
  649. info.si_errno = 0;
  650. info.si_addr = (void __user *) regs->cp0_epc;
  651. force_sig_info(SIGFPE, &info, current);
  652. }
  653. static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
  654. const char *str)
  655. {
  656. siginfo_t info;
  657. char b[40];
  658. #ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
  659. if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  660. return;
  661. #endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
  662. if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  663. return;
  664. /*
  665. * A short test says that IRIX 5.3 sends SIGTRAP for all trap
  666. * insns, even for trap and break codes that indicate arithmetic
  667. * failures. Weird ...
  668. * But should we continue the brokenness??? --macro
  669. */
  670. switch (code) {
  671. case BRK_OVERFLOW:
  672. case BRK_DIVZERO:
  673. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  674. die_if_kernel(b, regs);
  675. if (code == BRK_DIVZERO)
  676. info.si_code = FPE_INTDIV;
  677. else
  678. info.si_code = FPE_INTOVF;
  679. info.si_signo = SIGFPE;
  680. info.si_errno = 0;
  681. info.si_addr = (void __user *) regs->cp0_epc;
  682. force_sig_info(SIGFPE, &info, current);
  683. break;
  684. case BRK_BUG:
  685. die_if_kernel("Kernel bug detected", regs);
  686. force_sig(SIGTRAP, current);
  687. break;
  688. case BRK_MEMU:
  689. /*
  690. * Address errors may be deliberately induced by the FPU
  691. * emulator to retake control of the CPU after executing the
  692. * instruction in the delay slot of an emulated branch.
  693. *
  694. * Terminate if exception was recognized as a delay slot return
  695. * otherwise handle as normal.
  696. */
  697. if (do_dsemulret(regs))
  698. return;
  699. die_if_kernel("Math emu break/trap", regs);
  700. force_sig(SIGTRAP, current);
  701. break;
  702. default:
  703. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  704. die_if_kernel(b, regs);
  705. force_sig(SIGTRAP, current);
  706. }
  707. }
  708. asmlinkage void do_bp(struct pt_regs *regs)
  709. {
  710. unsigned int opcode, bcode;
  711. if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
  712. goto out_sigsegv;
  713. /*
  714. * There is the ancient bug in the MIPS assemblers that the break
  715. * code starts left to bit 16 instead to bit 6 in the opcode.
  716. * Gas is bug-compatible, but not always, grrr...
  717. * We handle both cases with a simple heuristics. --macro
  718. */
  719. bcode = ((opcode >> 6) & ((1 << 20) - 1));
  720. if (bcode >= (1 << 10))
  721. bcode >>= 10;
  722. /*
  723. * notify the kprobe handlers, if instruction is likely to
  724. * pertain to them.
  725. */
  726. switch (bcode) {
  727. case BRK_KPROBE_BP:
  728. if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  729. return;
  730. else
  731. break;
  732. case BRK_KPROBE_SSTEPBP:
  733. if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  734. return;
  735. else
  736. break;
  737. default:
  738. break;
  739. }
  740. do_trap_or_bp(regs, bcode, "Break");
  741. return;
  742. out_sigsegv:
  743. force_sig(SIGSEGV, current);
  744. }
  745. asmlinkage void do_tr(struct pt_regs *regs)
  746. {
  747. unsigned int opcode, tcode = 0;
  748. if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
  749. goto out_sigsegv;
  750. /* Immediate versions don't provide a code. */
  751. if (!(opcode & OPCODE))
  752. tcode = ((opcode >> 6) & ((1 << 10) - 1));
  753. do_trap_or_bp(regs, tcode, "Trap");
  754. return;
  755. out_sigsegv:
  756. force_sig(SIGSEGV, current);
  757. }
  758. asmlinkage void do_ri(struct pt_regs *regs)
  759. {
  760. unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
  761. unsigned long old_epc = regs->cp0_epc;
  762. unsigned int opcode = 0;
  763. int status = -1;
  764. if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
  765. == NOTIFY_STOP)
  766. return;
  767. die_if_kernel("Reserved instruction in kernel code", regs);
  768. if (unlikely(compute_return_epc(regs) < 0))
  769. return;
  770. if (unlikely(get_user(opcode, epc) < 0))
  771. status = SIGSEGV;
  772. if (!cpu_has_llsc && status < 0)
  773. status = simulate_llsc(regs, opcode);
  774. if (status < 0)
  775. status = simulate_rdhwr(regs, opcode);
  776. if (status < 0)
  777. status = simulate_sync(regs, opcode);
  778. if (status < 0)
  779. status = SIGILL;
  780. if (unlikely(status > 0)) {
  781. regs->cp0_epc = old_epc; /* Undo skip-over. */
  782. force_sig(status, current);
  783. }
  784. }
  785. /*
  786. * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
  787. * emulated more than some threshold number of instructions, force migration to
  788. * a "CPU" that has FP support.
  789. */
  790. static void mt_ase_fp_affinity(void)
  791. {
  792. #ifdef CONFIG_MIPS_MT_FPAFF
  793. if (mt_fpemul_threshold > 0 &&
  794. ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
  795. /*
  796. * If there's no FPU present, or if the application has already
  797. * restricted the allowed set to exclude any CPUs with FPUs,
  798. * we'll skip the procedure.
  799. */
  800. if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
  801. cpumask_t tmask;
  802. current->thread.user_cpus_allowed
  803. = current->cpus_allowed;
  804. cpus_and(tmask, current->cpus_allowed,
  805. mt_fpu_cpumask);
  806. set_cpus_allowed_ptr(current, &tmask);
  807. set_thread_flag(TIF_FPUBOUND);
  808. }
  809. }
  810. #endif /* CONFIG_MIPS_MT_FPAFF */
  811. }
  812. /*
  813. * No lock; only written during early bootup by CPU 0.
  814. */
  815. static RAW_NOTIFIER_HEAD(cu2_chain);
  816. int __ref register_cu2_notifier(struct notifier_block *nb)
  817. {
  818. return raw_notifier_chain_register(&cu2_chain, nb);
  819. }
  820. int cu2_notifier_call_chain(unsigned long val, void *v)
  821. {
  822. return raw_notifier_call_chain(&cu2_chain, val, v);
  823. }
  824. static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
  825. void *data)
  826. {
  827. struct pt_regs *regs = data;
  828. switch (action) {
  829. default:
  830. die_if_kernel("Unhandled kernel unaligned access or invalid "
  831. "instruction", regs);
  832. /* Fall through */
  833. case CU2_EXCEPTION:
  834. force_sig(SIGILL, current);
  835. }
  836. return NOTIFY_OK;
  837. }
  838. asmlinkage void do_cpu(struct pt_regs *regs)
  839. {
  840. unsigned int __user *epc;
  841. unsigned long old_epc;
  842. unsigned int opcode;
  843. unsigned int cpid;
  844. int status;
  845. unsigned long __maybe_unused flags;
  846. die_if_kernel("do_cpu invoked from kernel context!", regs);
  847. cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
  848. switch (cpid) {
  849. case 0:
  850. epc = (unsigned int __user *)exception_epc(regs);
  851. old_epc = regs->cp0_epc;
  852. opcode = 0;
  853. status = -1;
  854. if (unlikely(compute_return_epc(regs) < 0))
  855. return;
  856. if (unlikely(get_user(opcode, epc) < 0))
  857. status = SIGSEGV;
  858. if (!cpu_has_llsc && status < 0)
  859. status = simulate_llsc(regs, opcode);
  860. if (status < 0)
  861. status = simulate_rdhwr(regs, opcode);
  862. if (status < 0)
  863. status = SIGILL;
  864. if (unlikely(status > 0)) {
  865. regs->cp0_epc = old_epc; /* Undo skip-over. */
  866. force_sig(status, current);
  867. }
  868. return;
  869. case 1:
  870. if (used_math()) /* Using the FPU again. */
  871. own_fpu(1);
  872. else { /* First time FPU user. */
  873. init_fpu();
  874. set_used_math();
  875. }
  876. if (!raw_cpu_has_fpu) {
  877. int sig;
  878. void __user *fault_addr = NULL;
  879. sig = fpu_emulator_cop1Handler(regs,
  880. &current->thread.fpu,
  881. 0, &fault_addr);
  882. if (!process_fpemu_return(sig, fault_addr))
  883. mt_ase_fp_affinity();
  884. }
  885. return;
  886. case 2:
  887. raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
  888. return;
  889. case 3:
  890. break;
  891. }
  892. force_sig(SIGILL, current);
  893. }
  894. asmlinkage void do_mdmx(struct pt_regs *regs)
  895. {
  896. force_sig(SIGILL, current);
  897. }
  898. /*
  899. * Called with interrupts disabled.
  900. */
  901. asmlinkage void do_watch(struct pt_regs *regs)
  902. {
  903. u32 cause;
  904. /*
  905. * Clear WP (bit 22) bit of cause register so we don't loop
  906. * forever.
  907. */
  908. cause = read_c0_cause();
  909. cause &= ~(1 << 22);
  910. write_c0_cause(cause);
  911. /*
  912. * If the current thread has the watch registers loaded, save
  913. * their values and send SIGTRAP. Otherwise another thread
  914. * left the registers set, clear them and continue.
  915. */
  916. if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
  917. mips_read_watch_registers();
  918. local_irq_enable();
  919. force_sig(SIGTRAP, current);
  920. } else {
  921. mips_clear_watch_registers();
  922. local_irq_enable();
  923. }
  924. }
  925. asmlinkage void do_mcheck(struct pt_regs *regs)
  926. {
  927. const int field = 2 * sizeof(unsigned long);
  928. int multi_match = regs->cp0_status & ST0_TS;
  929. show_regs(regs);
  930. if (multi_match) {
  931. printk("Index : %0x\n", read_c0_index());
  932. printk("Pagemask: %0x\n", read_c0_pagemask());
  933. printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
  934. printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
  935. printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
  936. printk("\n");
  937. dump_tlb_all();
  938. }
  939. show_code((unsigned int __user *) regs->cp0_epc);
  940. /*
  941. * Some chips may have other causes of machine check (e.g. SB1
  942. * graduation timer)
  943. */
  944. panic("Caught Machine Check exception - %scaused by multiple "
  945. "matching entries in the TLB.",
  946. (multi_match) ? "" : "not ");
  947. }
  948. asmlinkage void do_mt(struct pt_regs *regs)
  949. {
  950. int subcode;
  951. subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
  952. >> VPECONTROL_EXCPT_SHIFT;
  953. switch (subcode) {
  954. case 0:
  955. printk(KERN_DEBUG "Thread Underflow\n");
  956. break;
  957. case 1:
  958. printk(KERN_DEBUG "Thread Overflow\n");
  959. break;
  960. case 2:
  961. printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
  962. break;
  963. case 3:
  964. printk(KERN_DEBUG "Gating Storage Exception\n");
  965. break;
  966. case 4:
  967. printk(KERN_DEBUG "YIELD Scheduler Exception\n");
  968. break;
  969. case 5:
  970. printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
  971. break;
  972. default:
  973. printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
  974. subcode);
  975. break;
  976. }
  977. die_if_kernel("MIPS MT Thread exception in kernel", regs);
  978. force_sig(SIGILL, current);
  979. }
  980. asmlinkage void do_dsp(struct pt_regs *regs)
  981. {
  982. if (cpu_has_dsp)
  983. panic("Unexpected DSP exception");
  984. force_sig(SIGILL, current);
  985. }
  986. asmlinkage void do_reserved(struct pt_regs *regs)
  987. {
  988. /*
  989. * Game over - no way to handle this if it ever occurs. Most probably
  990. * caused by a new unknown cpu type or after another deadly
  991. * hard/software error.
  992. */
  993. show_regs(regs);
  994. panic("Caught reserved exception %ld - should not happen.",
  995. (regs->cp0_cause & 0x7f) >> 2);
  996. }
  997. static int __initdata l1parity = 1;
  998. static int __init nol1parity(char *s)
  999. {
  1000. l1parity = 0;
  1001. return 1;
  1002. }
  1003. __setup("nol1par", nol1parity);
  1004. static int __initdata l2parity = 1;
  1005. static int __init nol2parity(char *s)
  1006. {
  1007. l2parity = 0;
  1008. return 1;
  1009. }
  1010. __setup("nol2par", nol2parity);
  1011. /*
  1012. * Some MIPS CPUs can enable/disable for cache parity detection, but do
  1013. * it different ways.
  1014. */
  1015. static inline void parity_protection_init(void)
  1016. {
  1017. switch (current_cpu_type()) {
  1018. case CPU_24K:
  1019. case CPU_34K:
  1020. case CPU_74K:
  1021. case CPU_1004K:
  1022. {
  1023. #define ERRCTL_PE 0x80000000
  1024. #define ERRCTL_L2P 0x00800000
  1025. unsigned long errctl;
  1026. unsigned int l1parity_present, l2parity_present;
  1027. errctl = read_c0_ecc();
  1028. errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
  1029. /* probe L1 parity support */
  1030. write_c0_ecc(errctl | ERRCTL_PE);
  1031. back_to_back_c0_hazard();
  1032. l1parity_present = (read_c0_ecc() & ERRCTL_PE);
  1033. /* probe L2 parity support */
  1034. write_c0_ecc(errctl|ERRCTL_L2P);
  1035. back_to_back_c0_hazard();
  1036. l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
  1037. if (l1parity_present && l2parity_present) {
  1038. if (l1parity)
  1039. errctl |= ERRCTL_PE;
  1040. if (l1parity ^ l2parity)
  1041. errctl |= ERRCTL_L2P;
  1042. } else if (l1parity_present) {
  1043. if (l1parity)
  1044. errctl |= ERRCTL_PE;
  1045. } else if (l2parity_present) {
  1046. if (l2parity)
  1047. errctl |= ERRCTL_L2P;
  1048. } else {
  1049. /* No parity available */
  1050. }
  1051. printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
  1052. write_c0_ecc(errctl);
  1053. back_to_back_c0_hazard();
  1054. errctl = read_c0_ecc();
  1055. printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
  1056. if (l1parity_present)
  1057. printk(KERN_INFO "Cache parity protection %sabled\n",
  1058. (errctl & ERRCTL_PE) ? "en" : "dis");
  1059. if (l2parity_present) {
  1060. if (l1parity_present && l1parity)
  1061. errctl ^= ERRCTL_L2P;
  1062. printk(KERN_INFO "L2 cache parity protection %sabled\n",
  1063. (errctl & ERRCTL_L2P) ? "en" : "dis");
  1064. }
  1065. }
  1066. break;
  1067. case CPU_5KC:
  1068. write_c0_ecc(0x80000000);
  1069. back_to_back_c0_hazard();
  1070. /* Set the PE bit (bit 31) in the c0_errctl register. */
  1071. printk(KERN_INFO "Cache parity protection %sabled\n",
  1072. (read_c0_ecc() & 0x80000000) ? "en" : "dis");
  1073. break;
  1074. case CPU_20KC:
  1075. case CPU_25KF:
  1076. /* Clear the DE bit (bit 16) in the c0_status register. */
  1077. printk(KERN_INFO "Enable cache parity protection for "
  1078. "MIPS 20KC/25KF CPUs.\n");
  1079. clear_c0_status(ST0_DE);
  1080. break;
  1081. default:
  1082. break;
  1083. }
  1084. }
  1085. asmlinkage void cache_parity_error(void)
  1086. {
  1087. const int field = 2 * sizeof(unsigned long);
  1088. unsigned int reg_val;
  1089. /* For the moment, report the problem and hang. */
  1090. printk("Cache error exception:\n");
  1091. printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
  1092. reg_val = read_c0_cacheerr();
  1093. printk("c0_cacheerr == %08x\n", reg_val);
  1094. printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
  1095. reg_val & (1<<30) ? "secondary" : "primary",
  1096. reg_val & (1<<31) ? "data" : "insn");
  1097. printk("Error bits: %s%s%s%s%s%s%s\n",
  1098. reg_val & (1<<29) ? "ED " : "",
  1099. reg_val & (1<<28) ? "ET " : "",
  1100. reg_val & (1<<26) ? "EE " : "",
  1101. reg_val & (1<<25) ? "EB " : "",
  1102. reg_val & (1<<24) ? "EI " : "",
  1103. reg_val & (1<<23) ? "E1 " : "",
  1104. reg_val & (1<<22) ? "E0 " : "");
  1105. printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
  1106. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  1107. if (reg_val & (1<<22))
  1108. printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
  1109. if (reg_val & (1<<23))
  1110. printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
  1111. #endif
  1112. panic("Can't handle the cache error!");
  1113. }
  1114. /*
  1115. * SDBBP EJTAG debug exception handler.
  1116. * We skip the instruction and return to the next instruction.
  1117. */
  1118. void ejtag_exception_handler(struct pt_regs *regs)
  1119. {
  1120. const int field = 2 * sizeof(unsigned long);
  1121. unsigned long depc, old_epc;
  1122. unsigned int debug;
  1123. printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
  1124. depc = read_c0_depc();
  1125. debug = read_c0_debug();
  1126. printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
  1127. if (debug & 0x80000000) {
  1128. /*
  1129. * In branch delay slot.
  1130. * We cheat a little bit here and use EPC to calculate the
  1131. * debug return address (DEPC). EPC is restored after the
  1132. * calculation.
  1133. */
  1134. old_epc = regs->cp0_epc;
  1135. regs->cp0_epc = depc;
  1136. __compute_return_epc(regs);
  1137. depc = regs->cp0_epc;
  1138. regs->cp0_epc = old_epc;
  1139. } else
  1140. depc += 4;
  1141. write_c0_depc(depc);
  1142. #if 0
  1143. printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
  1144. write_c0_debug(debug | 0x100);
  1145. #endif
  1146. }
  1147. /*
  1148. * NMI exception handler.
  1149. * No lock; only written during early bootup by CPU 0.
  1150. */
  1151. static RAW_NOTIFIER_HEAD(nmi_chain);
  1152. int register_nmi_notifier(struct notifier_block *nb)
  1153. {
  1154. return raw_notifier_chain_register(&nmi_chain, nb);
  1155. }
  1156. void __noreturn nmi_exception_handler(struct pt_regs *regs)
  1157. {
  1158. raw_notifier_call_chain(&nmi_chain, 0, regs);
  1159. bust_spinlocks(1);
  1160. printk("NMI taken!!!!\n");
  1161. die("NMI", regs);
  1162. }
  1163. #define VECTORSPACING 0x100 /* for EI/VI mode */
  1164. unsigned long ebase;
  1165. unsigned long exception_handlers[32];
  1166. unsigned long vi_handlers[64];
  1167. void __init *set_except_vector(int n, void *addr)
  1168. {
  1169. unsigned long handler = (unsigned long) addr;
  1170. unsigned long old_handler = exception_handlers[n];
  1171. exception_handlers[n] = handler;
  1172. if (n == 0 && cpu_has_divec) {
  1173. unsigned long jump_mask = ~((1 << 28) - 1);
  1174. u32 *buf = (u32 *)(ebase + 0x200);
  1175. unsigned int k0 = 26;
  1176. if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
  1177. uasm_i_j(&buf, handler & ~jump_mask);
  1178. uasm_i_nop(&buf);
  1179. } else {
  1180. UASM_i_LA(&buf, k0, handler);
  1181. uasm_i_jr(&buf, k0);
  1182. uasm_i_nop(&buf);
  1183. }
  1184. local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
  1185. }
  1186. return (void *)old_handler;
  1187. }
  1188. static asmlinkage void do_default_vi(void)
  1189. {
  1190. show_regs(get_irq_regs());
  1191. panic("Caught unexpected vectored interrupt.");
  1192. }
  1193. static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
  1194. {
  1195. unsigned long handler;
  1196. unsigned long old_handler = vi_handlers[n];
  1197. int srssets = current_cpu_data.srsets;
  1198. u32 *w;
  1199. unsigned char *b;
  1200. BUG_ON(!cpu_has_veic && !cpu_has_vint);
  1201. if (addr == NULL) {
  1202. handler = (unsigned long) do_default_vi;
  1203. srs = 0;
  1204. } else
  1205. handler = (unsigned long) addr;
  1206. vi_handlers[n] = (unsigned long) addr;
  1207. b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
  1208. if (srs >= srssets)
  1209. panic("Shadow register set %d not supported", srs);
  1210. if (cpu_has_veic) {
  1211. if (board_bind_eic_interrupt)
  1212. board_bind_eic_interrupt(n, srs);
  1213. } else if (cpu_has_vint) {
  1214. /* SRSMap is only defined if shadow sets are implemented */
  1215. if (srssets > 1)
  1216. change_c0_srsmap(0xf << n*4, srs << n*4);
  1217. }
  1218. if (srs == 0) {
  1219. /*
  1220. * If no shadow set is selected then use the default handler
  1221. * that does normal register saving and a standard interrupt exit
  1222. */
  1223. extern char except_vec_vi, except_vec_vi_lui;
  1224. extern char except_vec_vi_ori, except_vec_vi_end;
  1225. extern char rollback_except_vec_vi;
  1226. char *vec_start = (cpu_wait == r4k_wait) ?
  1227. &rollback_except_vec_vi : &except_vec_vi;
  1228. #ifdef CONFIG_MIPS_MT_SMTC
  1229. /*
  1230. * We need to provide the SMTC vectored interrupt handler
  1231. * not only with the address of the handler, but with the
  1232. * Status.IM bit to be masked before going there.
  1233. */
  1234. extern char except_vec_vi_mori;
  1235. const int mori_offset = &except_vec_vi_mori - vec_start;
  1236. #endif /* CONFIG_MIPS_MT_SMTC */
  1237. const int handler_len = &except_vec_vi_end - vec_start;
  1238. const int lui_offset = &except_vec_vi_lui - vec_start;
  1239. const int ori_offset = &except_vec_vi_ori - vec_start;
  1240. if (handler_len > VECTORSPACING) {
  1241. /*
  1242. * Sigh... panicing won't help as the console
  1243. * is probably not configured :(
  1244. */
  1245. panic("VECTORSPACING too small");
  1246. }
  1247. memcpy(b, vec_start, handler_len);
  1248. #ifdef CONFIG_MIPS_MT_SMTC
  1249. BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
  1250. w = (u32 *)(b + mori_offset);
  1251. *w = (*w & 0xffff0000) | (0x100 << n);
  1252. #endif /* CONFIG_MIPS_MT_SMTC */
  1253. w = (u32 *)(b + lui_offset);
  1254. *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
  1255. w = (u32 *)(b + ori_offset);
  1256. *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
  1257. local_flush_icache_range((unsigned long)b,
  1258. (unsigned long)(b+handler_len));
  1259. }
  1260. else {
  1261. /*
  1262. * In other cases jump directly to the interrupt handler
  1263. *
  1264. * It is the handlers responsibility to save registers if required
  1265. * (eg hi/lo) and return from the exception using "eret"
  1266. */
  1267. w = (u32 *)b;
  1268. *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
  1269. *w = 0;
  1270. local_flush_icache_range((unsigned long)b,
  1271. (unsigned long)(b+8));
  1272. }
  1273. return (void *)old_handler;
  1274. }
  1275. void *set_vi_handler(int n, vi_handler_t addr)
  1276. {
  1277. return set_vi_srs_handler(n, addr, 0);
  1278. }
  1279. extern void cpu_cache_init(void);
  1280. extern void tlb_init(void);
  1281. extern void flush_tlb_handlers(void);
  1282. /*
  1283. * Timer interrupt
  1284. */
  1285. int cp0_compare_irq;
  1286. int cp0_compare_irq_shift;
  1287. /*
  1288. * Performance counter IRQ or -1 if shared with timer
  1289. */
  1290. int cp0_perfcount_irq;
  1291. EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
  1292. static int __cpuinitdata noulri;
  1293. static int __init ulri_disable(char *s)
  1294. {
  1295. pr_info("Disabling ulri\n");
  1296. noulri = 1;
  1297. return 1;
  1298. }
  1299. __setup("noulri", ulri_disable);
  1300. void __cpuinit per_cpu_trap_init(void)
  1301. {
  1302. unsigned int cpu = smp_processor_id();
  1303. unsigned int status_set = ST0_CU0;
  1304. unsigned int hwrena = cpu_hwrena_impl_bits;
  1305. #ifdef CONFIG_MIPS_MT_SMTC
  1306. int secondaryTC = 0;
  1307. int bootTC = (cpu == 0);
  1308. /*
  1309. * Only do per_cpu_trap_init() for first TC of Each VPE.
  1310. * Note that this hack assumes that the SMTC init code
  1311. * assigns TCs consecutively and in ascending order.
  1312. */
  1313. if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
  1314. ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
  1315. secondaryTC = 1;
  1316. #endif /* CONFIG_MIPS_MT_SMTC */
  1317. /*
  1318. * Disable coprocessors and select 32-bit or 64-bit addressing
  1319. * and the 16/32 or 32/32 FPR register model. Reset the BEV
  1320. * flag that some firmware may have left set and the TS bit (for
  1321. * IP27). Set XX for ISA IV code to work.
  1322. */
  1323. #ifdef CONFIG_64BIT
  1324. status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
  1325. #endif
  1326. if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
  1327. status_set |= ST0_XX;
  1328. if (cpu_has_dsp)
  1329. status_set |= ST0_MX;
  1330. change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
  1331. status_set);
  1332. if (cpu_has_mips_r2)
  1333. hwrena |= 0x0000000f;
  1334. if (!noulri && cpu_has_userlocal)
  1335. hwrena |= (1 << 29);
  1336. if (hwrena)
  1337. write_c0_hwrena(hwrena);
  1338. #ifdef CONFIG_MIPS_MT_SMTC
  1339. if (!secondaryTC) {
  1340. #endif /* CONFIG_MIPS_MT_SMTC */
  1341. if (cpu_has_veic || cpu_has_vint) {
  1342. unsigned long sr = set_c0_status(ST0_BEV);
  1343. write_c0_ebase(ebase);
  1344. write_c0_status(sr);
  1345. /* Setting vector spacing enables EI/VI mode */
  1346. change_c0_intctl(0x3e0, VECTORSPACING);
  1347. }
  1348. if (cpu_has_divec) {
  1349. if (cpu_has_mipsmt) {
  1350. unsigned int vpflags = dvpe();
  1351. set_c0_cause(CAUSEF_IV);
  1352. evpe(vpflags);
  1353. } else
  1354. set_c0_cause(CAUSEF_IV);
  1355. }
  1356. /*
  1357. * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
  1358. *
  1359. * o read IntCtl.IPTI to determine the timer interrupt
  1360. * o read IntCtl.IPPCI to determine the performance counter interrupt
  1361. */
  1362. if (cpu_has_mips_r2) {
  1363. cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
  1364. cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
  1365. cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
  1366. if (cp0_perfcount_irq == cp0_compare_irq)
  1367. cp0_perfcount_irq = -1;
  1368. } else {
  1369. cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
  1370. cp0_compare_irq_shift = cp0_compare_irq;
  1371. cp0_perfcount_irq = -1;
  1372. }
  1373. #ifdef CONFIG_MIPS_MT_SMTC
  1374. }
  1375. #endif /* CONFIG_MIPS_MT_SMTC */
  1376. if (!cpu_data[cpu].asid_cache)
  1377. cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
  1378. atomic_inc(&init_mm.mm_count);
  1379. current->active_mm = &init_mm;
  1380. BUG_ON(current->mm);
  1381. enter_lazy_tlb(&init_mm, current);
  1382. #ifdef CONFIG_MIPS_MT_SMTC
  1383. if (bootTC) {
  1384. #endif /* CONFIG_MIPS_MT_SMTC */
  1385. cpu_cache_init();
  1386. tlb_init();
  1387. #ifdef CONFIG_MIPS_MT_SMTC
  1388. } else if (!secondaryTC) {
  1389. /*
  1390. * First TC in non-boot VPE must do subset of tlb_init()
  1391. * for MMU countrol registers.
  1392. */
  1393. write_c0_pagemask(PM_DEFAULT_MASK);
  1394. write_c0_wired(0);
  1395. }
  1396. #endif /* CONFIG_MIPS_MT_SMTC */
  1397. TLBMISS_HANDLER_SETUP();
  1398. }
  1399. /* Install CPU exception handler */
  1400. void __init set_handler(unsigned long offset, void *addr, unsigned long size)
  1401. {
  1402. memcpy((void *)(ebase + offset), addr, size);
  1403. local_flush_icache_range(ebase + offset, ebase + offset + size);
  1404. }
  1405. static char panic_null_cerr[] __cpuinitdata =
  1406. "Trying to set NULL cache error exception handler";
  1407. /*
  1408. * Install uncached CPU exception handler.
  1409. * This is suitable only for the cache error exception which is the only
  1410. * exception handler that is being run uncached.
  1411. */
  1412. void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
  1413. unsigned long size)
  1414. {
  1415. unsigned long uncached_ebase = CKSEG1ADDR(ebase);
  1416. if (!addr)
  1417. panic(panic_null_cerr);
  1418. memcpy((void *)(uncached_ebase + offset), addr, size);
  1419. }
  1420. static int __initdata rdhwr_noopt;
  1421. static int __init set_rdhwr_noopt(char *str)
  1422. {
  1423. rdhwr_noopt = 1;
  1424. return 1;
  1425. }
  1426. __setup("rdhwr_noopt", set_rdhwr_noopt);
  1427. void __init trap_init(void)
  1428. {
  1429. extern char except_vec3_generic, except_vec3_r4000;
  1430. extern char except_vec4;
  1431. unsigned long i;
  1432. int rollback;
  1433. check_wait();
  1434. rollback = (cpu_wait == r4k_wait);
  1435. #if defined(CONFIG_KGDB)
  1436. if (kgdb_early_setup)
  1437. return; /* Already done */
  1438. #endif
  1439. if (cpu_has_veic || cpu_has_vint) {
  1440. unsigned long size = 0x200 + VECTORSPACING*64;
  1441. ebase = (unsigned long)
  1442. __alloc_bootmem(size, 1 << fls(size), 0);
  1443. } else {
  1444. ebase = CKSEG0;
  1445. if (cpu_has_mips_r2)
  1446. ebase += (read_c0_ebase() & 0x3ffff000);
  1447. }
  1448. if (board_ebase_setup)
  1449. board_ebase_setup();
  1450. per_cpu_trap_init();
  1451. /*
  1452. * Copy the generic exception handlers to their final destination.
  1453. * This will be overriden later as suitable for a particular
  1454. * configuration.
  1455. */
  1456. set_handler(0x180, &except_vec3_generic, 0x80);
  1457. /*
  1458. * Setup default vectors
  1459. */
  1460. for (i = 0; i <= 31; i++)
  1461. set_except_vector(i, handle_reserved);
  1462. /*
  1463. * Copy the EJTAG debug exception vector handler code to it's final
  1464. * destination.
  1465. */
  1466. if (cpu_has_ejtag && board_ejtag_handler_setup)
  1467. board_ejtag_handler_setup();
  1468. /*
  1469. * Only some CPUs have the watch exceptions.
  1470. */
  1471. if (cpu_has_watch)
  1472. set_except_vector(23, handle_watch);
  1473. /*
  1474. * Initialise interrupt handlers
  1475. */
  1476. if (cpu_has_veic || cpu_has_vint) {
  1477. int nvec = cpu_has_veic ? 64 : 8;
  1478. for (i = 0; i < nvec; i++)
  1479. set_vi_handler(i, NULL);
  1480. }
  1481. else if (cpu_has_divec)
  1482. set_handler(0x200, &except_vec4, 0x8);
  1483. /*
  1484. * Some CPUs can enable/disable for cache parity detection, but does
  1485. * it different ways.
  1486. */
  1487. parity_protection_init();
  1488. /*
  1489. * The Data Bus Errors / Instruction Bus Errors are signaled
  1490. * by external hardware. Therefore these two exceptions
  1491. * may have board specific handlers.
  1492. */
  1493. if (board_be_init)
  1494. board_be_init();
  1495. set_except_vector(0, rollback ? rollback_handle_int : handle_int);
  1496. set_except_vector(1, handle_tlbm);
  1497. set_except_vector(2, handle_tlbl);
  1498. set_except_vector(3, handle_tlbs);
  1499. set_except_vector(4, handle_adel);
  1500. set_except_vector(5, handle_ades);
  1501. set_except_vector(6, handle_ibe);
  1502. set_except_vector(7, handle_dbe);
  1503. set_except_vector(8, handle_sys);
  1504. set_except_vector(9, handle_bp);
  1505. set_except_vector(10, rdhwr_noopt ? handle_ri :
  1506. (cpu_has_vtag_icache ?
  1507. handle_ri_rdhwr_vivt : handle_ri_rdhwr));
  1508. set_except_vector(11, handle_cpu);
  1509. set_except_vector(12, handle_ov);
  1510. set_except_vector(13, handle_tr);
  1511. if (current_cpu_type() == CPU_R6000 ||
  1512. current_cpu_type() == CPU_R6000A) {
  1513. /*
  1514. * The R6000 is the only R-series CPU that features a machine
  1515. * check exception (similar to the R4000 cache error) and
  1516. * unaligned ldc1/sdc1 exception. The handlers have not been
  1517. * written yet. Well, anyway there is no R6000 machine on the
  1518. * current list of targets for Linux/MIPS.
  1519. * (Duh, crap, there is someone with a triple R6k machine)
  1520. */
  1521. //set_except_vector(14, handle_mc);
  1522. //set_except_vector(15, handle_ndc);
  1523. }
  1524. if (board_nmi_handler_setup)
  1525. board_nmi_handler_setup();
  1526. if (cpu_has_fpu && !cpu_has_nofpuex)
  1527. set_except_vector(15, handle_fpe);
  1528. set_except_vector(22, handle_mdmx);
  1529. if (cpu_has_mcheck)
  1530. set_except_vector(24, handle_mcheck);
  1531. if (cpu_has_mipsmt)
  1532. set_except_vector(25, handle_mt);
  1533. set_except_vector(26, handle_dsp);
  1534. if (cpu_has_vce)
  1535. /* Special exception: R4[04]00 uses also the divec space. */
  1536. memcpy((void *)(ebase + 0x180), &except_vec3_r4000, 0x100);
  1537. else if (cpu_has_4kex)
  1538. memcpy((void *)(ebase + 0x180), &except_vec3_generic, 0x80);
  1539. else
  1540. memcpy((void *)(ebase + 0x080), &except_vec3_generic, 0x80);
  1541. local_flush_icache_range(ebase, ebase + 0x400);
  1542. flush_tlb_handlers();
  1543. sort_extable(__start___dbe_table, __stop___dbe_table);
  1544. cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
  1545. }