sync_serial.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462
  1. /*
  2. * Simple synchronous serial port driver for ETRAX 100LX.
  3. *
  4. * Synchronous serial ports are used for continuous streamed data like audio.
  5. * The default setting for this driver is compatible with the STA 013 MP3
  6. * decoder. The driver can easily be tuned to fit other audio encoder/decoders
  7. * and SPI
  8. *
  9. * Copyright (c) 2001-2008 Axis Communications AB
  10. *
  11. * Author: Mikael Starvik, Johan Adolfsson
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/errno.h>
  18. #include <linux/major.h>
  19. #include <linux/sched.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/poll.h>
  22. #include <linux/init.h>
  23. #include <linux/mutex.h>
  24. #include <linux/timer.h>
  25. #include <asm/irq.h>
  26. #include <asm/dma.h>
  27. #include <asm/io.h>
  28. #include <arch/svinto.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/sync_serial.h>
  31. #include <arch/io_interface_mux.h>
  32. /* The receiver is a bit tricky because of the continuous stream of data.*/
  33. /* */
  34. /* Three DMA descriptors are linked together. Each DMA descriptor is */
  35. /* responsible for port->bufchunk of a common buffer. */
  36. /* */
  37. /* +---------------------------------------------+ */
  38. /* | +----------+ +----------+ +----------+ | */
  39. /* +-> | Descr[0] |-->| Descr[1] |-->| Descr[2] |-+ */
  40. /* +----------+ +----------+ +----------+ */
  41. /* | | | */
  42. /* v v v */
  43. /* +-------------------------------------+ */
  44. /* | BUFFER | */
  45. /* +-------------------------------------+ */
  46. /* |<- data_avail ->| */
  47. /* readp writep */
  48. /* */
  49. /* If the application keeps up the pace readp will be right after writep.*/
  50. /* If the application can't keep the pace we have to throw away data. */
  51. /* The idea is that readp should be ready with the data pointed out by */
  52. /* Descr[i] when the DMA has filled in Descr[i+1]. */
  53. /* Otherwise we will discard */
  54. /* the rest of the data pointed out by Descr1 and set readp to the start */
  55. /* of Descr2 */
  56. #define SYNC_SERIAL_MAJOR 125
  57. /* IN_BUFFER_SIZE should be a multiple of 6 to make sure that 24 bit */
  58. /* words can be handled */
  59. #define IN_BUFFER_SIZE 12288
  60. #define IN_DESCR_SIZE 256
  61. #define NUM_IN_DESCR (IN_BUFFER_SIZE/IN_DESCR_SIZE)
  62. #define OUT_BUFFER_SIZE 4096
  63. #define DEFAULT_FRAME_RATE 0
  64. #define DEFAULT_WORD_RATE 7
  65. /* NOTE: Enabling some debug will likely cause overrun or underrun,
  66. * especially if manual mode is use.
  67. */
  68. #define DEBUG(x)
  69. #define DEBUGREAD(x)
  70. #define DEBUGWRITE(x)
  71. #define DEBUGPOLL(x)
  72. #define DEBUGRXINT(x)
  73. #define DEBUGTXINT(x)
  74. /* Define some macros to access ETRAX 100 registers */
  75. #define SETF(var, reg, field, val) \
  76. do { \
  77. var = (var & ~IO_MASK_(reg##_, field##_)) | \
  78. IO_FIELD_(reg##_, field##_, val); \
  79. } while (0)
  80. #define SETS(var, reg, field, val) \
  81. do { \
  82. var = (var & ~IO_MASK_(reg##_, field##_)) | \
  83. IO_STATE_(reg##_, field##_, _##val); \
  84. } while (0)
  85. struct sync_port {
  86. /* Etrax registers and bits*/
  87. const volatile unsigned *const status;
  88. volatile unsigned *const ctrl_data;
  89. volatile unsigned *const output_dma_first;
  90. volatile unsigned char *const output_dma_cmd;
  91. volatile unsigned char *const output_dma_clr_irq;
  92. volatile unsigned *const input_dma_first;
  93. volatile unsigned char *const input_dma_cmd;
  94. volatile unsigned *const input_dma_descr;
  95. /* 8*4 */
  96. volatile unsigned char *const input_dma_clr_irq;
  97. volatile unsigned *const data_out;
  98. const volatile unsigned *const data_in;
  99. char data_avail_bit; /* In R_IRQ_MASK1_RD/SET/CLR */
  100. char transmitter_ready_bit; /* In R_IRQ_MASK1_RD/SET/CLR */
  101. char input_dma_descr_bit; /* In R_IRQ_MASK2_RD */
  102. char output_dma_bit; /* In R_IRQ_MASK2_RD */
  103. /* End of fields initialised in array */
  104. char started; /* 1 if port has been started */
  105. char port_nbr; /* Port 0 or 1 */
  106. char busy; /* 1 if port is busy */
  107. char enabled; /* 1 if port is enabled */
  108. char use_dma; /* 1 if port uses dma */
  109. char tr_running;
  110. char init_irqs;
  111. /* Register shadow */
  112. unsigned int ctrl_data_shadow;
  113. /* Remaining bytes for current transfer */
  114. volatile unsigned int out_count;
  115. /* Current position in out_buffer */
  116. unsigned char *outp;
  117. /* 16*4 */
  118. /* Next byte to be read by application */
  119. volatile unsigned char *volatile readp;
  120. /* Next byte to be written by etrax */
  121. volatile unsigned char *volatile writep;
  122. unsigned int in_buffer_size;
  123. unsigned int inbufchunk;
  124. struct etrax_dma_descr out_descr __attribute__ ((aligned(32)));
  125. struct etrax_dma_descr in_descr[NUM_IN_DESCR] __attribute__ ((aligned(32)));
  126. unsigned char out_buffer[OUT_BUFFER_SIZE] __attribute__ ((aligned(32)));
  127. unsigned char in_buffer[IN_BUFFER_SIZE]__attribute__ ((aligned(32)));
  128. unsigned char flip[IN_BUFFER_SIZE] __attribute__ ((aligned(32)));
  129. struct etrax_dma_descr *next_rx_desc;
  130. struct etrax_dma_descr *prev_rx_desc;
  131. int full;
  132. wait_queue_head_t out_wait_q;
  133. wait_queue_head_t in_wait_q;
  134. };
  135. static DEFINE_MUTEX(sync_serial_mutex);
  136. static int etrax_sync_serial_init(void);
  137. static void initialize_port(int portnbr);
  138. static inline int sync_data_avail(struct sync_port *port);
  139. static int sync_serial_open(struct inode *inode, struct file *file);
  140. static int sync_serial_release(struct inode *inode, struct file *file);
  141. static unsigned int sync_serial_poll(struct file *filp, poll_table *wait);
  142. static long sync_serial_ioctl(struct file *file,
  143. unsigned int cmd, unsigned long arg);
  144. static ssize_t sync_serial_write(struct file *file, const char *buf,
  145. size_t count, loff_t *ppos);
  146. static ssize_t sync_serial_read(struct file *file, char *buf,
  147. size_t count, loff_t *ppos);
  148. #if ((defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  149. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  150. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  151. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)))
  152. #define SYNC_SER_DMA
  153. #endif
  154. static void send_word(struct sync_port *port);
  155. static void start_dma(struct sync_port *port, const char *data, int count);
  156. static void start_dma_in(struct sync_port *port);
  157. #ifdef SYNC_SER_DMA
  158. static irqreturn_t tr_interrupt(int irq, void *dev_id);
  159. static irqreturn_t rx_interrupt(int irq, void *dev_id);
  160. #endif
  161. #if ((defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  162. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  163. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  164. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)))
  165. #define SYNC_SER_MANUAL
  166. #endif
  167. #ifdef SYNC_SER_MANUAL
  168. static irqreturn_t manual_interrupt(int irq, void *dev_id);
  169. #endif
  170. /* The ports */
  171. static struct sync_port ports[] = {
  172. {
  173. .status = R_SYNC_SERIAL1_STATUS,
  174. .ctrl_data = R_SYNC_SERIAL1_CTRL,
  175. .output_dma_first = R_DMA_CH8_FIRST,
  176. .output_dma_cmd = R_DMA_CH8_CMD,
  177. .output_dma_clr_irq = R_DMA_CH8_CLR_INTR,
  178. .input_dma_first = R_DMA_CH9_FIRST,
  179. .input_dma_cmd = R_DMA_CH9_CMD,
  180. .input_dma_descr = R_DMA_CH9_DESCR,
  181. .input_dma_clr_irq = R_DMA_CH9_CLR_INTR,
  182. .data_out = R_SYNC_SERIAL1_TR_DATA,
  183. .data_in = R_SYNC_SERIAL1_REC_DATA,
  184. .data_avail_bit = IO_BITNR(R_IRQ_MASK1_RD, ser1_data),
  185. .transmitter_ready_bit = IO_BITNR(R_IRQ_MASK1_RD, ser1_ready),
  186. .input_dma_descr_bit = IO_BITNR(R_IRQ_MASK2_RD, dma9_descr),
  187. .output_dma_bit = IO_BITNR(R_IRQ_MASK2_RD, dma8_eop),
  188. .init_irqs = 1,
  189. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  190. .use_dma = 1,
  191. #else
  192. .use_dma = 0,
  193. #endif
  194. },
  195. {
  196. .status = R_SYNC_SERIAL3_STATUS,
  197. .ctrl_data = R_SYNC_SERIAL3_CTRL,
  198. .output_dma_first = R_DMA_CH4_FIRST,
  199. .output_dma_cmd = R_DMA_CH4_CMD,
  200. .output_dma_clr_irq = R_DMA_CH4_CLR_INTR,
  201. .input_dma_first = R_DMA_CH5_FIRST,
  202. .input_dma_cmd = R_DMA_CH5_CMD,
  203. .input_dma_descr = R_DMA_CH5_DESCR,
  204. .input_dma_clr_irq = R_DMA_CH5_CLR_INTR,
  205. .data_out = R_SYNC_SERIAL3_TR_DATA,
  206. .data_in = R_SYNC_SERIAL3_REC_DATA,
  207. .data_avail_bit = IO_BITNR(R_IRQ_MASK1_RD, ser3_data),
  208. .transmitter_ready_bit = IO_BITNR(R_IRQ_MASK1_RD, ser3_ready),
  209. .input_dma_descr_bit = IO_BITNR(R_IRQ_MASK2_RD, dma5_descr),
  210. .output_dma_bit = IO_BITNR(R_IRQ_MASK2_RD, dma4_eop),
  211. .init_irqs = 1,
  212. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  213. .use_dma = 1,
  214. #else
  215. .use_dma = 0,
  216. #endif
  217. }
  218. };
  219. /* Register shadows */
  220. static unsigned sync_serial_prescale_shadow;
  221. #define NUMBER_OF_PORTS 2
  222. static const struct file_operations sync_serial_fops = {
  223. .owner = THIS_MODULE,
  224. .write = sync_serial_write,
  225. .read = sync_serial_read,
  226. .poll = sync_serial_poll,
  227. .unlocked_ioctl = sync_serial_ioctl,
  228. .open = sync_serial_open,
  229. .release = sync_serial_release,
  230. .llseek = noop_llseek,
  231. };
  232. static int __init etrax_sync_serial_init(void)
  233. {
  234. ports[0].enabled = 0;
  235. ports[1].enabled = 0;
  236. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  237. if (cris_request_io_interface(if_sync_serial_1, "sync_ser1")) {
  238. printk(KERN_CRIT "ETRAX100LX sync_serial: "
  239. "Could not allocate IO group for port %d\n", 0);
  240. return -EBUSY;
  241. }
  242. #endif
  243. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  244. if (cris_request_io_interface(if_sync_serial_3, "sync_ser3")) {
  245. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  246. cris_free_io_interface(if_sync_serial_1);
  247. #endif
  248. printk(KERN_CRIT "ETRAX100LX sync_serial: "
  249. "Could not allocate IO group for port %d\n", 1);
  250. return -EBUSY;
  251. }
  252. #endif
  253. if (register_chrdev(SYNC_SERIAL_MAJOR, "sync serial",
  254. &sync_serial_fops) < 0) {
  255. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  256. cris_free_io_interface(if_sync_serial_3);
  257. #endif
  258. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  259. cris_free_io_interface(if_sync_serial_1);
  260. #endif
  261. printk("unable to get major for synchronous serial port\n");
  262. return -EBUSY;
  263. }
  264. /* Deselect synchronous serial ports while configuring. */
  265. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, async);
  266. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, async);
  267. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  268. /* Initialize Ports */
  269. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  270. ports[0].enabled = 1;
  271. SETS(port_pb_i2c_shadow, R_PORT_PB_I2C, syncser1, ss1extra);
  272. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, sync);
  273. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  274. ports[0].use_dma = 1;
  275. #else
  276. ports[0].use_dma = 0;
  277. #endif
  278. initialize_port(0);
  279. #endif
  280. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  281. ports[1].enabled = 1;
  282. SETS(port_pb_i2c_shadow, R_PORT_PB_I2C, syncser3, ss3extra);
  283. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, sync);
  284. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  285. ports[1].use_dma = 1;
  286. #else
  287. ports[1].use_dma = 0;
  288. #endif
  289. initialize_port(1);
  290. #endif
  291. *R_PORT_PB_I2C = port_pb_i2c_shadow; /* Use PB4/PB7 */
  292. /* Set up timing */
  293. *R_SYNC_SERIAL_PRESCALE = sync_serial_prescale_shadow = (
  294. IO_STATE(R_SYNC_SERIAL_PRESCALE, clk_sel_u1, codec) |
  295. IO_STATE(R_SYNC_SERIAL_PRESCALE, word_stb_sel_u1, external) |
  296. IO_STATE(R_SYNC_SERIAL_PRESCALE, clk_sel_u3, codec) |
  297. IO_STATE(R_SYNC_SERIAL_PRESCALE, word_stb_sel_u3, external) |
  298. IO_STATE(R_SYNC_SERIAL_PRESCALE, prescaler, div4) |
  299. IO_FIELD(R_SYNC_SERIAL_PRESCALE, frame_rate,
  300. DEFAULT_FRAME_RATE) |
  301. IO_FIELD(R_SYNC_SERIAL_PRESCALE, word_rate, DEFAULT_WORD_RATE) |
  302. IO_STATE(R_SYNC_SERIAL_PRESCALE, warp_mode, normal));
  303. /* Select synchronous ports */
  304. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  305. printk(KERN_INFO "ETRAX 100LX synchronous serial port driver\n");
  306. return 0;
  307. }
  308. static void __init initialize_port(int portnbr)
  309. {
  310. struct sync_port *port = &ports[portnbr];
  311. DEBUG(printk(KERN_DEBUG "Init sync serial port %d\n", portnbr));
  312. port->started = 0;
  313. port->port_nbr = portnbr;
  314. port->busy = 0;
  315. port->tr_running = 0;
  316. port->out_count = 0;
  317. port->outp = port->out_buffer;
  318. port->readp = port->flip;
  319. port->writep = port->flip;
  320. port->in_buffer_size = IN_BUFFER_SIZE;
  321. port->inbufchunk = IN_DESCR_SIZE;
  322. port->next_rx_desc = &port->in_descr[0];
  323. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR-1];
  324. port->prev_rx_desc->ctrl = d_eol;
  325. init_waitqueue_head(&port->out_wait_q);
  326. init_waitqueue_head(&port->in_wait_q);
  327. port->ctrl_data_shadow =
  328. IO_STATE(R_SYNC_SERIAL1_CTRL, tr_baud, c115k2Hz) |
  329. IO_STATE(R_SYNC_SERIAL1_CTRL, mode, master_output) |
  330. IO_STATE(R_SYNC_SERIAL1_CTRL, error, ignore) |
  331. IO_STATE(R_SYNC_SERIAL1_CTRL, rec_enable, disable) |
  332. IO_STATE(R_SYNC_SERIAL1_CTRL, f_synctype, normal) |
  333. IO_STATE(R_SYNC_SERIAL1_CTRL, f_syncsize, word) |
  334. IO_STATE(R_SYNC_SERIAL1_CTRL, f_sync, on) |
  335. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_mode, normal) |
  336. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_halt, stopped) |
  337. IO_STATE(R_SYNC_SERIAL1_CTRL, bitorder, msb) |
  338. IO_STATE(R_SYNC_SERIAL1_CTRL, tr_enable, disable) |
  339. IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit) |
  340. IO_STATE(R_SYNC_SERIAL1_CTRL, buf_empty, lmt_8) |
  341. IO_STATE(R_SYNC_SERIAL1_CTRL, buf_full, lmt_8) |
  342. IO_STATE(R_SYNC_SERIAL1_CTRL, flow_ctrl, enabled) |
  343. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_polarity, neg) |
  344. IO_STATE(R_SYNC_SERIAL1_CTRL, frame_polarity, normal)|
  345. IO_STATE(R_SYNC_SERIAL1_CTRL, status_polarity, inverted)|
  346. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_driver, normal) |
  347. IO_STATE(R_SYNC_SERIAL1_CTRL, frame_driver, normal) |
  348. IO_STATE(R_SYNC_SERIAL1_CTRL, status_driver, normal)|
  349. IO_STATE(R_SYNC_SERIAL1_CTRL, def_out0, high);
  350. if (port->use_dma)
  351. port->ctrl_data_shadow |= IO_STATE(R_SYNC_SERIAL1_CTRL,
  352. dma_enable, on);
  353. else
  354. port->ctrl_data_shadow |= IO_STATE(R_SYNC_SERIAL1_CTRL,
  355. dma_enable, off);
  356. *port->ctrl_data = port->ctrl_data_shadow;
  357. }
  358. static inline int sync_data_avail(struct sync_port *port)
  359. {
  360. int avail;
  361. unsigned char *start;
  362. unsigned char *end;
  363. start = (unsigned char *)port->readp; /* cast away volatile */
  364. end = (unsigned char *)port->writep; /* cast away volatile */
  365. /* 0123456789 0123456789
  366. * ----- - -----
  367. * ^rp ^wp ^wp ^rp
  368. */
  369. if (end >= start)
  370. avail = end - start;
  371. else
  372. avail = port->in_buffer_size - (start - end);
  373. return avail;
  374. }
  375. static inline int sync_data_avail_to_end(struct sync_port *port)
  376. {
  377. int avail;
  378. unsigned char *start;
  379. unsigned char *end;
  380. start = (unsigned char *)port->readp; /* cast away volatile */
  381. end = (unsigned char *)port->writep; /* cast away volatile */
  382. /* 0123456789 0123456789
  383. * ----- -----
  384. * ^rp ^wp ^wp ^rp
  385. */
  386. if (end >= start)
  387. avail = end - start;
  388. else
  389. avail = port->flip + port->in_buffer_size - start;
  390. return avail;
  391. }
  392. static int sync_serial_open(struct inode *inode, struct file *file)
  393. {
  394. int dev = MINOR(inode->i_rdev);
  395. struct sync_port *port;
  396. int mode;
  397. int err = -EBUSY;
  398. mutex_lock(&sync_serial_mutex);
  399. DEBUG(printk(KERN_DEBUG "Open sync serial port %d\n", dev));
  400. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  401. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  402. err = -ENODEV;
  403. goto out;
  404. }
  405. port = &ports[dev];
  406. /* Allow open this device twice (assuming one reader and one writer) */
  407. if (port->busy == 2) {
  408. DEBUG(printk(KERN_DEBUG "Device is busy.. \n"));
  409. goto out;
  410. }
  411. if (port->init_irqs) {
  412. if (port->use_dma) {
  413. if (port == &ports[0]) {
  414. #ifdef SYNC_SER_DMA
  415. if (request_irq(24, tr_interrupt, 0,
  416. "synchronous serial 1 dma tr",
  417. &ports[0])) {
  418. printk(KERN_CRIT "Can't alloc "
  419. "sync serial port 1 IRQ");
  420. goto out;
  421. } else if (request_irq(25, rx_interrupt, 0,
  422. "synchronous serial 1 dma rx",
  423. &ports[0])) {
  424. free_irq(24, &port[0]);
  425. printk(KERN_CRIT "Can't alloc "
  426. "sync serial port 1 IRQ");
  427. goto out;
  428. } else if (cris_request_dma(8,
  429. "synchronous serial 1 dma tr",
  430. DMA_VERBOSE_ON_ERROR,
  431. dma_ser1)) {
  432. free_irq(24, &port[0]);
  433. free_irq(25, &port[0]);
  434. printk(KERN_CRIT "Can't alloc "
  435. "sync serial port 1 "
  436. "TX DMA channel");
  437. goto out;
  438. } else if (cris_request_dma(9,
  439. "synchronous serial 1 dma rec",
  440. DMA_VERBOSE_ON_ERROR,
  441. dma_ser1)) {
  442. cris_free_dma(8, NULL);
  443. free_irq(24, &port[0]);
  444. free_irq(25, &port[0]);
  445. printk(KERN_CRIT "Can't alloc "
  446. "sync serial port 1 "
  447. "RX DMA channel");
  448. goto out;
  449. }
  450. #endif
  451. RESET_DMA(8); WAIT_DMA(8);
  452. RESET_DMA(9); WAIT_DMA(9);
  453. *R_DMA_CH8_CLR_INTR =
  454. IO_STATE(R_DMA_CH8_CLR_INTR, clr_eop,
  455. do) |
  456. IO_STATE(R_DMA_CH8_CLR_INTR, clr_descr,
  457. do);
  458. *R_DMA_CH9_CLR_INTR =
  459. IO_STATE(R_DMA_CH9_CLR_INTR, clr_eop,
  460. do) |
  461. IO_STATE(R_DMA_CH9_CLR_INTR, clr_descr,
  462. do);
  463. *R_IRQ_MASK2_SET =
  464. IO_STATE(R_IRQ_MASK2_SET, dma8_eop,
  465. set) |
  466. IO_STATE(R_IRQ_MASK2_SET, dma9_descr,
  467. set);
  468. } else if (port == &ports[1]) {
  469. #ifdef SYNC_SER_DMA
  470. if (request_irq(20, tr_interrupt, 0,
  471. "synchronous serial 3 dma tr",
  472. &ports[1])) {
  473. printk(KERN_CRIT "Can't alloc "
  474. "sync serial port 3 IRQ");
  475. goto out;
  476. } else if (request_irq(21, rx_interrupt, 0,
  477. "synchronous serial 3 dma rx",
  478. &ports[1])) {
  479. free_irq(20, &ports[1]);
  480. printk(KERN_CRIT "Can't alloc "
  481. "sync serial port 3 IRQ");
  482. goto out;
  483. } else if (cris_request_dma(4,
  484. "synchronous serial 3 dma tr",
  485. DMA_VERBOSE_ON_ERROR,
  486. dma_ser3)) {
  487. free_irq(21, &ports[1]);
  488. free_irq(20, &ports[1]);
  489. printk(KERN_CRIT "Can't alloc "
  490. "sync serial port 3 "
  491. "TX DMA channel");
  492. goto out;
  493. } else if (cris_request_dma(5,
  494. "synchronous serial 3 dma rec",
  495. DMA_VERBOSE_ON_ERROR,
  496. dma_ser3)) {
  497. cris_free_dma(4, NULL);
  498. free_irq(21, &ports[1]);
  499. free_irq(20, &ports[1]);
  500. printk(KERN_CRIT "Can't alloc "
  501. "sync serial port 3 "
  502. "RX DMA channel");
  503. goto out;
  504. }
  505. #endif
  506. RESET_DMA(4); WAIT_DMA(4);
  507. RESET_DMA(5); WAIT_DMA(5);
  508. *R_DMA_CH4_CLR_INTR =
  509. IO_STATE(R_DMA_CH4_CLR_INTR, clr_eop,
  510. do) |
  511. IO_STATE(R_DMA_CH4_CLR_INTR, clr_descr,
  512. do);
  513. *R_DMA_CH5_CLR_INTR =
  514. IO_STATE(R_DMA_CH5_CLR_INTR, clr_eop,
  515. do) |
  516. IO_STATE(R_DMA_CH5_CLR_INTR, clr_descr,
  517. do);
  518. *R_IRQ_MASK2_SET =
  519. IO_STATE(R_IRQ_MASK2_SET, dma4_eop,
  520. set) |
  521. IO_STATE(R_IRQ_MASK2_SET, dma5_descr,
  522. set);
  523. }
  524. start_dma_in(port);
  525. port->init_irqs = 0;
  526. } else { /* !port->use_dma */
  527. #ifdef SYNC_SER_MANUAL
  528. if (port == &ports[0]) {
  529. if (request_irq(8,
  530. manual_interrupt,
  531. IRQF_SHARED | IRQF_DISABLED,
  532. "synchronous serial manual irq",
  533. &ports[0])) {
  534. printk(KERN_CRIT "Can't alloc "
  535. "sync serial manual irq");
  536. goto out;
  537. }
  538. } else if (port == &ports[1]) {
  539. if (request_irq(8,
  540. manual_interrupt,
  541. IRQF_SHARED | IRQF_DISABLED,
  542. "synchronous serial manual irq",
  543. &ports[1])) {
  544. printk(KERN_CRIT "Can't alloc "
  545. "sync serial manual irq");
  546. goto out;
  547. }
  548. }
  549. port->init_irqs = 0;
  550. #else
  551. panic("sync_serial: Manual mode not supported.\n");
  552. #endif /* SYNC_SER_MANUAL */
  553. }
  554. } /* port->init_irqs */
  555. port->busy++;
  556. /* Start port if we use it as input */
  557. mode = IO_EXTRACT(R_SYNC_SERIAL1_CTRL, mode, port->ctrl_data_shadow);
  558. if (mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, master_input) ||
  559. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, slave_input) ||
  560. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, master_bidir) ||
  561. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, slave_bidir)) {
  562. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  563. running);
  564. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  565. enable);
  566. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  567. enable);
  568. port->started = 1;
  569. *port->ctrl_data = port->ctrl_data_shadow;
  570. if (!port->use_dma)
  571. *R_IRQ_MASK1_SET = 1 << port->data_avail_bit;
  572. DEBUG(printk(KERN_DEBUG "sser%d rec started\n", dev));
  573. }
  574. err = 0;
  575. out:
  576. mutex_unlock(&sync_serial_mutex);
  577. return err;
  578. }
  579. static int sync_serial_release(struct inode *inode, struct file *file)
  580. {
  581. int dev = MINOR(inode->i_rdev);
  582. struct sync_port *port;
  583. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  584. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  585. return -ENODEV;
  586. }
  587. port = &ports[dev];
  588. if (port->busy)
  589. port->busy--;
  590. if (!port->busy)
  591. *R_IRQ_MASK1_CLR = ((1 << port->data_avail_bit) |
  592. (1 << port->transmitter_ready_bit));
  593. return 0;
  594. }
  595. static unsigned int sync_serial_poll(struct file *file, poll_table *wait)
  596. {
  597. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  598. unsigned int mask = 0;
  599. struct sync_port *port;
  600. DEBUGPOLL(static unsigned int prev_mask = 0);
  601. port = &ports[dev];
  602. poll_wait(file, &port->out_wait_q, wait);
  603. poll_wait(file, &port->in_wait_q, wait);
  604. /* Some room to write */
  605. if (port->out_count < OUT_BUFFER_SIZE)
  606. mask |= POLLOUT | POLLWRNORM;
  607. /* At least an inbufchunk of data */
  608. if (sync_data_avail(port) >= port->inbufchunk)
  609. mask |= POLLIN | POLLRDNORM;
  610. DEBUGPOLL(if (mask != prev_mask)
  611. printk(KERN_DEBUG "sync_serial_poll: mask 0x%08X %s %s\n",
  612. mask,
  613. mask & POLLOUT ? "POLLOUT" : "",
  614. mask & POLLIN ? "POLLIN" : "");
  615. prev_mask = mask;
  616. );
  617. return mask;
  618. }
  619. static int sync_serial_ioctl_unlocked(struct file *file,
  620. unsigned int cmd, unsigned long arg)
  621. {
  622. int return_val = 0;
  623. unsigned long flags;
  624. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  625. struct sync_port *port;
  626. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  627. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  628. return -1;
  629. }
  630. port = &ports[dev];
  631. local_irq_save(flags);
  632. /* Disable port while changing config */
  633. if (dev) {
  634. if (port->use_dma) {
  635. RESET_DMA(4); WAIT_DMA(4);
  636. port->tr_running = 0;
  637. port->out_count = 0;
  638. port->outp = port->out_buffer;
  639. *R_DMA_CH4_CLR_INTR =
  640. IO_STATE(R_DMA_CH4_CLR_INTR, clr_eop, do) |
  641. IO_STATE(R_DMA_CH4_CLR_INTR, clr_descr, do);
  642. }
  643. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, async);
  644. } else {
  645. if (port->use_dma) {
  646. RESET_DMA(8); WAIT_DMA(8);
  647. port->tr_running = 0;
  648. port->out_count = 0;
  649. port->outp = port->out_buffer;
  650. *R_DMA_CH8_CLR_INTR =
  651. IO_STATE(R_DMA_CH8_CLR_INTR, clr_eop, do) |
  652. IO_STATE(R_DMA_CH8_CLR_INTR, clr_descr, do);
  653. }
  654. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, async);
  655. }
  656. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  657. local_irq_restore(flags);
  658. switch (cmd) {
  659. case SSP_SPEED:
  660. if (GET_SPEED(arg) == CODEC) {
  661. if (dev)
  662. SETS(sync_serial_prescale_shadow,
  663. R_SYNC_SERIAL_PRESCALE, clk_sel_u3,
  664. codec);
  665. else
  666. SETS(sync_serial_prescale_shadow,
  667. R_SYNC_SERIAL_PRESCALE, clk_sel_u1,
  668. codec);
  669. SETF(sync_serial_prescale_shadow,
  670. R_SYNC_SERIAL_PRESCALE, prescaler,
  671. GET_FREQ(arg));
  672. SETF(sync_serial_prescale_shadow,
  673. R_SYNC_SERIAL_PRESCALE, frame_rate,
  674. GET_FRAME_RATE(arg));
  675. SETF(sync_serial_prescale_shadow,
  676. R_SYNC_SERIAL_PRESCALE, word_rate,
  677. GET_WORD_RATE(arg));
  678. } else {
  679. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  680. tr_baud, GET_SPEED(arg));
  681. if (dev)
  682. SETS(sync_serial_prescale_shadow,
  683. R_SYNC_SERIAL_PRESCALE, clk_sel_u3,
  684. baudrate);
  685. else
  686. SETS(sync_serial_prescale_shadow,
  687. R_SYNC_SERIAL_PRESCALE, clk_sel_u1,
  688. baudrate);
  689. }
  690. break;
  691. case SSP_MODE:
  692. if (arg > 5)
  693. return -EINVAL;
  694. if (arg == MASTER_OUTPUT || arg == SLAVE_OUTPUT)
  695. *R_IRQ_MASK1_CLR = 1 << port->data_avail_bit;
  696. else if (!port->use_dma)
  697. *R_IRQ_MASK1_SET = 1 << port->data_avail_bit;
  698. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, mode, arg);
  699. break;
  700. case SSP_FRAME_SYNC:
  701. if (arg & NORMAL_SYNC)
  702. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  703. f_synctype, normal);
  704. else if (arg & EARLY_SYNC)
  705. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  706. f_synctype, early);
  707. if (arg & BIT_SYNC)
  708. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  709. f_syncsize, bit);
  710. else if (arg & WORD_SYNC)
  711. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  712. f_syncsize, word);
  713. else if (arg & EXTENDED_SYNC)
  714. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  715. f_syncsize, extended);
  716. if (arg & SYNC_ON)
  717. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  718. f_sync, on);
  719. else if (arg & SYNC_OFF)
  720. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  721. f_sync, off);
  722. if (arg & WORD_SIZE_8)
  723. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  724. wordsize, size8bit);
  725. else if (arg & WORD_SIZE_12)
  726. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  727. wordsize, size12bit);
  728. else if (arg & WORD_SIZE_16)
  729. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  730. wordsize, size16bit);
  731. else if (arg & WORD_SIZE_24)
  732. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  733. wordsize, size24bit);
  734. else if (arg & WORD_SIZE_32)
  735. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  736. wordsize, size32bit);
  737. if (arg & BIT_ORDER_MSB)
  738. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  739. bitorder, msb);
  740. else if (arg & BIT_ORDER_LSB)
  741. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  742. bitorder, lsb);
  743. if (arg & FLOW_CONTROL_ENABLE)
  744. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  745. flow_ctrl, enabled);
  746. else if (arg & FLOW_CONTROL_DISABLE)
  747. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  748. flow_ctrl, disabled);
  749. if (arg & CLOCK_NOT_GATED)
  750. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  751. clk_mode, normal);
  752. else if (arg & CLOCK_GATED)
  753. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  754. clk_mode, gated);
  755. break;
  756. case SSP_IPOLARITY:
  757. /* NOTE!! negedge is considered NORMAL */
  758. if (arg & CLOCK_NORMAL)
  759. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  760. clk_polarity, neg);
  761. else if (arg & CLOCK_INVERT)
  762. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  763. clk_polarity, pos);
  764. if (arg & FRAME_NORMAL)
  765. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  766. frame_polarity, normal);
  767. else if (arg & FRAME_INVERT)
  768. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  769. frame_polarity, inverted);
  770. if (arg & STATUS_NORMAL)
  771. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  772. status_polarity, normal);
  773. else if (arg & STATUS_INVERT)
  774. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  775. status_polarity, inverted);
  776. break;
  777. case SSP_OPOLARITY:
  778. if (arg & CLOCK_NORMAL)
  779. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  780. clk_driver, normal);
  781. else if (arg & CLOCK_INVERT)
  782. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  783. clk_driver, inverted);
  784. if (arg & FRAME_NORMAL)
  785. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  786. frame_driver, normal);
  787. else if (arg & FRAME_INVERT)
  788. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  789. frame_driver, inverted);
  790. if (arg & STATUS_NORMAL)
  791. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  792. status_driver, normal);
  793. else if (arg & STATUS_INVERT)
  794. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  795. status_driver, inverted);
  796. break;
  797. case SSP_SPI:
  798. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, flow_ctrl,
  799. disabled);
  800. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, bitorder,
  801. msb);
  802. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, wordsize,
  803. size8bit);
  804. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_sync, on);
  805. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_syncsize,
  806. word);
  807. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_synctype,
  808. normal);
  809. if (arg & SPI_SLAVE) {
  810. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  811. frame_polarity, inverted);
  812. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  813. clk_polarity, neg);
  814. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  815. mode, SLAVE_INPUT);
  816. } else {
  817. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  818. frame_driver, inverted);
  819. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  820. clk_driver, inverted);
  821. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  822. mode, MASTER_OUTPUT);
  823. }
  824. break;
  825. case SSP_INBUFCHUNK:
  826. #if 0
  827. if (arg > port->in_buffer_size/NUM_IN_DESCR)
  828. return -EINVAL;
  829. port->inbufchunk = arg;
  830. /* Make sure in_buffer_size is a multiple of inbufchunk */
  831. port->in_buffer_size =
  832. (port->in_buffer_size/port->inbufchunk) *
  833. port->inbufchunk;
  834. DEBUG(printk(KERN_DEBUG "inbufchunk %i in_buffer_size: %i\n",
  835. port->inbufchunk, port->in_buffer_size));
  836. if (port->use_dma) {
  837. if (port->port_nbr == 0) {
  838. RESET_DMA(9);
  839. WAIT_DMA(9);
  840. } else {
  841. RESET_DMA(5);
  842. WAIT_DMA(5);
  843. }
  844. start_dma_in(port);
  845. }
  846. #endif
  847. break;
  848. default:
  849. return_val = -1;
  850. }
  851. /* Make sure we write the config without interruption */
  852. local_irq_save(flags);
  853. /* Set config and enable port */
  854. *port->ctrl_data = port->ctrl_data_shadow;
  855. nop(); nop(); nop(); nop();
  856. *R_SYNC_SERIAL_PRESCALE = sync_serial_prescale_shadow;
  857. nop(); nop(); nop(); nop();
  858. if (dev)
  859. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, sync);
  860. else
  861. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, sync);
  862. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  863. /* Reset DMA. At readout from serial port the data could be shifted
  864. * one byte if not resetting DMA.
  865. */
  866. if (port->use_dma) {
  867. if (port->port_nbr == 0) {
  868. RESET_DMA(9);
  869. WAIT_DMA(9);
  870. } else {
  871. RESET_DMA(5);
  872. WAIT_DMA(5);
  873. }
  874. start_dma_in(port);
  875. }
  876. local_irq_restore(flags);
  877. return return_val;
  878. }
  879. static long sync_serial_ioctl(struct file *file,
  880. unsigned int cmd, unsigned long arg)
  881. {
  882. long ret;
  883. mutex_lock(&sync_serial_mutex);
  884. ret = sync_serial_ioctl_unlocked(file, cmd, arg);
  885. mutex_unlock(&sync_serial_mutex);
  886. return ret;
  887. }
  888. static ssize_t sync_serial_write(struct file *file, const char *buf,
  889. size_t count, loff_t *ppos)
  890. {
  891. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  892. DECLARE_WAITQUEUE(wait, current);
  893. struct sync_port *port;
  894. unsigned long flags;
  895. unsigned long c, c1;
  896. unsigned long free_outp;
  897. unsigned long outp;
  898. unsigned long out_buffer;
  899. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  900. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  901. return -ENODEV;
  902. }
  903. port = &ports[dev];
  904. DEBUGWRITE(printk(KERN_DEBUG "W d%d c %lu (%d/%d)\n",
  905. port->port_nbr, count, port->out_count, OUT_BUFFER_SIZE));
  906. /* Space to end of buffer */
  907. /*
  908. * out_buffer <c1>012345<- c ->OUT_BUFFER_SIZE
  909. * outp^ +out_count
  910. * ^free_outp
  911. * out_buffer 45<- c ->0123OUT_BUFFER_SIZE
  912. * +out_count outp^
  913. * free_outp
  914. *
  915. */
  916. /* Read variables that may be updated by interrupts */
  917. local_irq_save(flags);
  918. if (count > OUT_BUFFER_SIZE - port->out_count)
  919. count = OUT_BUFFER_SIZE - port->out_count;
  920. outp = (unsigned long)port->outp;
  921. free_outp = outp + port->out_count;
  922. local_irq_restore(flags);
  923. out_buffer = (unsigned long)port->out_buffer;
  924. /* Find out where and how much to write */
  925. if (free_outp >= out_buffer + OUT_BUFFER_SIZE)
  926. free_outp -= OUT_BUFFER_SIZE;
  927. if (free_outp >= outp)
  928. c = out_buffer + OUT_BUFFER_SIZE - free_outp;
  929. else
  930. c = outp - free_outp;
  931. if (c > count)
  932. c = count;
  933. DEBUGWRITE(printk(KERN_DEBUG "w op %08lX fop %08lX c %lu\n",
  934. outp, free_outp, c));
  935. if (copy_from_user((void *)free_outp, buf, c))
  936. return -EFAULT;
  937. if (c != count) {
  938. buf += c;
  939. c1 = count - c;
  940. DEBUGWRITE(printk(KERN_DEBUG "w2 fi %lu c %lu c1 %lu\n",
  941. free_outp-out_buffer, c, c1));
  942. if (copy_from_user((void *)out_buffer, buf, c1))
  943. return -EFAULT;
  944. }
  945. local_irq_save(flags);
  946. port->out_count += count;
  947. local_irq_restore(flags);
  948. /* Make sure transmitter/receiver is running */
  949. if (!port->started) {
  950. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  951. running);
  952. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  953. enable);
  954. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  955. enable);
  956. port->started = 1;
  957. }
  958. *port->ctrl_data = port->ctrl_data_shadow;
  959. if (file->f_flags & O_NONBLOCK) {
  960. local_irq_save(flags);
  961. if (!port->tr_running) {
  962. if (!port->use_dma) {
  963. /* Start sender by writing data */
  964. send_word(port);
  965. /* and enable transmitter ready IRQ */
  966. *R_IRQ_MASK1_SET = 1 <<
  967. port->transmitter_ready_bit;
  968. } else
  969. start_dma(port,
  970. (unsigned char *volatile)port->outp, c);
  971. }
  972. local_irq_restore(flags);
  973. DEBUGWRITE(printk(KERN_DEBUG "w d%d c %lu NB\n",
  974. port->port_nbr, count));
  975. return count;
  976. }
  977. /* Sleep until all sent */
  978. add_wait_queue(&port->out_wait_q, &wait);
  979. set_current_state(TASK_INTERRUPTIBLE);
  980. local_irq_save(flags);
  981. if (!port->tr_running) {
  982. if (!port->use_dma) {
  983. /* Start sender by writing data */
  984. send_word(port);
  985. /* and enable transmitter ready IRQ */
  986. *R_IRQ_MASK1_SET = 1 << port->transmitter_ready_bit;
  987. } else
  988. start_dma(port, port->outp, c);
  989. }
  990. local_irq_restore(flags);
  991. schedule();
  992. set_current_state(TASK_RUNNING);
  993. remove_wait_queue(&port->out_wait_q, &wait);
  994. if (signal_pending(current))
  995. return -EINTR;
  996. DEBUGWRITE(printk(KERN_DEBUG "w d%d c %lu\n", port->port_nbr, count));
  997. return count;
  998. }
  999. static ssize_t sync_serial_read(struct file *file, char *buf,
  1000. size_t count, loff_t *ppos)
  1001. {
  1002. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  1003. int avail;
  1004. struct sync_port *port;
  1005. unsigned char *start;
  1006. unsigned char *end;
  1007. unsigned long flags;
  1008. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  1009. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  1010. return -ENODEV;
  1011. }
  1012. port = &ports[dev];
  1013. DEBUGREAD(printk(KERN_DEBUG "R%d c %d ri %lu wi %lu /%lu\n",
  1014. dev, count, port->readp - port->flip,
  1015. port->writep - port->flip, port->in_buffer_size));
  1016. if (!port->started) {
  1017. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  1018. running);
  1019. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  1020. enable);
  1021. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  1022. enable);
  1023. port->started = 1;
  1024. }
  1025. *port->ctrl_data = port->ctrl_data_shadow;
  1026. /* Calculate number of available bytes */
  1027. /* Save pointers to avoid that they are modified by interrupt */
  1028. local_irq_save(flags);
  1029. start = (unsigned char *)port->readp; /* cast away volatile */
  1030. end = (unsigned char *)port->writep; /* cast away volatile */
  1031. local_irq_restore(flags);
  1032. while (start == end && !port->full) {
  1033. /* No data */
  1034. if (file->f_flags & O_NONBLOCK)
  1035. return -EAGAIN;
  1036. interruptible_sleep_on(&port->in_wait_q);
  1037. if (signal_pending(current))
  1038. return -EINTR;
  1039. local_irq_save(flags);
  1040. start = (unsigned char *)port->readp; /* cast away volatile */
  1041. end = (unsigned char *)port->writep; /* cast away volatile */
  1042. local_irq_restore(flags);
  1043. }
  1044. /* Lazy read, never return wrapped data. */
  1045. if (port->full)
  1046. avail = port->in_buffer_size;
  1047. else if (end > start)
  1048. avail = end - start;
  1049. else
  1050. avail = port->flip + port->in_buffer_size - start;
  1051. count = count > avail ? avail : count;
  1052. if (copy_to_user(buf, start, count))
  1053. return -EFAULT;
  1054. /* Disable interrupts while updating readp */
  1055. local_irq_save(flags);
  1056. port->readp += count;
  1057. if (port->readp >= port->flip + port->in_buffer_size) /* Wrap? */
  1058. port->readp = port->flip;
  1059. port->full = 0;
  1060. local_irq_restore(flags);
  1061. DEBUGREAD(printk(KERN_DEBUG "r %d\n", count));
  1062. return count;
  1063. }
  1064. static void send_word(struct sync_port *port)
  1065. {
  1066. switch (IO_EXTRACT(R_SYNC_SERIAL1_CTRL, wordsize,
  1067. port->ctrl_data_shadow)) {
  1068. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit):
  1069. port->out_count--;
  1070. *port->data_out = *port->outp++;
  1071. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1072. port->outp = port->out_buffer;
  1073. break;
  1074. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size12bit):
  1075. {
  1076. int data = (*port->outp++) << 8;
  1077. data |= *port->outp++;
  1078. port->out_count -= 2;
  1079. *port->data_out = data;
  1080. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1081. port->outp = port->out_buffer;
  1082. break;
  1083. }
  1084. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size16bit):
  1085. port->out_count -= 2;
  1086. *port->data_out = *(unsigned short *)port->outp;
  1087. port->outp += 2;
  1088. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1089. port->outp = port->out_buffer;
  1090. break;
  1091. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size24bit):
  1092. port->out_count -= 3;
  1093. *port->data_out = *(unsigned int *)port->outp;
  1094. port->outp += 3;
  1095. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1096. port->outp = port->out_buffer;
  1097. break;
  1098. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size32bit):
  1099. port->out_count -= 4;
  1100. *port->data_out = *(unsigned int *)port->outp;
  1101. port->outp += 4;
  1102. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1103. port->outp = port->out_buffer;
  1104. break;
  1105. }
  1106. }
  1107. static void start_dma(struct sync_port *port, const char *data, int count)
  1108. {
  1109. port->tr_running = 1;
  1110. port->out_descr.hw_len = 0;
  1111. port->out_descr.next = 0;
  1112. port->out_descr.ctrl = d_eol | d_eop; /* No d_wait to avoid glitches */
  1113. port->out_descr.sw_len = count;
  1114. port->out_descr.buf = virt_to_phys(data);
  1115. port->out_descr.status = 0;
  1116. *port->output_dma_first = virt_to_phys(&port->out_descr);
  1117. *port->output_dma_cmd = IO_STATE(R_DMA_CH0_CMD, cmd, start);
  1118. DEBUGTXINT(printk(KERN_DEBUG "dma %08lX c %d\n",
  1119. (unsigned long)data, count));
  1120. }
  1121. static void start_dma_in(struct sync_port *port)
  1122. {
  1123. int i;
  1124. unsigned long buf;
  1125. port->writep = port->flip;
  1126. if (port->writep > port->flip + port->in_buffer_size) {
  1127. panic("Offset too large in sync serial driver\n");
  1128. return;
  1129. }
  1130. buf = virt_to_phys(port->in_buffer);
  1131. for (i = 0; i < NUM_IN_DESCR; i++) {
  1132. port->in_descr[i].sw_len = port->inbufchunk;
  1133. port->in_descr[i].ctrl = d_int;
  1134. port->in_descr[i].next = virt_to_phys(&port->in_descr[i+1]);
  1135. port->in_descr[i].buf = buf;
  1136. port->in_descr[i].hw_len = 0;
  1137. port->in_descr[i].status = 0;
  1138. port->in_descr[i].fifo_len = 0;
  1139. buf += port->inbufchunk;
  1140. prepare_rx_descriptor(&port->in_descr[i]);
  1141. }
  1142. /* Link the last descriptor to the first */
  1143. port->in_descr[i-1].next = virt_to_phys(&port->in_descr[0]);
  1144. port->in_descr[i-1].ctrl |= d_eol;
  1145. port->next_rx_desc = &port->in_descr[0];
  1146. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR - 1];
  1147. *port->input_dma_first = virt_to_phys(port->next_rx_desc);
  1148. *port->input_dma_cmd = IO_STATE(R_DMA_CH0_CMD, cmd, start);
  1149. }
  1150. #ifdef SYNC_SER_DMA
  1151. static irqreturn_t tr_interrupt(int irq, void *dev_id)
  1152. {
  1153. unsigned long ireg = *R_IRQ_MASK2_RD;
  1154. struct etrax_dma_descr *descr;
  1155. unsigned int sentl;
  1156. int handled = 0;
  1157. int i;
  1158. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1159. struct sync_port *port = &ports[i];
  1160. if (!port->enabled || !port->use_dma)
  1161. continue;
  1162. /* IRQ active for the port? */
  1163. if (!(ireg & (1 << port->output_dma_bit)))
  1164. continue;
  1165. handled = 1;
  1166. /* Clear IRQ */
  1167. *port->output_dma_clr_irq =
  1168. IO_STATE(R_DMA_CH0_CLR_INTR, clr_eop, do) |
  1169. IO_STATE(R_DMA_CH0_CLR_INTR, clr_descr, do);
  1170. descr = &port->out_descr;
  1171. if (!(descr->status & d_stop))
  1172. sentl = descr->sw_len;
  1173. else
  1174. /* Otherwise find amount of data sent here */
  1175. sentl = descr->hw_len;
  1176. port->out_count -= sentl;
  1177. port->outp += sentl;
  1178. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1179. port->outp = port->out_buffer;
  1180. if (port->out_count) {
  1181. int c = port->out_buffer + OUT_BUFFER_SIZE - port->outp;
  1182. if (c > port->out_count)
  1183. c = port->out_count;
  1184. DEBUGTXINT(printk(KERN_DEBUG
  1185. "tx_int DMAWRITE %i %i\n", sentl, c));
  1186. start_dma(port, port->outp, c);
  1187. } else {
  1188. DEBUGTXINT(printk(KERN_DEBUG
  1189. "tx_int DMA stop %i\n", sentl));
  1190. port->tr_running = 0;
  1191. }
  1192. /* wake up the waiting process */
  1193. wake_up_interruptible(&port->out_wait_q);
  1194. }
  1195. return IRQ_RETVAL(handled);
  1196. } /* tr_interrupt */
  1197. static irqreturn_t rx_interrupt(int irq, void *dev_id)
  1198. {
  1199. unsigned long ireg = *R_IRQ_MASK2_RD;
  1200. int i;
  1201. int handled = 0;
  1202. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1203. struct sync_port *port = &ports[i];
  1204. if (!port->enabled || !port->use_dma)
  1205. continue;
  1206. if (!(ireg & (1 << port->input_dma_descr_bit)))
  1207. continue;
  1208. /* Descriptor interrupt */
  1209. handled = 1;
  1210. while (*port->input_dma_descr !=
  1211. virt_to_phys(port->next_rx_desc)) {
  1212. if (port->writep + port->inbufchunk > port->flip +
  1213. port->in_buffer_size) {
  1214. int first_size = port->flip +
  1215. port->in_buffer_size - port->writep;
  1216. memcpy(port->writep,
  1217. phys_to_virt(port->next_rx_desc->buf),
  1218. first_size);
  1219. memcpy(port->flip,
  1220. phys_to_virt(port->next_rx_desc->buf +
  1221. first_size),
  1222. port->inbufchunk - first_size);
  1223. port->writep = port->flip +
  1224. port->inbufchunk - first_size;
  1225. } else {
  1226. memcpy(port->writep,
  1227. phys_to_virt(port->next_rx_desc->buf),
  1228. port->inbufchunk);
  1229. port->writep += port->inbufchunk;
  1230. if (port->writep >= port->flip
  1231. + port->in_buffer_size)
  1232. port->writep = port->flip;
  1233. }
  1234. if (port->writep == port->readp)
  1235. port->full = 1;
  1236. prepare_rx_descriptor(port->next_rx_desc);
  1237. port->next_rx_desc->ctrl |= d_eol;
  1238. port->prev_rx_desc->ctrl &= ~d_eol;
  1239. port->prev_rx_desc = phys_to_virt((unsigned)
  1240. port->next_rx_desc);
  1241. port->next_rx_desc = phys_to_virt((unsigned)
  1242. port->next_rx_desc->next);
  1243. /* Wake up the waiting process */
  1244. wake_up_interruptible(&port->in_wait_q);
  1245. *port->input_dma_cmd = IO_STATE(R_DMA_CH1_CMD,
  1246. cmd, restart);
  1247. /* DMA has reached end of descriptor */
  1248. *port->input_dma_clr_irq = IO_STATE(R_DMA_CH0_CLR_INTR,
  1249. clr_descr, do);
  1250. }
  1251. }
  1252. return IRQ_RETVAL(handled);
  1253. } /* rx_interrupt */
  1254. #endif /* SYNC_SER_DMA */
  1255. #ifdef SYNC_SER_MANUAL
  1256. static irqreturn_t manual_interrupt(int irq, void *dev_id)
  1257. {
  1258. int i;
  1259. int handled = 0;
  1260. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1261. struct sync_port *port = &ports[i];
  1262. if (!port->enabled || port->use_dma)
  1263. continue;
  1264. /* Data received? */
  1265. if (*R_IRQ_MASK1_RD & (1 << port->data_avail_bit)) {
  1266. handled = 1;
  1267. /* Read data */
  1268. switch (port->ctrl_data_shadow &
  1269. IO_MASK(R_SYNC_SERIAL1_CTRL, wordsize)) {
  1270. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit):
  1271. *port->writep++ =
  1272. *(volatile char *)port->data_in;
  1273. break;
  1274. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size12bit):
  1275. {
  1276. int data = *(unsigned short *)port->data_in;
  1277. *port->writep = (data & 0x0ff0) >> 4;
  1278. *(port->writep + 1) = data & 0x0f;
  1279. port->writep += 2;
  1280. break;
  1281. }
  1282. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size16bit):
  1283. *(unsigned short *)port->writep =
  1284. *(volatile unsigned short *)port->data_in;
  1285. port->writep += 2;
  1286. break;
  1287. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size24bit):
  1288. *(unsigned int *)port->writep = *port->data_in;
  1289. port->writep += 3;
  1290. break;
  1291. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size32bit):
  1292. *(unsigned int *)port->writep = *port->data_in;
  1293. port->writep += 4;
  1294. break;
  1295. }
  1296. /* Wrap? */
  1297. if (port->writep >= port->flip + port->in_buffer_size)
  1298. port->writep = port->flip;
  1299. if (port->writep == port->readp) {
  1300. /* Receive buffer overrun, discard oldest */
  1301. port->readp++;
  1302. /* Wrap? */
  1303. if (port->readp >= port->flip +
  1304. port->in_buffer_size)
  1305. port->readp = port->flip;
  1306. }
  1307. if (sync_data_avail(port) >= port->inbufchunk) {
  1308. /* Wake up application */
  1309. wake_up_interruptible(&port->in_wait_q);
  1310. }
  1311. }
  1312. /* Transmitter ready? */
  1313. if (*R_IRQ_MASK1_RD & (1 << port->transmitter_ready_bit)) {
  1314. if (port->out_count > 0) {
  1315. /* More data to send */
  1316. send_word(port);
  1317. } else {
  1318. /* Transmission finished */
  1319. /* Turn off IRQ */
  1320. *R_IRQ_MASK1_CLR = 1 <<
  1321. port->transmitter_ready_bit;
  1322. /* Wake up application */
  1323. wake_up_interruptible(&port->out_wait_q);
  1324. }
  1325. }
  1326. }
  1327. return IRQ_RETVAL(handled);
  1328. }
  1329. #endif
  1330. module_init(etrax_sync_serial_init);