hdmi.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define HDMI_DEFAULT_REGN 16
  56. #define HDMI_DEFAULT_REGM2 1
  57. static struct {
  58. struct mutex lock;
  59. struct omap_display_platform_data *pdata;
  60. struct platform_device *pdev;
  61. struct hdmi_ip_data ip_data;
  62. struct clk *sys_clk;
  63. } hdmi;
  64. /*
  65. * Logic for the below structure :
  66. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  67. * There is a correspondence between CEA/VESA timing and code, please
  68. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  69. *
  70. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  71. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  72. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  73. * with code_vesa. Code_index is used for back mapping, that is once EDID
  74. * is read from the TV, EDID is parsed to find the timing values and then
  75. * map it to corresponding CEA or VESA index.
  76. */
  77. static const struct hdmi_config cea_timings[] = {
  78. { {640, 480, 25200, 96, 16, 48, 2, 10, 33, 0, 0, 0}, {1, HDMI_HDMI} },
  79. { {720, 480, 27027, 62, 16, 60, 6, 9, 30, 0, 0, 0}, {2, HDMI_HDMI} },
  80. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {4, HDMI_HDMI} },
  81. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15, 1, 1, 1}, {5, HDMI_HDMI} },
  82. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15, 0, 0, 1}, {6, HDMI_HDMI} },
  83. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36, 1, 1, 0}, {16, HDMI_HDMI} },
  84. { {720, 576, 27000, 64, 12, 68, 5, 5, 39, 0, 0, 0}, {17, HDMI_HDMI} },
  85. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20, 1, 1, 0}, {19, HDMI_HDMI} },
  86. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15, 1, 1, 1}, {20, HDMI_HDMI} },
  87. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19, 0, 0, 1}, {21, HDMI_HDMI} },
  88. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39, 0, 0, 0}, {29, HDMI_HDMI} },
  89. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36, 1, 1, 0}, {31, HDMI_HDMI} },
  90. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36, 1, 1, 0}, {32, HDMI_HDMI} },
  91. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30, 0, 0, 0}, {35, HDMI_HDMI} },
  92. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39, 0, 0, 0}, {37, HDMI_HDMI} },
  93. };
  94. static const struct hdmi_config vesa_timings[] = {
  95. /* VESA From Here */
  96. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31, 0, 0, 0}, {4, HDMI_DVI} },
  97. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23, 1, 1, 0}, {9, HDMI_DVI} },
  98. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23, 1, 1, 0}, {0xE, HDMI_DVI} },
  99. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20, 1, 0, 0}, {0x17, HDMI_DVI} },
  100. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22, 1, 0, 0}, {0x1C, HDMI_DVI} },
  101. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18, 1, 1, 0}, {0x27, HDMI_DVI} },
  102. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36, 1, 1, 0}, {0x20, HDMI_DVI} },
  103. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38, 1, 1, 0}, {0x23, HDMI_DVI} },
  104. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29, 0, 0, 0}, {0x10, HDMI_DVI} },
  105. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32, 1, 0, 0}, {0x2A, HDMI_DVI} },
  106. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25, 1, 0, 0}, {0x2F, HDMI_DVI} },
  107. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30, 1, 0, 0}, {0x3A, HDMI_DVI} },
  108. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24, 1, 1, 0}, {0x51, HDMI_DVI} },
  109. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36, 1, 1, 0}, {0x52, HDMI_DVI} },
  110. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12, 0, 1, 0}, {0x16, HDMI_DVI} },
  111. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23, 0, 1, 0}, {0x29, HDMI_DVI} },
  112. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21, 0, 1, 0}, {0x39, HDMI_DVI} },
  113. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14, 0, 1, 0}, {0x1B, HDMI_DVI} },
  114. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {0x55, HDMI_DVI} }
  115. };
  116. static int hdmi_runtime_get(void)
  117. {
  118. int r;
  119. DSSDBG("hdmi_runtime_get\n");
  120. /*
  121. * HACK: Add dss_runtime_get() to ensure DSS clock domain is enabled.
  122. * This should be removed later.
  123. */
  124. r = dss_runtime_get();
  125. if (r < 0)
  126. goto err_get_dss;
  127. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  128. WARN_ON(r < 0);
  129. if (r < 0)
  130. goto err_get_hdmi;
  131. return 0;
  132. err_get_hdmi:
  133. dss_runtime_put();
  134. err_get_dss:
  135. return r;
  136. }
  137. static void hdmi_runtime_put(void)
  138. {
  139. int r;
  140. DSSDBG("hdmi_runtime_put\n");
  141. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  142. WARN_ON(r < 0);
  143. /*
  144. * HACK: This is added to complement the dss_runtime_get() call in
  145. * hdmi_runtime_get(). This should be removed later.
  146. */
  147. dss_runtime_put();
  148. }
  149. int hdmi_init_display(struct omap_dss_device *dssdev)
  150. {
  151. DSSDBG("init_display\n");
  152. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  153. return 0;
  154. }
  155. static const struct hdmi_config *hdmi_find_timing(
  156. const struct hdmi_config *timings_arr,
  157. int len)
  158. {
  159. int i;
  160. for (i = 0; i < len; i++) {
  161. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  162. return &timings_arr[i];
  163. }
  164. return NULL;
  165. }
  166. static const struct hdmi_config *hdmi_get_timings(void)
  167. {
  168. const struct hdmi_config *arr;
  169. int len;
  170. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  171. arr = vesa_timings;
  172. len = ARRAY_SIZE(vesa_timings);
  173. } else {
  174. arr = cea_timings;
  175. len = ARRAY_SIZE(cea_timings);
  176. }
  177. return hdmi_find_timing(arr, len);
  178. }
  179. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  180. const struct hdmi_video_timings *timing2)
  181. {
  182. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  183. if ((timing2->pixel_clock == timing1->pixel_clock) &&
  184. (timing2->x_res == timing1->x_res) &&
  185. (timing2->y_res == timing1->y_res)) {
  186. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  187. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  188. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  189. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  190. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  191. "timing2_hsync = %d timing2_vsync = %d\n",
  192. timing1_hsync, timing1_vsync,
  193. timing2_hsync, timing2_vsync);
  194. if ((timing1_hsync == timing2_hsync) &&
  195. (timing1_vsync == timing2_vsync)) {
  196. return true;
  197. }
  198. }
  199. return false;
  200. }
  201. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  202. {
  203. int i;
  204. struct hdmi_cm cm = {-1};
  205. DSSDBG("hdmi_get_code\n");
  206. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  207. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  208. cm = cea_timings[i].cm;
  209. goto end;
  210. }
  211. }
  212. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  213. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  214. cm = vesa_timings[i].cm;
  215. goto end;
  216. }
  217. }
  218. end: return cm;
  219. }
  220. unsigned long hdmi_get_pixel_clock(void)
  221. {
  222. /* HDMI Pixel Clock in Mhz */
  223. return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
  224. }
  225. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  226. struct hdmi_pll_info *pi)
  227. {
  228. unsigned long clkin, refclk;
  229. u32 mf;
  230. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  231. /*
  232. * Input clock is predivided by N + 1
  233. * out put of which is reference clk
  234. */
  235. if (dssdev->clocks.hdmi.regn == 0)
  236. pi->regn = HDMI_DEFAULT_REGN;
  237. else
  238. pi->regn = dssdev->clocks.hdmi.regn;
  239. refclk = clkin / pi->regn;
  240. if (dssdev->clocks.hdmi.regm2 == 0)
  241. pi->regm2 = HDMI_DEFAULT_REGM2;
  242. else
  243. pi->regm2 = dssdev->clocks.hdmi.regm2;
  244. /*
  245. * multiplier is pixel_clk/ref_clk
  246. * Multiplying by 100 to avoid fractional part removal
  247. */
  248. pi->regm = phy * pi->regm2 / refclk;
  249. /*
  250. * fractional multiplier is remainder of the difference between
  251. * multiplier and actual phy(required pixel clock thus should be
  252. * multiplied by 2^18(262144) divided by the reference clock
  253. */
  254. mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
  255. pi->regmf = pi->regm2 * mf / refclk;
  256. /*
  257. * Dcofreq should be set to 1 if required pixel clock
  258. * is greater than 1000MHz
  259. */
  260. pi->dcofreq = phy > 1000 * 100;
  261. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  262. /* Set the reference clock to sysclk reference */
  263. pi->refsel = HDMI_REFSEL_SYSCLK;
  264. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  265. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  266. }
  267. static int hdmi_power_on(struct omap_dss_device *dssdev)
  268. {
  269. int r;
  270. const struct hdmi_config *timing;
  271. struct omap_video_timings *p;
  272. unsigned long phy;
  273. r = hdmi_runtime_get();
  274. if (r)
  275. return r;
  276. dss_mgr_disable(dssdev->manager);
  277. p = &dssdev->panel.timings;
  278. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  279. dssdev->panel.timings.x_res,
  280. dssdev->panel.timings.y_res);
  281. timing = hdmi_get_timings();
  282. if (timing == NULL) {
  283. /* HDMI code 4 corresponds to 640 * 480 VGA */
  284. hdmi.ip_data.cfg.cm.code = 4;
  285. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  286. hdmi.ip_data.cfg.cm.mode = HDMI_DVI;
  287. hdmi.ip_data.cfg = vesa_timings[0];
  288. } else {
  289. hdmi.ip_data.cfg = *timing;
  290. }
  291. phy = p->pixel_clock;
  292. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  293. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  294. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  295. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  296. if (r) {
  297. DSSDBG("Failed to lock PLL\n");
  298. goto err;
  299. }
  300. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  301. if (r) {
  302. DSSDBG("Failed to start PHY\n");
  303. goto err;
  304. }
  305. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  306. /* Make selection of HDMI in DSS */
  307. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  308. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  309. * DSI PLL source as the clock selected by DSI PLL might not be
  310. * sufficient for the resolution selected / that can be changed
  311. * dynamically by user. This can be moved to single location , say
  312. * Boardfile.
  313. */
  314. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  315. /* bypass TV gamma table */
  316. dispc_enable_gamma_table(0);
  317. /* tv size */
  318. dispc_set_digit_size(dssdev->panel.timings.x_res,
  319. dssdev->panel.timings.y_res);
  320. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  321. r = dss_mgr_enable(dssdev->manager);
  322. if (r)
  323. goto err_mgr_enable;
  324. return 0;
  325. err_mgr_enable:
  326. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  327. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  328. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  329. err:
  330. hdmi_runtime_put();
  331. return -EIO;
  332. }
  333. static void hdmi_power_off(struct omap_dss_device *dssdev)
  334. {
  335. dss_mgr_disable(dssdev->manager);
  336. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  337. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  338. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  339. hdmi_runtime_put();
  340. }
  341. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  342. struct omap_video_timings *timings)
  343. {
  344. struct hdmi_cm cm;
  345. cm = hdmi_get_code(timings);
  346. if (cm.code == -1) {
  347. return -EINVAL;
  348. }
  349. return 0;
  350. }
  351. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  352. {
  353. struct hdmi_cm cm;
  354. cm = hdmi_get_code(&dssdev->panel.timings);
  355. hdmi.ip_data.cfg.cm.code = cm.code;
  356. hdmi.ip_data.cfg.cm.mode = cm.mode;
  357. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  358. int r;
  359. hdmi_power_off(dssdev);
  360. r = hdmi_power_on(dssdev);
  361. if (r)
  362. DSSERR("failed to power on device\n");
  363. }
  364. }
  365. void hdmi_dump_regs(struct seq_file *s)
  366. {
  367. mutex_lock(&hdmi.lock);
  368. if (hdmi_runtime_get())
  369. return;
  370. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  371. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  372. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  373. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  374. hdmi_runtime_put();
  375. mutex_unlock(&hdmi.lock);
  376. }
  377. int omapdss_hdmi_read_edid(u8 *buf, int len)
  378. {
  379. int r;
  380. mutex_lock(&hdmi.lock);
  381. r = hdmi_runtime_get();
  382. BUG_ON(r);
  383. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  384. hdmi_runtime_put();
  385. mutex_unlock(&hdmi.lock);
  386. return r;
  387. }
  388. bool omapdss_hdmi_detect(void)
  389. {
  390. int r;
  391. mutex_lock(&hdmi.lock);
  392. r = hdmi_runtime_get();
  393. BUG_ON(r);
  394. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  395. hdmi_runtime_put();
  396. mutex_unlock(&hdmi.lock);
  397. return r == 1;
  398. }
  399. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  400. {
  401. struct omap_dss_hdmi_data *priv = dssdev->data;
  402. int r = 0;
  403. DSSDBG("ENTER hdmi_display_enable\n");
  404. mutex_lock(&hdmi.lock);
  405. if (dssdev->manager == NULL) {
  406. DSSERR("failed to enable display: no manager\n");
  407. r = -ENODEV;
  408. goto err0;
  409. }
  410. hdmi.ip_data.hpd_gpio = priv->hpd_gpio;
  411. r = omap_dss_start_device(dssdev);
  412. if (r) {
  413. DSSERR("failed to start device\n");
  414. goto err0;
  415. }
  416. if (dssdev->platform_enable) {
  417. r = dssdev->platform_enable(dssdev);
  418. if (r) {
  419. DSSERR("failed to enable GPIO's\n");
  420. goto err1;
  421. }
  422. }
  423. r = hdmi_power_on(dssdev);
  424. if (r) {
  425. DSSERR("failed to power on device\n");
  426. goto err2;
  427. }
  428. mutex_unlock(&hdmi.lock);
  429. return 0;
  430. err2:
  431. if (dssdev->platform_disable)
  432. dssdev->platform_disable(dssdev);
  433. err1:
  434. omap_dss_stop_device(dssdev);
  435. err0:
  436. mutex_unlock(&hdmi.lock);
  437. return r;
  438. }
  439. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  440. {
  441. DSSDBG("Enter hdmi_display_disable\n");
  442. mutex_lock(&hdmi.lock);
  443. hdmi_power_off(dssdev);
  444. if (dssdev->platform_disable)
  445. dssdev->platform_disable(dssdev);
  446. omap_dss_stop_device(dssdev);
  447. mutex_unlock(&hdmi.lock);
  448. }
  449. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  450. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  451. static int hdmi_audio_trigger(struct snd_pcm_substream *substream, int cmd,
  452. struct snd_soc_dai *dai)
  453. {
  454. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  455. struct snd_soc_codec *codec = rtd->codec;
  456. struct platform_device *pdev = to_platform_device(codec->dev);
  457. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  458. int err = 0;
  459. if (!(ip_data->ops) && !(ip_data->ops->audio_enable)) {
  460. dev_err(&pdev->dev, "Cannot enable/disable audio\n");
  461. return -ENODEV;
  462. }
  463. switch (cmd) {
  464. case SNDRV_PCM_TRIGGER_START:
  465. case SNDRV_PCM_TRIGGER_RESUME:
  466. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  467. ip_data->ops->audio_enable(ip_data, true);
  468. break;
  469. case SNDRV_PCM_TRIGGER_STOP:
  470. case SNDRV_PCM_TRIGGER_SUSPEND:
  471. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  472. ip_data->ops->audio_enable(ip_data, false);
  473. break;
  474. default:
  475. err = -EINVAL;
  476. }
  477. return err;
  478. }
  479. static int hdmi_audio_hw_params(struct snd_pcm_substream *substream,
  480. struct snd_pcm_hw_params *params,
  481. struct snd_soc_dai *dai)
  482. {
  483. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  484. struct snd_soc_codec *codec = rtd->codec;
  485. struct hdmi_ip_data *ip_data = snd_soc_codec_get_drvdata(codec);
  486. struct hdmi_audio_format audio_format;
  487. struct hdmi_audio_dma audio_dma;
  488. struct hdmi_core_audio_config core_cfg;
  489. struct hdmi_core_infoframe_audio aud_if_cfg;
  490. int err, n, cts;
  491. enum hdmi_core_audio_sample_freq sample_freq;
  492. switch (params_format(params)) {
  493. case SNDRV_PCM_FORMAT_S16_LE:
  494. core_cfg.i2s_cfg.word_max_length =
  495. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  496. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  497. core_cfg.i2s_cfg.in_length_bits =
  498. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  499. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  500. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  501. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  502. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  503. audio_dma.transfer_size = 0x10;
  504. break;
  505. case SNDRV_PCM_FORMAT_S24_LE:
  506. core_cfg.i2s_cfg.word_max_length =
  507. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  508. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  509. core_cfg.i2s_cfg.in_length_bits =
  510. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  511. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  512. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  513. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  514. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  515. audio_dma.transfer_size = 0x20;
  516. break;
  517. default:
  518. return -EINVAL;
  519. }
  520. switch (params_rate(params)) {
  521. case 32000:
  522. sample_freq = HDMI_AUDIO_FS_32000;
  523. break;
  524. case 44100:
  525. sample_freq = HDMI_AUDIO_FS_44100;
  526. break;
  527. case 48000:
  528. sample_freq = HDMI_AUDIO_FS_48000;
  529. break;
  530. default:
  531. return -EINVAL;
  532. }
  533. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  534. if (err < 0)
  535. return err;
  536. /* Audio wrapper config */
  537. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  538. audio_format.active_chnnls_msk = 0x03;
  539. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  540. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  541. /* Disable start/stop signals of IEC 60958 blocks */
  542. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  543. audio_dma.block_size = 0xC0;
  544. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  545. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  546. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  547. hdmi_wp_audio_config_format(ip_data, &audio_format);
  548. /*
  549. * I2S config
  550. */
  551. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  552. /* Only used with high bitrate audio */
  553. core_cfg.i2s_cfg.cbit_order = false;
  554. /* Serial data and word select should change on sck rising edge */
  555. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  556. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  557. /* Set I2S word select polarity */
  558. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  559. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  560. /* Set serial data to word select shift. See Phillips spec. */
  561. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  562. /* Enable one of the four available serial data channels */
  563. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  564. /* Core audio config */
  565. core_cfg.freq_sample = sample_freq;
  566. core_cfg.n = n;
  567. core_cfg.cts = cts;
  568. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  569. core_cfg.aud_par_busclk = 0;
  570. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  571. core_cfg.use_mclk = dss_has_feature(FEAT_HDMI_AUDIO_USE_MCLK);
  572. } else {
  573. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  574. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  575. core_cfg.use_mclk = true;
  576. }
  577. if (core_cfg.use_mclk)
  578. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  579. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  580. core_cfg.en_spdif = false;
  581. /* Use sample frequency from channel status word */
  582. core_cfg.fs_override = true;
  583. /* Enable ACR packets */
  584. core_cfg.en_acr_pkt = true;
  585. /* Disable direct streaming digital audio */
  586. core_cfg.en_dsd_audio = false;
  587. /* Use parallel audio interface */
  588. core_cfg.en_parallel_aud_input = true;
  589. hdmi_core_audio_config(ip_data, &core_cfg);
  590. /*
  591. * Configure packet
  592. * info frame audio see doc CEA861-D page 74
  593. */
  594. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  595. aud_if_cfg.db1_channel_count = 2;
  596. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  597. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  598. aud_if_cfg.db4_channel_alloc = 0x00;
  599. aud_if_cfg.db5_downmix_inh = false;
  600. aud_if_cfg.db5_lsv = 0;
  601. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  602. return 0;
  603. }
  604. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  605. struct snd_soc_dai *dai)
  606. {
  607. if (!hdmi.ip_data.cfg.cm.mode) {
  608. pr_err("Current video settings do not support audio.\n");
  609. return -EIO;
  610. }
  611. return 0;
  612. }
  613. static int hdmi_audio_codec_probe(struct snd_soc_codec *codec)
  614. {
  615. struct hdmi_ip_data *priv = &hdmi.ip_data;
  616. snd_soc_codec_set_drvdata(codec, priv);
  617. return 0;
  618. }
  619. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  620. .probe = hdmi_audio_codec_probe,
  621. };
  622. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  623. .hw_params = hdmi_audio_hw_params,
  624. .trigger = hdmi_audio_trigger,
  625. .startup = hdmi_audio_startup,
  626. };
  627. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  628. .name = "hdmi-audio-codec",
  629. .playback = {
  630. .channels_min = 2,
  631. .channels_max = 2,
  632. .rates = SNDRV_PCM_RATE_32000 |
  633. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  634. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  635. SNDRV_PCM_FMTBIT_S24_LE,
  636. },
  637. .ops = &hdmi_audio_codec_ops,
  638. };
  639. #endif
  640. static int hdmi_get_clocks(struct platform_device *pdev)
  641. {
  642. struct clk *clk;
  643. clk = clk_get(&pdev->dev, "sys_clk");
  644. if (IS_ERR(clk)) {
  645. DSSERR("can't get sys_clk\n");
  646. return PTR_ERR(clk);
  647. }
  648. hdmi.sys_clk = clk;
  649. return 0;
  650. }
  651. static void hdmi_put_clocks(void)
  652. {
  653. if (hdmi.sys_clk)
  654. clk_put(hdmi.sys_clk);
  655. }
  656. /* HDMI HW IP initialisation */
  657. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  658. {
  659. struct resource *hdmi_mem;
  660. int r;
  661. hdmi.pdata = pdev->dev.platform_data;
  662. hdmi.pdev = pdev;
  663. mutex_init(&hdmi.lock);
  664. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  665. if (!hdmi_mem) {
  666. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  667. return -EINVAL;
  668. }
  669. /* Base address taken from platform */
  670. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  671. resource_size(hdmi_mem));
  672. if (!hdmi.ip_data.base_wp) {
  673. DSSERR("can't ioremap WP\n");
  674. return -ENOMEM;
  675. }
  676. r = hdmi_get_clocks(pdev);
  677. if (r) {
  678. iounmap(hdmi.ip_data.base_wp);
  679. return r;
  680. }
  681. pm_runtime_enable(&pdev->dev);
  682. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  683. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  684. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  685. hdmi.ip_data.phy_offset = HDMI_PHY;
  686. hdmi_panel_init();
  687. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  688. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  689. /* Register ASoC codec DAI */
  690. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  691. &hdmi_codec_dai_drv, 1);
  692. if (r) {
  693. DSSERR("can't register ASoC HDMI audio codec\n");
  694. return r;
  695. }
  696. #endif
  697. return 0;
  698. }
  699. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  700. {
  701. hdmi_panel_exit();
  702. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  703. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  704. snd_soc_unregister_codec(&pdev->dev);
  705. #endif
  706. pm_runtime_disable(&pdev->dev);
  707. hdmi_put_clocks();
  708. iounmap(hdmi.ip_data.base_wp);
  709. return 0;
  710. }
  711. static int hdmi_runtime_suspend(struct device *dev)
  712. {
  713. clk_disable(hdmi.sys_clk);
  714. dispc_runtime_put();
  715. dss_runtime_put();
  716. return 0;
  717. }
  718. static int hdmi_runtime_resume(struct device *dev)
  719. {
  720. int r;
  721. r = dss_runtime_get();
  722. if (r < 0)
  723. goto err_get_dss;
  724. r = dispc_runtime_get();
  725. if (r < 0)
  726. goto err_get_dispc;
  727. clk_enable(hdmi.sys_clk);
  728. return 0;
  729. err_get_dispc:
  730. dss_runtime_put();
  731. err_get_dss:
  732. return r;
  733. }
  734. static const struct dev_pm_ops hdmi_pm_ops = {
  735. .runtime_suspend = hdmi_runtime_suspend,
  736. .runtime_resume = hdmi_runtime_resume,
  737. };
  738. static struct platform_driver omapdss_hdmihw_driver = {
  739. .probe = omapdss_hdmihw_probe,
  740. .remove = omapdss_hdmihw_remove,
  741. .driver = {
  742. .name = "omapdss_hdmi",
  743. .owner = THIS_MODULE,
  744. .pm = &hdmi_pm_ops,
  745. },
  746. };
  747. int hdmi_init_platform_driver(void)
  748. {
  749. return platform_driver_register(&omapdss_hdmihw_driver);
  750. }
  751. void hdmi_uninit_platform_driver(void)
  752. {
  753. return platform_driver_unregister(&omapdss_hdmihw_driver);
  754. }