pxa_camera.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862
  1. /*
  2. * V4L2 Driver for PXA camera host
  3. *
  4. * Copyright (C) 2006, Sascha Hauer, Pengutronix
  5. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/errno.h>
  18. #include <linux/fs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/kernel.h>
  21. #include <linux/mm.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/time.h>
  24. #include <linux/device.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/clk.h>
  27. #include <linux/sched.h>
  28. #include <linux/slab.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-dev.h>
  31. #include <media/videobuf-dma-sg.h>
  32. #include <media/soc_camera.h>
  33. #include <media/soc_mediabus.h>
  34. #include <linux/videodev2.h>
  35. #include <mach/dma.h>
  36. #include <mach/camera.h>
  37. #define PXA_CAM_VERSION "0.0.6"
  38. #define PXA_CAM_DRV_NAME "pxa27x-camera"
  39. /* Camera Interface */
  40. #define CICR0 0x0000
  41. #define CICR1 0x0004
  42. #define CICR2 0x0008
  43. #define CICR3 0x000C
  44. #define CICR4 0x0010
  45. #define CISR 0x0014
  46. #define CIFR 0x0018
  47. #define CITOR 0x001C
  48. #define CIBR0 0x0028
  49. #define CIBR1 0x0030
  50. #define CIBR2 0x0038
  51. #define CICR0_DMAEN (1 << 31) /* DMA request enable */
  52. #define CICR0_PAR_EN (1 << 30) /* Parity enable */
  53. #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
  54. #define CICR0_ENB (1 << 28) /* Camera interface enable */
  55. #define CICR0_DIS (1 << 27) /* Camera interface disable */
  56. #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
  57. #define CICR0_TOM (1 << 9) /* Time-out mask */
  58. #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
  59. #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
  60. #define CICR0_EOLM (1 << 6) /* End-of-line mask */
  61. #define CICR0_PERRM (1 << 5) /* Parity-error mask */
  62. #define CICR0_QDM (1 << 4) /* Quick-disable mask */
  63. #define CICR0_CDM (1 << 3) /* Disable-done mask */
  64. #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
  65. #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
  66. #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
  67. #define CICR1_TBIT (1 << 31) /* Transparency bit */
  68. #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
  69. #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
  70. #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
  71. #define CICR1_RGB_F (1 << 11) /* RGB format */
  72. #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
  73. #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
  74. #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
  75. #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
  76. #define CICR1_DW (0x7 << 0) /* Data width mask */
  77. #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
  78. wait count mask */
  79. #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
  80. wait count mask */
  81. #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
  82. #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  83. wait count mask */
  84. #define CICR2_FSW (0x7 << 0) /* Frame stabilization
  85. wait count mask */
  86. #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
  87. wait count mask */
  88. #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
  89. wait count mask */
  90. #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
  91. #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  92. wait count mask */
  93. #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
  94. #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
  95. #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
  96. #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
  97. #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
  98. #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
  99. #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
  100. #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
  101. #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
  102. #define CISR_FTO (1 << 15) /* FIFO time-out */
  103. #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
  104. #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
  105. #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
  106. #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
  107. #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
  108. #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
  109. #define CISR_EOL (1 << 8) /* End of line */
  110. #define CISR_PAR_ERR (1 << 7) /* Parity error */
  111. #define CISR_CQD (1 << 6) /* Camera interface quick disable */
  112. #define CISR_CDD (1 << 5) /* Camera interface disable done */
  113. #define CISR_SOF (1 << 4) /* Start of frame */
  114. #define CISR_EOF (1 << 3) /* End of frame */
  115. #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
  116. #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
  117. #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
  118. #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
  119. #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
  120. #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
  121. #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
  122. #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
  123. #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
  124. #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
  125. #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
  126. #define CICR0_SIM_MP (0 << 24)
  127. #define CICR0_SIM_SP (1 << 24)
  128. #define CICR0_SIM_MS (2 << 24)
  129. #define CICR0_SIM_EP (3 << 24)
  130. #define CICR0_SIM_ES (4 << 24)
  131. #define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
  132. #define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
  133. #define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
  134. #define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
  135. #define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
  136. #define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
  137. #define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
  138. #define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
  139. #define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
  140. #define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
  141. #define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
  142. #define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
  143. #define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
  144. #define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
  145. #define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
  146. CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
  147. CICR0_EOFM | CICR0_FOM)
  148. /*
  149. * Structures
  150. */
  151. enum pxa_camera_active_dma {
  152. DMA_Y = 0x1,
  153. DMA_U = 0x2,
  154. DMA_V = 0x4,
  155. };
  156. /* descriptor needed for the PXA DMA engine */
  157. struct pxa_cam_dma {
  158. dma_addr_t sg_dma;
  159. struct pxa_dma_desc *sg_cpu;
  160. size_t sg_size;
  161. int sglen;
  162. };
  163. /* buffer for one video frame */
  164. struct pxa_buffer {
  165. /* common v4l buffer stuff -- must be first */
  166. struct videobuf_buffer vb;
  167. enum v4l2_mbus_pixelcode code;
  168. /* our descriptor lists for Y, U and V channels */
  169. struct pxa_cam_dma dmas[3];
  170. int inwork;
  171. enum pxa_camera_active_dma active_dma;
  172. };
  173. struct pxa_camera_dev {
  174. struct soc_camera_host soc_host;
  175. /*
  176. * PXA27x is only supposed to handle one camera on its Quick Capture
  177. * interface. If anyone ever builds hardware to enable more than
  178. * one camera, they will have to modify this driver too
  179. */
  180. struct soc_camera_device *icd;
  181. struct clk *clk;
  182. unsigned int irq;
  183. void __iomem *base;
  184. int channels;
  185. unsigned int dma_chans[3];
  186. struct pxacamera_platform_data *pdata;
  187. struct resource *res;
  188. unsigned long platform_flags;
  189. unsigned long ciclk;
  190. unsigned long mclk;
  191. u32 mclk_divisor;
  192. u16 width_flags; /* max 10 bits */
  193. struct list_head capture;
  194. spinlock_t lock;
  195. struct pxa_buffer *active;
  196. struct pxa_dma_desc *sg_tail[3];
  197. u32 save_cicr[5];
  198. };
  199. struct pxa_cam {
  200. unsigned long flags;
  201. };
  202. static const char *pxa_cam_driver_description = "PXA_Camera";
  203. static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
  204. /*
  205. * Videobuf operations
  206. */
  207. static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
  208. unsigned int *size)
  209. {
  210. struct soc_camera_device *icd = vq->priv_data;
  211. int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
  212. icd->current_fmt->host_fmt);
  213. if (bytes_per_line < 0)
  214. return bytes_per_line;
  215. dev_dbg(icd->parent, "count=%d, size=%d\n", *count, *size);
  216. *size = bytes_per_line * icd->user_height;
  217. if (0 == *count)
  218. *count = 32;
  219. if (*size * *count > vid_limit * 1024 * 1024)
  220. *count = (vid_limit * 1024 * 1024) / *size;
  221. return 0;
  222. }
  223. static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
  224. {
  225. struct soc_camera_device *icd = vq->priv_data;
  226. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  227. struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
  228. int i;
  229. BUG_ON(in_interrupt());
  230. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  231. &buf->vb, buf->vb.baddr, buf->vb.bsize);
  232. /*
  233. * This waits until this buffer is out of danger, i.e., until it is no
  234. * longer in STATE_QUEUED or STATE_ACTIVE
  235. */
  236. videobuf_waiton(vq, &buf->vb, 0, 0);
  237. videobuf_dma_unmap(vq->dev, dma);
  238. videobuf_dma_free(dma);
  239. for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
  240. if (buf->dmas[i].sg_cpu)
  241. dma_free_coherent(ici->v4l2_dev.dev,
  242. buf->dmas[i].sg_size,
  243. buf->dmas[i].sg_cpu,
  244. buf->dmas[i].sg_dma);
  245. buf->dmas[i].sg_cpu = NULL;
  246. }
  247. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  248. }
  249. static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
  250. int sg_first_ofs, int size)
  251. {
  252. int i, offset, dma_len, xfer_len;
  253. struct scatterlist *sg;
  254. offset = sg_first_ofs;
  255. for_each_sg(sglist, sg, sglen, i) {
  256. dma_len = sg_dma_len(sg);
  257. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  258. xfer_len = roundup(min(dma_len - offset, size), 8);
  259. size = max(0, size - xfer_len);
  260. offset = 0;
  261. if (size == 0)
  262. break;
  263. }
  264. BUG_ON(size != 0);
  265. return i + 1;
  266. }
  267. /**
  268. * pxa_init_dma_channel - init dma descriptors
  269. * @pcdev: pxa camera device
  270. * @buf: pxa buffer to find pxa dma channel
  271. * @dma: dma video buffer
  272. * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
  273. * @cibr: camera Receive Buffer Register
  274. * @size: bytes to transfer
  275. * @sg_first: first element of sg_list
  276. * @sg_first_ofs: offset in first element of sg_list
  277. *
  278. * Prepares the pxa dma descriptors to transfer one camera channel.
  279. * Beware sg_first and sg_first_ofs are both input and output parameters.
  280. *
  281. * Returns 0 or -ENOMEM if no coherent memory is available
  282. */
  283. static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
  284. struct pxa_buffer *buf,
  285. struct videobuf_dmabuf *dma, int channel,
  286. int cibr, int size,
  287. struct scatterlist **sg_first, int *sg_first_ofs)
  288. {
  289. struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
  290. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  291. struct scatterlist *sg;
  292. int i, offset, sglen;
  293. int dma_len = 0, xfer_len = 0;
  294. if (pxa_dma->sg_cpu)
  295. dma_free_coherent(dev, pxa_dma->sg_size,
  296. pxa_dma->sg_cpu, pxa_dma->sg_dma);
  297. sglen = calculate_dma_sglen(*sg_first, dma->sglen,
  298. *sg_first_ofs, size);
  299. pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
  300. pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
  301. &pxa_dma->sg_dma, GFP_KERNEL);
  302. if (!pxa_dma->sg_cpu)
  303. return -ENOMEM;
  304. pxa_dma->sglen = sglen;
  305. offset = *sg_first_ofs;
  306. dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
  307. *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
  308. for_each_sg(*sg_first, sg, sglen, i) {
  309. dma_len = sg_dma_len(sg);
  310. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  311. xfer_len = roundup(min(dma_len - offset, size), 8);
  312. size = max(0, size - xfer_len);
  313. pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
  314. pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
  315. pxa_dma->sg_cpu[i].dcmd =
  316. DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
  317. #ifdef DEBUG
  318. if (!i)
  319. pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
  320. #endif
  321. pxa_dma->sg_cpu[i].ddadr =
  322. pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
  323. dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
  324. pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
  325. sg_dma_address(sg) + offset, xfer_len);
  326. offset = 0;
  327. if (size == 0)
  328. break;
  329. }
  330. pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
  331. pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
  332. /*
  333. * Handle 1 special case :
  334. * - in 3 planes (YUV422P format), we might finish with xfer_len equal
  335. * to dma_len (end on PAGE boundary). In this case, the sg element
  336. * for next plane should be the next after the last used to store the
  337. * last scatter gather RAM page
  338. */
  339. if (xfer_len >= dma_len) {
  340. *sg_first_ofs = xfer_len - dma_len;
  341. *sg_first = sg_next(sg);
  342. } else {
  343. *sg_first_ofs = xfer_len;
  344. *sg_first = sg;
  345. }
  346. return 0;
  347. }
  348. static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
  349. struct pxa_buffer *buf)
  350. {
  351. buf->active_dma = DMA_Y;
  352. if (pcdev->channels == 3)
  353. buf->active_dma |= DMA_U | DMA_V;
  354. }
  355. /*
  356. * Please check the DMA prepared buffer structure in :
  357. * Documentation/video4linux/pxa_camera.txt
  358. * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
  359. * modification while DMA chain is running will work anyway.
  360. */
  361. static int pxa_videobuf_prepare(struct videobuf_queue *vq,
  362. struct videobuf_buffer *vb, enum v4l2_field field)
  363. {
  364. struct soc_camera_device *icd = vq->priv_data;
  365. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  366. struct pxa_camera_dev *pcdev = ici->priv;
  367. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  368. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  369. int ret;
  370. int size_y, size_u = 0, size_v = 0;
  371. int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
  372. icd->current_fmt->host_fmt);
  373. if (bytes_per_line < 0)
  374. return bytes_per_line;
  375. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  376. vb, vb->baddr, vb->bsize);
  377. /* Added list head initialization on alloc */
  378. WARN_ON(!list_empty(&vb->queue));
  379. #ifdef DEBUG
  380. /*
  381. * This can be useful if you want to see if we actually fill
  382. * the buffer with something
  383. */
  384. memset((void *)vb->baddr, 0xaa, vb->bsize);
  385. #endif
  386. BUG_ON(NULL == icd->current_fmt);
  387. /*
  388. * I think, in buf_prepare you only have to protect global data,
  389. * the actual buffer is yours
  390. */
  391. buf->inwork = 1;
  392. if (buf->code != icd->current_fmt->code ||
  393. vb->width != icd->user_width ||
  394. vb->height != icd->user_height ||
  395. vb->field != field) {
  396. buf->code = icd->current_fmt->code;
  397. vb->width = icd->user_width;
  398. vb->height = icd->user_height;
  399. vb->field = field;
  400. vb->state = VIDEOBUF_NEEDS_INIT;
  401. }
  402. vb->size = bytes_per_line * vb->height;
  403. if (0 != vb->baddr && vb->bsize < vb->size) {
  404. ret = -EINVAL;
  405. goto out;
  406. }
  407. if (vb->state == VIDEOBUF_NEEDS_INIT) {
  408. int size = vb->size;
  409. int next_ofs = 0;
  410. struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
  411. struct scatterlist *sg;
  412. ret = videobuf_iolock(vq, vb, NULL);
  413. if (ret)
  414. goto fail;
  415. if (pcdev->channels == 3) {
  416. size_y = size / 2;
  417. size_u = size_v = size / 4;
  418. } else {
  419. size_y = size;
  420. }
  421. sg = dma->sglist;
  422. /* init DMA for Y channel */
  423. ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
  424. &sg, &next_ofs);
  425. if (ret) {
  426. dev_err(dev, "DMA initialization for Y/RGB failed\n");
  427. goto fail;
  428. }
  429. /* init DMA for U channel */
  430. if (size_u)
  431. ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
  432. size_u, &sg, &next_ofs);
  433. if (ret) {
  434. dev_err(dev, "DMA initialization for U failed\n");
  435. goto fail_u;
  436. }
  437. /* init DMA for V channel */
  438. if (size_v)
  439. ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
  440. size_v, &sg, &next_ofs);
  441. if (ret) {
  442. dev_err(dev, "DMA initialization for V failed\n");
  443. goto fail_v;
  444. }
  445. vb->state = VIDEOBUF_PREPARED;
  446. }
  447. buf->inwork = 0;
  448. pxa_videobuf_set_actdma(pcdev, buf);
  449. return 0;
  450. fail_v:
  451. dma_free_coherent(dev, buf->dmas[1].sg_size,
  452. buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
  453. fail_u:
  454. dma_free_coherent(dev, buf->dmas[0].sg_size,
  455. buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
  456. fail:
  457. free_buffer(vq, buf);
  458. out:
  459. buf->inwork = 0;
  460. return ret;
  461. }
  462. /**
  463. * pxa_dma_start_channels - start DMA channel for active buffer
  464. * @pcdev: pxa camera device
  465. *
  466. * Initialize DMA channels to the beginning of the active video buffer, and
  467. * start these channels.
  468. */
  469. static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
  470. {
  471. int i;
  472. struct pxa_buffer *active;
  473. active = pcdev->active;
  474. for (i = 0; i < pcdev->channels; i++) {
  475. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  476. "%s (channel=%d) ddadr=%08x\n", __func__,
  477. i, active->dmas[i].sg_dma);
  478. DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
  479. DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
  480. }
  481. }
  482. static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
  483. {
  484. int i;
  485. for (i = 0; i < pcdev->channels; i++) {
  486. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  487. "%s (channel=%d)\n", __func__, i);
  488. DCSR(pcdev->dma_chans[i]) = 0;
  489. }
  490. }
  491. static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
  492. struct pxa_buffer *buf)
  493. {
  494. int i;
  495. struct pxa_dma_desc *buf_last_desc;
  496. for (i = 0; i < pcdev->channels; i++) {
  497. buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
  498. buf_last_desc->ddadr = DDADR_STOP;
  499. if (pcdev->sg_tail[i])
  500. /* Link the new buffer to the old tail */
  501. pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
  502. /* Update the channel tail */
  503. pcdev->sg_tail[i] = buf_last_desc;
  504. }
  505. }
  506. /**
  507. * pxa_camera_start_capture - start video capturing
  508. * @pcdev: camera device
  509. *
  510. * Launch capturing. DMA channels should not be active yet. They should get
  511. * activated at the end of frame interrupt, to capture only whole frames, and
  512. * never begin the capture of a partial frame.
  513. */
  514. static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
  515. {
  516. unsigned long cicr0;
  517. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
  518. /* Enable End-Of-Frame Interrupt */
  519. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
  520. cicr0 &= ~CICR0_EOFM;
  521. __raw_writel(cicr0, pcdev->base + CICR0);
  522. }
  523. static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
  524. {
  525. unsigned long cicr0;
  526. pxa_dma_stop_channels(pcdev);
  527. cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
  528. __raw_writel(cicr0, pcdev->base + CICR0);
  529. pcdev->active = NULL;
  530. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
  531. }
  532. /* Called under spinlock_irqsave(&pcdev->lock, ...) */
  533. static void pxa_videobuf_queue(struct videobuf_queue *vq,
  534. struct videobuf_buffer *vb)
  535. {
  536. struct soc_camera_device *icd = vq->priv_data;
  537. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  538. struct pxa_camera_dev *pcdev = ici->priv;
  539. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  540. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
  541. __func__, vb, vb->baddr, vb->bsize, pcdev->active);
  542. list_add_tail(&vb->queue, &pcdev->capture);
  543. vb->state = VIDEOBUF_ACTIVE;
  544. pxa_dma_add_tail_buf(pcdev, buf);
  545. if (!pcdev->active)
  546. pxa_camera_start_capture(pcdev);
  547. }
  548. static void pxa_videobuf_release(struct videobuf_queue *vq,
  549. struct videobuf_buffer *vb)
  550. {
  551. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  552. #ifdef DEBUG
  553. struct soc_camera_device *icd = vq->priv_data;
  554. struct device *dev = icd->parent;
  555. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  556. vb, vb->baddr, vb->bsize);
  557. switch (vb->state) {
  558. case VIDEOBUF_ACTIVE:
  559. dev_dbg(dev, "%s (active)\n", __func__);
  560. break;
  561. case VIDEOBUF_QUEUED:
  562. dev_dbg(dev, "%s (queued)\n", __func__);
  563. break;
  564. case VIDEOBUF_PREPARED:
  565. dev_dbg(dev, "%s (prepared)\n", __func__);
  566. break;
  567. default:
  568. dev_dbg(dev, "%s (unknown)\n", __func__);
  569. break;
  570. }
  571. #endif
  572. free_buffer(vq, buf);
  573. }
  574. static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
  575. struct videobuf_buffer *vb,
  576. struct pxa_buffer *buf)
  577. {
  578. int i;
  579. /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
  580. list_del_init(&vb->queue);
  581. vb->state = VIDEOBUF_DONE;
  582. do_gettimeofday(&vb->ts);
  583. vb->field_count++;
  584. wake_up(&vb->done);
  585. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
  586. __func__, vb);
  587. if (list_empty(&pcdev->capture)) {
  588. pxa_camera_stop_capture(pcdev);
  589. for (i = 0; i < pcdev->channels; i++)
  590. pcdev->sg_tail[i] = NULL;
  591. return;
  592. }
  593. pcdev->active = list_entry(pcdev->capture.next,
  594. struct pxa_buffer, vb.queue);
  595. }
  596. /**
  597. * pxa_camera_check_link_miss - check missed DMA linking
  598. * @pcdev: camera device
  599. *
  600. * The DMA chaining is done with DMA running. This means a tiny temporal window
  601. * remains, where a buffer is queued on the chain, while the chain is already
  602. * stopped. This means the tailed buffer would never be transferred by DMA.
  603. * This function restarts the capture for this corner case, where :
  604. * - DADR() == DADDR_STOP
  605. * - a videobuffer is queued on the pcdev->capture list
  606. *
  607. * Please check the "DMA hot chaining timeslice issue" in
  608. * Documentation/video4linux/pxa_camera.txt
  609. *
  610. * Context: should only be called within the dma irq handler
  611. */
  612. static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
  613. {
  614. int i, is_dma_stopped = 1;
  615. for (i = 0; i < pcdev->channels; i++)
  616. if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
  617. is_dma_stopped = 0;
  618. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  619. "%s : top queued buffer=%p, dma_stopped=%d\n",
  620. __func__, pcdev->active, is_dma_stopped);
  621. if (pcdev->active && is_dma_stopped)
  622. pxa_camera_start_capture(pcdev);
  623. }
  624. static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
  625. enum pxa_camera_active_dma act_dma)
  626. {
  627. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  628. struct pxa_buffer *buf;
  629. unsigned long flags;
  630. u32 status, camera_status, overrun;
  631. struct videobuf_buffer *vb;
  632. spin_lock_irqsave(&pcdev->lock, flags);
  633. status = DCSR(channel);
  634. DCSR(channel) = status;
  635. camera_status = __raw_readl(pcdev->base + CISR);
  636. overrun = CISR_IFO_0;
  637. if (pcdev->channels == 3)
  638. overrun |= CISR_IFO_1 | CISR_IFO_2;
  639. if (status & DCSR_BUSERR) {
  640. dev_err(dev, "DMA Bus Error IRQ!\n");
  641. goto out;
  642. }
  643. if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
  644. dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
  645. status);
  646. goto out;
  647. }
  648. /*
  649. * pcdev->active should not be NULL in DMA irq handler.
  650. *
  651. * But there is one corner case : if capture was stopped due to an
  652. * overrun of channel 1, and at that same channel 2 was completed.
  653. *
  654. * When handling the overrun in DMA irq for channel 1, we'll stop the
  655. * capture and restart it (and thus set pcdev->active to NULL). But the
  656. * DMA irq handler will already be pending for channel 2. So on entering
  657. * the DMA irq handler for channel 2 there will be no active buffer, yet
  658. * that is normal.
  659. */
  660. if (!pcdev->active)
  661. goto out;
  662. vb = &pcdev->active->vb;
  663. buf = container_of(vb, struct pxa_buffer, vb);
  664. WARN_ON(buf->inwork || list_empty(&vb->queue));
  665. dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
  666. __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
  667. status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
  668. if (status & DCSR_ENDINTR) {
  669. /*
  670. * It's normal if the last frame creates an overrun, as there
  671. * are no more DMA descriptors to fetch from QCI fifos
  672. */
  673. if (camera_status & overrun &&
  674. !list_is_last(pcdev->capture.next, &pcdev->capture)) {
  675. dev_dbg(dev, "FIFO overrun! CISR: %x\n",
  676. camera_status);
  677. pxa_camera_stop_capture(pcdev);
  678. pxa_camera_start_capture(pcdev);
  679. goto out;
  680. }
  681. buf->active_dma &= ~act_dma;
  682. if (!buf->active_dma) {
  683. pxa_camera_wakeup(pcdev, vb, buf);
  684. pxa_camera_check_link_miss(pcdev);
  685. }
  686. }
  687. out:
  688. spin_unlock_irqrestore(&pcdev->lock, flags);
  689. }
  690. static void pxa_camera_dma_irq_y(int channel, void *data)
  691. {
  692. struct pxa_camera_dev *pcdev = data;
  693. pxa_camera_dma_irq(channel, pcdev, DMA_Y);
  694. }
  695. static void pxa_camera_dma_irq_u(int channel, void *data)
  696. {
  697. struct pxa_camera_dev *pcdev = data;
  698. pxa_camera_dma_irq(channel, pcdev, DMA_U);
  699. }
  700. static void pxa_camera_dma_irq_v(int channel, void *data)
  701. {
  702. struct pxa_camera_dev *pcdev = data;
  703. pxa_camera_dma_irq(channel, pcdev, DMA_V);
  704. }
  705. static struct videobuf_queue_ops pxa_videobuf_ops = {
  706. .buf_setup = pxa_videobuf_setup,
  707. .buf_prepare = pxa_videobuf_prepare,
  708. .buf_queue = pxa_videobuf_queue,
  709. .buf_release = pxa_videobuf_release,
  710. };
  711. static void pxa_camera_init_videobuf(struct videobuf_queue *q,
  712. struct soc_camera_device *icd)
  713. {
  714. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  715. struct pxa_camera_dev *pcdev = ici->priv;
  716. /*
  717. * We must pass NULL as dev pointer, then all pci_* dma operations
  718. * transform to normal dma_* ones.
  719. */
  720. videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
  721. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
  722. sizeof(struct pxa_buffer), icd, &icd->video_lock);
  723. }
  724. static u32 mclk_get_divisor(struct platform_device *pdev,
  725. struct pxa_camera_dev *pcdev)
  726. {
  727. unsigned long mclk = pcdev->mclk;
  728. struct device *dev = &pdev->dev;
  729. u32 div;
  730. unsigned long lcdclk;
  731. lcdclk = clk_get_rate(pcdev->clk);
  732. pcdev->ciclk = lcdclk;
  733. /* mclk <= ciclk / 4 (27.4.2) */
  734. if (mclk > lcdclk / 4) {
  735. mclk = lcdclk / 4;
  736. dev_warn(dev, "Limiting master clock to %lu\n", mclk);
  737. }
  738. /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
  739. div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
  740. /* If we're not supplying MCLK, leave it at 0 */
  741. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  742. pcdev->mclk = lcdclk / (2 * (div + 1));
  743. dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
  744. lcdclk, mclk, div);
  745. return div;
  746. }
  747. static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
  748. unsigned long pclk)
  749. {
  750. /* We want a timeout > 1 pixel time, not ">=" */
  751. u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
  752. __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
  753. }
  754. static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
  755. {
  756. u32 cicr4 = 0;
  757. /* disable all interrupts */
  758. __raw_writel(0x3ff, pcdev->base + CICR0);
  759. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  760. cicr4 |= CICR4_PCLK_EN;
  761. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  762. cicr4 |= CICR4_MCLK_EN;
  763. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  764. cicr4 |= CICR4_PCP;
  765. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  766. cicr4 |= CICR4_HSP;
  767. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  768. cicr4 |= CICR4_VSP;
  769. __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
  770. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  771. /* Initialise the timeout under the assumption pclk = mclk */
  772. recalculate_fifo_timeout(pcdev, pcdev->mclk);
  773. else
  774. /* "Safe default" - 13MHz */
  775. recalculate_fifo_timeout(pcdev, 13000000);
  776. clk_prepare_enable(pcdev->clk);
  777. }
  778. static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
  779. {
  780. clk_disable_unprepare(pcdev->clk);
  781. }
  782. static irqreturn_t pxa_camera_irq(int irq, void *data)
  783. {
  784. struct pxa_camera_dev *pcdev = data;
  785. unsigned long status, cifr, cicr0;
  786. struct pxa_buffer *buf;
  787. struct videobuf_buffer *vb;
  788. status = __raw_readl(pcdev->base + CISR);
  789. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  790. "Camera interrupt status 0x%lx\n", status);
  791. if (!status)
  792. return IRQ_NONE;
  793. __raw_writel(status, pcdev->base + CISR);
  794. if (status & CISR_EOF) {
  795. /* Reset the FIFOs */
  796. cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
  797. __raw_writel(cifr, pcdev->base + CIFR);
  798. pcdev->active = list_first_entry(&pcdev->capture,
  799. struct pxa_buffer, vb.queue);
  800. vb = &pcdev->active->vb;
  801. buf = container_of(vb, struct pxa_buffer, vb);
  802. pxa_videobuf_set_actdma(pcdev, buf);
  803. pxa_dma_start_channels(pcdev);
  804. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
  805. __raw_writel(cicr0, pcdev->base + CICR0);
  806. }
  807. return IRQ_HANDLED;
  808. }
  809. /*
  810. * The following two functions absolutely depend on the fact, that
  811. * there can be only one camera on PXA quick capture interface
  812. * Called with .video_lock held
  813. */
  814. static int pxa_camera_add_device(struct soc_camera_device *icd)
  815. {
  816. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  817. struct pxa_camera_dev *pcdev = ici->priv;
  818. if (pcdev->icd)
  819. return -EBUSY;
  820. pxa_camera_activate(pcdev);
  821. pcdev->icd = icd;
  822. dev_info(icd->parent, "PXA Camera driver attached to camera %d\n",
  823. icd->devnum);
  824. return 0;
  825. }
  826. /* Called with .video_lock held */
  827. static void pxa_camera_remove_device(struct soc_camera_device *icd)
  828. {
  829. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  830. struct pxa_camera_dev *pcdev = ici->priv;
  831. BUG_ON(icd != pcdev->icd);
  832. dev_info(icd->parent, "PXA Camera driver detached from camera %d\n",
  833. icd->devnum);
  834. /* disable capture, disable interrupts */
  835. __raw_writel(0x3ff, pcdev->base + CICR0);
  836. /* Stop DMA engine */
  837. DCSR(pcdev->dma_chans[0]) = 0;
  838. DCSR(pcdev->dma_chans[1]) = 0;
  839. DCSR(pcdev->dma_chans[2]) = 0;
  840. pxa_camera_deactivate(pcdev);
  841. pcdev->icd = NULL;
  842. }
  843. static int test_platform_param(struct pxa_camera_dev *pcdev,
  844. unsigned char buswidth, unsigned long *flags)
  845. {
  846. /*
  847. * Platform specified synchronization and pixel clock polarities are
  848. * only a recommendation and are only used during probing. The PXA270
  849. * quick capture interface supports both.
  850. */
  851. *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  852. V4L2_MBUS_MASTER : V4L2_MBUS_SLAVE) |
  853. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  854. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  855. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  856. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  857. V4L2_MBUS_DATA_ACTIVE_HIGH |
  858. V4L2_MBUS_PCLK_SAMPLE_RISING |
  859. V4L2_MBUS_PCLK_SAMPLE_FALLING;
  860. /* If requested data width is supported by the platform, use it */
  861. if ((1 << (buswidth - 1)) & pcdev->width_flags)
  862. return 0;
  863. return -EINVAL;
  864. }
  865. static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
  866. unsigned long flags, __u32 pixfmt)
  867. {
  868. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  869. struct pxa_camera_dev *pcdev = ici->priv;
  870. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  871. unsigned long dw, bpp;
  872. u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
  873. int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);
  874. if (ret < 0)
  875. y_skip_top = 0;
  876. /*
  877. * Datawidth is now guaranteed to be equal to one of the three values.
  878. * We fix bit-per-pixel equal to data-width...
  879. */
  880. switch (icd->current_fmt->host_fmt->bits_per_sample) {
  881. case 10:
  882. dw = 4;
  883. bpp = 0x40;
  884. break;
  885. case 9:
  886. dw = 3;
  887. bpp = 0x20;
  888. break;
  889. default:
  890. /*
  891. * Actually it can only be 8 now,
  892. * default is just to silence compiler warnings
  893. */
  894. case 8:
  895. dw = 2;
  896. bpp = 0;
  897. }
  898. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  899. cicr4 |= CICR4_PCLK_EN;
  900. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  901. cicr4 |= CICR4_MCLK_EN;
  902. if (flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  903. cicr4 |= CICR4_PCP;
  904. if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  905. cicr4 |= CICR4_HSP;
  906. if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  907. cicr4 |= CICR4_VSP;
  908. cicr0 = __raw_readl(pcdev->base + CICR0);
  909. if (cicr0 & CICR0_ENB)
  910. __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
  911. cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
  912. switch (pixfmt) {
  913. case V4L2_PIX_FMT_YUV422P:
  914. pcdev->channels = 3;
  915. cicr1 |= CICR1_YCBCR_F;
  916. /*
  917. * Normally, pxa bus wants as input UYVY format. We allow all
  918. * reorderings of the YUV422 format, as no processing is done,
  919. * and the YUV stream is just passed through without any
  920. * transformation. Note that UYVY is the only format that
  921. * should be used if pxa framebuffer Overlay2 is used.
  922. */
  923. case V4L2_PIX_FMT_UYVY:
  924. case V4L2_PIX_FMT_VYUY:
  925. case V4L2_PIX_FMT_YUYV:
  926. case V4L2_PIX_FMT_YVYU:
  927. cicr1 |= CICR1_COLOR_SP_VAL(2);
  928. break;
  929. case V4L2_PIX_FMT_RGB555:
  930. cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
  931. CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
  932. break;
  933. case V4L2_PIX_FMT_RGB565:
  934. cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
  935. break;
  936. }
  937. cicr2 = 0;
  938. cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
  939. CICR3_BFW_VAL(min((u32)255, y_skip_top));
  940. cicr4 |= pcdev->mclk_divisor;
  941. __raw_writel(cicr1, pcdev->base + CICR1);
  942. __raw_writel(cicr2, pcdev->base + CICR2);
  943. __raw_writel(cicr3, pcdev->base + CICR3);
  944. __raw_writel(cicr4, pcdev->base + CICR4);
  945. /* CIF interrupts are not used, only DMA */
  946. cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  947. CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
  948. cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
  949. __raw_writel(cicr0, pcdev->base + CICR0);
  950. }
  951. static int pxa_camera_set_bus_param(struct soc_camera_device *icd)
  952. {
  953. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  954. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  955. struct pxa_camera_dev *pcdev = ici->priv;
  956. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  957. u32 pixfmt = icd->current_fmt->host_fmt->fourcc;
  958. unsigned long bus_flags, common_flags;
  959. int ret;
  960. struct pxa_cam *cam = icd->host_priv;
  961. ret = test_platform_param(pcdev, icd->current_fmt->host_fmt->bits_per_sample,
  962. &bus_flags);
  963. if (ret < 0)
  964. return ret;
  965. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  966. if (!ret) {
  967. common_flags = soc_mbus_config_compatible(&cfg,
  968. bus_flags);
  969. if (!common_flags) {
  970. dev_warn(icd->parent,
  971. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  972. cfg.flags, bus_flags);
  973. return -EINVAL;
  974. }
  975. } else if (ret != -ENOIOCTLCMD) {
  976. return ret;
  977. } else {
  978. common_flags = bus_flags;
  979. }
  980. pcdev->channels = 1;
  981. /* Make choises, based on platform preferences */
  982. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  983. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  984. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  985. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  986. else
  987. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  988. }
  989. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  990. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  991. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  992. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  993. else
  994. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  995. }
  996. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  997. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  998. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  999. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  1000. else
  1001. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  1002. }
  1003. cfg.flags = common_flags;
  1004. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  1005. if (ret < 0 && ret != -ENOIOCTLCMD) {
  1006. dev_dbg(icd->parent, "camera s_mbus_config(0x%lx) returned %d\n",
  1007. common_flags, ret);
  1008. return ret;
  1009. }
  1010. cam->flags = common_flags;
  1011. pxa_camera_setup_cicr(icd, common_flags, pixfmt);
  1012. return 0;
  1013. }
  1014. static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
  1015. unsigned char buswidth)
  1016. {
  1017. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1018. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  1019. struct pxa_camera_dev *pcdev = ici->priv;
  1020. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  1021. unsigned long bus_flags, common_flags;
  1022. int ret = test_platform_param(pcdev, buswidth, &bus_flags);
  1023. if (ret < 0)
  1024. return ret;
  1025. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  1026. if (!ret) {
  1027. common_flags = soc_mbus_config_compatible(&cfg,
  1028. bus_flags);
  1029. if (!common_flags) {
  1030. dev_warn(icd->parent,
  1031. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  1032. cfg.flags, bus_flags);
  1033. return -EINVAL;
  1034. }
  1035. } else if (ret == -ENOIOCTLCMD) {
  1036. ret = 0;
  1037. }
  1038. return ret;
  1039. }
  1040. static const struct soc_mbus_pixelfmt pxa_camera_formats[] = {
  1041. {
  1042. .fourcc = V4L2_PIX_FMT_YUV422P,
  1043. .name = "Planar YUV422 16 bit",
  1044. .bits_per_sample = 8,
  1045. .packing = SOC_MBUS_PACKING_2X8_PADHI,
  1046. .order = SOC_MBUS_ORDER_LE,
  1047. },
  1048. };
  1049. /* This will be corrected as we get more formats */
  1050. static bool pxa_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  1051. {
  1052. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  1053. (fmt->bits_per_sample == 8 &&
  1054. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  1055. (fmt->bits_per_sample > 8 &&
  1056. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  1057. }
  1058. static int pxa_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  1059. struct soc_camera_format_xlate *xlate)
  1060. {
  1061. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1062. struct device *dev = icd->parent;
  1063. int formats = 0, ret;
  1064. struct pxa_cam *cam;
  1065. enum v4l2_mbus_pixelcode code;
  1066. const struct soc_mbus_pixelfmt *fmt;
  1067. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  1068. if (ret < 0)
  1069. /* No more formats */
  1070. return 0;
  1071. fmt = soc_mbus_get_fmtdesc(code);
  1072. if (!fmt) {
  1073. dev_err(dev, "Invalid format code #%u: %d\n", idx, code);
  1074. return 0;
  1075. }
  1076. /* This also checks support for the requested bits-per-sample */
  1077. ret = pxa_camera_try_bus_param(icd, fmt->bits_per_sample);
  1078. if (ret < 0)
  1079. return 0;
  1080. if (!icd->host_priv) {
  1081. cam = kzalloc(sizeof(*cam), GFP_KERNEL);
  1082. if (!cam)
  1083. return -ENOMEM;
  1084. icd->host_priv = cam;
  1085. } else {
  1086. cam = icd->host_priv;
  1087. }
  1088. switch (code) {
  1089. case V4L2_MBUS_FMT_UYVY8_2X8:
  1090. formats++;
  1091. if (xlate) {
  1092. xlate->host_fmt = &pxa_camera_formats[0];
  1093. xlate->code = code;
  1094. xlate++;
  1095. dev_dbg(dev, "Providing format %s using code %d\n",
  1096. pxa_camera_formats[0].name, code);
  1097. }
  1098. case V4L2_MBUS_FMT_VYUY8_2X8:
  1099. case V4L2_MBUS_FMT_YUYV8_2X8:
  1100. case V4L2_MBUS_FMT_YVYU8_2X8:
  1101. case V4L2_MBUS_FMT_RGB565_2X8_LE:
  1102. case V4L2_MBUS_FMT_RGB555_2X8_PADHI_LE:
  1103. if (xlate)
  1104. dev_dbg(dev, "Providing format %s packed\n",
  1105. fmt->name);
  1106. break;
  1107. default:
  1108. if (!pxa_camera_packing_supported(fmt))
  1109. return 0;
  1110. if (xlate)
  1111. dev_dbg(dev,
  1112. "Providing format %s in pass-through mode\n",
  1113. fmt->name);
  1114. }
  1115. /* Generic pass-through */
  1116. formats++;
  1117. if (xlate) {
  1118. xlate->host_fmt = fmt;
  1119. xlate->code = code;
  1120. xlate++;
  1121. }
  1122. return formats;
  1123. }
  1124. static void pxa_camera_put_formats(struct soc_camera_device *icd)
  1125. {
  1126. kfree(icd->host_priv);
  1127. icd->host_priv = NULL;
  1128. }
  1129. static int pxa_camera_check_frame(u32 width, u32 height)
  1130. {
  1131. /* limit to pxa hardware capabilities */
  1132. return height < 32 || height > 2048 || width < 48 || width > 2048 ||
  1133. (width & 0x01);
  1134. }
  1135. static int pxa_camera_set_crop(struct soc_camera_device *icd,
  1136. struct v4l2_crop *a)
  1137. {
  1138. struct v4l2_rect *rect = &a->c;
  1139. struct device *dev = icd->parent;
  1140. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1141. struct pxa_camera_dev *pcdev = ici->priv;
  1142. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1143. struct soc_camera_sense sense = {
  1144. .master_clock = pcdev->mclk,
  1145. .pixel_clock_max = pcdev->ciclk / 4,
  1146. };
  1147. struct v4l2_mbus_framefmt mf;
  1148. struct pxa_cam *cam = icd->host_priv;
  1149. u32 fourcc = icd->current_fmt->host_fmt->fourcc;
  1150. int ret;
  1151. /* If PCLK is used to latch data from the sensor, check sense */
  1152. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1153. icd->sense = &sense;
  1154. ret = v4l2_subdev_call(sd, video, s_crop, a);
  1155. icd->sense = NULL;
  1156. if (ret < 0) {
  1157. dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
  1158. rect->width, rect->height, rect->left, rect->top);
  1159. return ret;
  1160. }
  1161. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  1162. if (ret < 0)
  1163. return ret;
  1164. if (pxa_camera_check_frame(mf.width, mf.height)) {
  1165. /*
  1166. * Camera cropping produced a frame beyond our capabilities.
  1167. * FIXME: just extract a subframe, that we can process.
  1168. */
  1169. v4l_bound_align_image(&mf.width, 48, 2048, 1,
  1170. &mf.height, 32, 2048, 0,
  1171. fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1172. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1173. if (ret < 0)
  1174. return ret;
  1175. if (pxa_camera_check_frame(mf.width, mf.height)) {
  1176. dev_warn(icd->parent,
  1177. "Inconsistent state. Use S_FMT to repair\n");
  1178. return -EINVAL;
  1179. }
  1180. }
  1181. if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1182. if (sense.pixel_clock > sense.pixel_clock_max) {
  1183. dev_err(dev,
  1184. "pixel clock %lu set by the camera too high!",
  1185. sense.pixel_clock);
  1186. return -EIO;
  1187. }
  1188. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1189. }
  1190. icd->user_width = mf.width;
  1191. icd->user_height = mf.height;
  1192. pxa_camera_setup_cicr(icd, cam->flags, fourcc);
  1193. return ret;
  1194. }
  1195. static int pxa_camera_set_fmt(struct soc_camera_device *icd,
  1196. struct v4l2_format *f)
  1197. {
  1198. struct device *dev = icd->parent;
  1199. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1200. struct pxa_camera_dev *pcdev = ici->priv;
  1201. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1202. const struct soc_camera_format_xlate *xlate = NULL;
  1203. struct soc_camera_sense sense = {
  1204. .master_clock = pcdev->mclk,
  1205. .pixel_clock_max = pcdev->ciclk / 4,
  1206. };
  1207. struct v4l2_pix_format *pix = &f->fmt.pix;
  1208. struct v4l2_mbus_framefmt mf;
  1209. int ret;
  1210. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  1211. if (!xlate) {
  1212. dev_warn(dev, "Format %x not found\n", pix->pixelformat);
  1213. return -EINVAL;
  1214. }
  1215. /* If PCLK is used to latch data from the sensor, check sense */
  1216. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1217. /* The caller holds a mutex. */
  1218. icd->sense = &sense;
  1219. mf.width = pix->width;
  1220. mf.height = pix->height;
  1221. mf.field = pix->field;
  1222. mf.colorspace = pix->colorspace;
  1223. mf.code = xlate->code;
  1224. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1225. if (mf.code != xlate->code)
  1226. return -EINVAL;
  1227. icd->sense = NULL;
  1228. if (ret < 0) {
  1229. dev_warn(dev, "Failed to configure for format %x\n",
  1230. pix->pixelformat);
  1231. } else if (pxa_camera_check_frame(mf.width, mf.height)) {
  1232. dev_warn(dev,
  1233. "Camera driver produced an unsupported frame %dx%d\n",
  1234. mf.width, mf.height);
  1235. ret = -EINVAL;
  1236. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1237. if (sense.pixel_clock > sense.pixel_clock_max) {
  1238. dev_err(dev,
  1239. "pixel clock %lu set by the camera too high!",
  1240. sense.pixel_clock);
  1241. return -EIO;
  1242. }
  1243. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1244. }
  1245. if (ret < 0)
  1246. return ret;
  1247. pix->width = mf.width;
  1248. pix->height = mf.height;
  1249. pix->field = mf.field;
  1250. pix->colorspace = mf.colorspace;
  1251. icd->current_fmt = xlate;
  1252. return ret;
  1253. }
  1254. static int pxa_camera_try_fmt(struct soc_camera_device *icd,
  1255. struct v4l2_format *f)
  1256. {
  1257. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1258. const struct soc_camera_format_xlate *xlate;
  1259. struct v4l2_pix_format *pix = &f->fmt.pix;
  1260. struct v4l2_mbus_framefmt mf;
  1261. __u32 pixfmt = pix->pixelformat;
  1262. int ret;
  1263. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  1264. if (!xlate) {
  1265. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  1266. return -EINVAL;
  1267. }
  1268. /*
  1269. * Limit to pxa hardware capabilities. YUV422P planar format requires
  1270. * images size to be a multiple of 16 bytes. If not, zeros will be
  1271. * inserted between Y and U planes, and U and V planes, which violates
  1272. * the YUV422P standard.
  1273. */
  1274. v4l_bound_align_image(&pix->width, 48, 2048, 1,
  1275. &pix->height, 32, 2048, 0,
  1276. pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1277. /* limit to sensor capabilities */
  1278. mf.width = pix->width;
  1279. mf.height = pix->height;
  1280. /* Only progressive video supported so far */
  1281. mf.field = V4L2_FIELD_NONE;
  1282. mf.colorspace = pix->colorspace;
  1283. mf.code = xlate->code;
  1284. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  1285. if (ret < 0)
  1286. return ret;
  1287. pix->width = mf.width;
  1288. pix->height = mf.height;
  1289. pix->colorspace = mf.colorspace;
  1290. switch (mf.field) {
  1291. case V4L2_FIELD_ANY:
  1292. case V4L2_FIELD_NONE:
  1293. pix->field = V4L2_FIELD_NONE;
  1294. break;
  1295. default:
  1296. /* TODO: support interlaced at least in pass-through mode */
  1297. dev_err(icd->parent, "Field type %d unsupported.\n",
  1298. mf.field);
  1299. return -EINVAL;
  1300. }
  1301. return ret;
  1302. }
  1303. static int pxa_camera_reqbufs(struct soc_camera_device *icd,
  1304. struct v4l2_requestbuffers *p)
  1305. {
  1306. int i;
  1307. /*
  1308. * This is for locking debugging only. I removed spinlocks and now I
  1309. * check whether .prepare is ever called on a linked buffer, or whether
  1310. * a dma IRQ can occur for an in-work or unlinked buffer. Until now
  1311. * it hadn't triggered
  1312. */
  1313. for (i = 0; i < p->count; i++) {
  1314. struct pxa_buffer *buf = container_of(icd->vb_vidq.bufs[i],
  1315. struct pxa_buffer, vb);
  1316. buf->inwork = 0;
  1317. INIT_LIST_HEAD(&buf->vb.queue);
  1318. }
  1319. return 0;
  1320. }
  1321. static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
  1322. {
  1323. struct soc_camera_device *icd = file->private_data;
  1324. struct pxa_buffer *buf;
  1325. buf = list_entry(icd->vb_vidq.stream.next, struct pxa_buffer,
  1326. vb.stream);
  1327. poll_wait(file, &buf->vb.done, pt);
  1328. if (buf->vb.state == VIDEOBUF_DONE ||
  1329. buf->vb.state == VIDEOBUF_ERROR)
  1330. return POLLIN|POLLRDNORM;
  1331. return 0;
  1332. }
  1333. static int pxa_camera_querycap(struct soc_camera_host *ici,
  1334. struct v4l2_capability *cap)
  1335. {
  1336. /* cap->name is set by the firendly caller:-> */
  1337. strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
  1338. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  1339. return 0;
  1340. }
  1341. static int pxa_camera_suspend(struct device *dev)
  1342. {
  1343. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1344. struct pxa_camera_dev *pcdev = ici->priv;
  1345. int i = 0, ret = 0;
  1346. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
  1347. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
  1348. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
  1349. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
  1350. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
  1351. if (pcdev->icd) {
  1352. struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->icd);
  1353. ret = v4l2_subdev_call(sd, core, s_power, 0);
  1354. if (ret == -ENOIOCTLCMD)
  1355. ret = 0;
  1356. }
  1357. return ret;
  1358. }
  1359. static int pxa_camera_resume(struct device *dev)
  1360. {
  1361. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1362. struct pxa_camera_dev *pcdev = ici->priv;
  1363. int i = 0, ret = 0;
  1364. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1365. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1366. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1367. __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
  1368. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
  1369. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
  1370. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
  1371. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
  1372. if (pcdev->icd) {
  1373. struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->icd);
  1374. ret = v4l2_subdev_call(sd, core, s_power, 1);
  1375. if (ret == -ENOIOCTLCMD)
  1376. ret = 0;
  1377. }
  1378. /* Restart frame capture if active buffer exists */
  1379. if (!ret && pcdev->active)
  1380. pxa_camera_start_capture(pcdev);
  1381. return ret;
  1382. }
  1383. static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
  1384. .owner = THIS_MODULE,
  1385. .add = pxa_camera_add_device,
  1386. .remove = pxa_camera_remove_device,
  1387. .set_crop = pxa_camera_set_crop,
  1388. .get_formats = pxa_camera_get_formats,
  1389. .put_formats = pxa_camera_put_formats,
  1390. .set_fmt = pxa_camera_set_fmt,
  1391. .try_fmt = pxa_camera_try_fmt,
  1392. .init_videobuf = pxa_camera_init_videobuf,
  1393. .reqbufs = pxa_camera_reqbufs,
  1394. .poll = pxa_camera_poll,
  1395. .querycap = pxa_camera_querycap,
  1396. .set_bus_param = pxa_camera_set_bus_param,
  1397. };
  1398. static int __devinit pxa_camera_probe(struct platform_device *pdev)
  1399. {
  1400. struct pxa_camera_dev *pcdev;
  1401. struct resource *res;
  1402. void __iomem *base;
  1403. int irq;
  1404. int err = 0;
  1405. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1406. irq = platform_get_irq(pdev, 0);
  1407. if (!res || irq < 0) {
  1408. err = -ENODEV;
  1409. goto exit;
  1410. }
  1411. pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
  1412. if (!pcdev) {
  1413. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  1414. err = -ENOMEM;
  1415. goto exit;
  1416. }
  1417. pcdev->clk = clk_get(&pdev->dev, NULL);
  1418. if (IS_ERR(pcdev->clk)) {
  1419. err = PTR_ERR(pcdev->clk);
  1420. goto exit_kfree;
  1421. }
  1422. pcdev->res = res;
  1423. pcdev->pdata = pdev->dev.platform_data;
  1424. pcdev->platform_flags = pcdev->pdata->flags;
  1425. if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
  1426. PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
  1427. /*
  1428. * Platform hasn't set available data widths. This is bad.
  1429. * Warn and use a default.
  1430. */
  1431. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  1432. "data widths, using default 10 bit\n");
  1433. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
  1434. }
  1435. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8)
  1436. pcdev->width_flags = 1 << 7;
  1437. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9)
  1438. pcdev->width_flags |= 1 << 8;
  1439. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10)
  1440. pcdev->width_flags |= 1 << 9;
  1441. pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
  1442. if (!pcdev->mclk) {
  1443. dev_warn(&pdev->dev,
  1444. "mclk == 0! Please, fix your platform data. "
  1445. "Using default 20MHz\n");
  1446. pcdev->mclk = 20000000;
  1447. }
  1448. pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
  1449. INIT_LIST_HEAD(&pcdev->capture);
  1450. spin_lock_init(&pcdev->lock);
  1451. /*
  1452. * Request the regions.
  1453. */
  1454. if (!request_mem_region(res->start, resource_size(res),
  1455. PXA_CAM_DRV_NAME)) {
  1456. err = -EBUSY;
  1457. goto exit_clk;
  1458. }
  1459. base = ioremap(res->start, resource_size(res));
  1460. if (!base) {
  1461. err = -ENOMEM;
  1462. goto exit_release;
  1463. }
  1464. pcdev->irq = irq;
  1465. pcdev->base = base;
  1466. /* request dma */
  1467. err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
  1468. pxa_camera_dma_irq_y, pcdev);
  1469. if (err < 0) {
  1470. dev_err(&pdev->dev, "Can't request DMA for Y\n");
  1471. goto exit_iounmap;
  1472. }
  1473. pcdev->dma_chans[0] = err;
  1474. dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
  1475. err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
  1476. pxa_camera_dma_irq_u, pcdev);
  1477. if (err < 0) {
  1478. dev_err(&pdev->dev, "Can't request DMA for U\n");
  1479. goto exit_free_dma_y;
  1480. }
  1481. pcdev->dma_chans[1] = err;
  1482. dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
  1483. err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
  1484. pxa_camera_dma_irq_v, pcdev);
  1485. if (err < 0) {
  1486. dev_err(&pdev->dev, "Can't request DMA for V\n");
  1487. goto exit_free_dma_u;
  1488. }
  1489. pcdev->dma_chans[2] = err;
  1490. dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
  1491. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1492. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1493. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1494. /* request irq */
  1495. err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
  1496. pcdev);
  1497. if (err) {
  1498. dev_err(&pdev->dev, "Camera interrupt register failed \n");
  1499. goto exit_free_dma;
  1500. }
  1501. pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
  1502. pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
  1503. pcdev->soc_host.priv = pcdev;
  1504. pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
  1505. pcdev->soc_host.nr = pdev->id;
  1506. err = soc_camera_host_register(&pcdev->soc_host);
  1507. if (err)
  1508. goto exit_free_irq;
  1509. return 0;
  1510. exit_free_irq:
  1511. free_irq(pcdev->irq, pcdev);
  1512. exit_free_dma:
  1513. pxa_free_dma(pcdev->dma_chans[2]);
  1514. exit_free_dma_u:
  1515. pxa_free_dma(pcdev->dma_chans[1]);
  1516. exit_free_dma_y:
  1517. pxa_free_dma(pcdev->dma_chans[0]);
  1518. exit_iounmap:
  1519. iounmap(base);
  1520. exit_release:
  1521. release_mem_region(res->start, resource_size(res));
  1522. exit_clk:
  1523. clk_put(pcdev->clk);
  1524. exit_kfree:
  1525. kfree(pcdev);
  1526. exit:
  1527. return err;
  1528. }
  1529. static int __devexit pxa_camera_remove(struct platform_device *pdev)
  1530. {
  1531. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1532. struct pxa_camera_dev *pcdev = container_of(soc_host,
  1533. struct pxa_camera_dev, soc_host);
  1534. struct resource *res;
  1535. clk_put(pcdev->clk);
  1536. pxa_free_dma(pcdev->dma_chans[0]);
  1537. pxa_free_dma(pcdev->dma_chans[1]);
  1538. pxa_free_dma(pcdev->dma_chans[2]);
  1539. free_irq(pcdev->irq, pcdev);
  1540. soc_camera_host_unregister(soc_host);
  1541. iounmap(pcdev->base);
  1542. res = pcdev->res;
  1543. release_mem_region(res->start, resource_size(res));
  1544. kfree(pcdev);
  1545. dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
  1546. return 0;
  1547. }
  1548. static struct dev_pm_ops pxa_camera_pm = {
  1549. .suspend = pxa_camera_suspend,
  1550. .resume = pxa_camera_resume,
  1551. };
  1552. static struct platform_driver pxa_camera_driver = {
  1553. .driver = {
  1554. .name = PXA_CAM_DRV_NAME,
  1555. .pm = &pxa_camera_pm,
  1556. },
  1557. .probe = pxa_camera_probe,
  1558. .remove = __devexit_p(pxa_camera_remove),
  1559. };
  1560. module_platform_driver(pxa_camera_driver);
  1561. MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
  1562. MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
  1563. MODULE_LICENSE("GPL");
  1564. MODULE_VERSION(PXA_CAM_VERSION);
  1565. MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);