vpss.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss system module platform driver for all video drivers.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/compiler.h>
  27. #include <linux/io.h>
  28. #include <mach/hardware.h>
  29. #include <media/davinci/vpss.h>
  30. MODULE_LICENSE("GPL");
  31. MODULE_DESCRIPTION("VPSS Driver");
  32. MODULE_AUTHOR("Texas Instruments");
  33. /* DM644x defines */
  34. #define DM644X_SBL_PCR_VPSS (4)
  35. #define DM355_VPSSBL_INTSEL 0x10
  36. #define DM355_VPSSBL_EVTSEL 0x14
  37. /* vpss BL register offsets */
  38. #define DM355_VPSSBL_CCDCMUX 0x1c
  39. /* vpss CLK register offsets */
  40. #define DM355_VPSSCLK_CLKCTRL 0x04
  41. /* masks and shifts */
  42. #define VPSS_HSSISEL_SHIFT 4
  43. /*
  44. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  45. * IPIPE_INT1_SDR - vpss_int5
  46. */
  47. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  48. /* VENCINT - vpss_int8 */
  49. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  50. #define DM365_ISP5_PCCR 0x04
  51. #define DM365_ISP5_INTSEL1 0x10
  52. #define DM365_ISP5_INTSEL2 0x14
  53. #define DM365_ISP5_INTSEL3 0x18
  54. #define DM365_ISP5_CCDCMUX 0x20
  55. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  56. #define DM365_VPBE_CLK_CTRL 0x00
  57. /*
  58. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  59. * AF - vpss_int3
  60. */
  61. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  62. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  63. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  64. /* VENC - vpss_int8 */
  65. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  66. /* masks and shifts for DM365*/
  67. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  68. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  69. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  70. #define CCD_SRC_SEL_SHIFT 4
  71. /* Different SoC platforms supported by this driver */
  72. enum vpss_platform_type {
  73. DM644X,
  74. DM355,
  75. DM365,
  76. };
  77. /*
  78. * vpss operations. Depends on platform. Not all functions are available
  79. * on all platforms. The api, first check if a functio is available before
  80. * invoking it. In the probe, the function ptrs are initialized based on
  81. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  82. */
  83. struct vpss_hw_ops {
  84. /* enable clock */
  85. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  86. /* select input to ccdc */
  87. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  88. /* clear wbl overflow bit */
  89. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  90. };
  91. /* vpss configuration */
  92. struct vpss_oper_config {
  93. __iomem void *vpss_regs_base0;
  94. __iomem void *vpss_regs_base1;
  95. enum vpss_platform_type platform;
  96. spinlock_t vpss_lock;
  97. struct vpss_hw_ops hw_ops;
  98. };
  99. static struct vpss_oper_config oper_cfg;
  100. /* register access routines */
  101. static inline u32 bl_regr(u32 offset)
  102. {
  103. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  104. }
  105. static inline void bl_regw(u32 val, u32 offset)
  106. {
  107. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  108. }
  109. static inline u32 vpss_regr(u32 offset)
  110. {
  111. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  112. }
  113. static inline void vpss_regw(u32 val, u32 offset)
  114. {
  115. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  116. }
  117. /* For DM365 only */
  118. static inline u32 isp5_read(u32 offset)
  119. {
  120. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  121. }
  122. /* For DM365 only */
  123. static inline void isp5_write(u32 val, u32 offset)
  124. {
  125. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  126. }
  127. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  128. {
  129. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  130. /* if we are using pattern generator, enable it */
  131. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  132. temp |= 0x08;
  133. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  134. isp5_write(temp, DM365_ISP5_CCDCMUX);
  135. }
  136. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  137. {
  138. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  139. }
  140. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  141. {
  142. if (!oper_cfg.hw_ops.select_ccdc_source)
  143. return -EINVAL;
  144. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  145. return 0;
  146. }
  147. EXPORT_SYMBOL(vpss_select_ccdc_source);
  148. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  149. {
  150. u32 mask = 1, val;
  151. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  152. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  153. return -EINVAL;
  154. /* writing a 0 clear the overflow */
  155. mask = ~(mask << wbl_sel);
  156. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  157. bl_regw(val, DM644X_SBL_PCR_VPSS);
  158. return 0;
  159. }
  160. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  161. {
  162. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  163. return -EINVAL;
  164. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  165. }
  166. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  167. /*
  168. * dm355_enable_clock - Enable VPSS Clock
  169. * @clock_sel: CLock to be enabled/disabled
  170. * @en: enable/disable flag
  171. *
  172. * This is called to enable or disable a vpss clock
  173. */
  174. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  175. {
  176. unsigned long flags;
  177. u32 utemp, mask = 0x1, shift = 0;
  178. switch (clock_sel) {
  179. case VPSS_VPBE_CLOCK:
  180. /* nothing since lsb */
  181. break;
  182. case VPSS_VENC_CLOCK_SEL:
  183. shift = 2;
  184. break;
  185. case VPSS_CFALD_CLOCK:
  186. shift = 3;
  187. break;
  188. case VPSS_H3A_CLOCK:
  189. shift = 4;
  190. break;
  191. case VPSS_IPIPE_CLOCK:
  192. shift = 5;
  193. break;
  194. case VPSS_CCDC_CLOCK:
  195. shift = 6;
  196. break;
  197. default:
  198. printk(KERN_ERR "dm355_enable_clock:"
  199. " Invalid selector: %d\n", clock_sel);
  200. return -EINVAL;
  201. }
  202. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  203. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  204. if (!en)
  205. utemp &= ~(mask << shift);
  206. else
  207. utemp |= (mask << shift);
  208. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  209. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  210. return 0;
  211. }
  212. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  213. {
  214. unsigned long flags;
  215. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  216. u32 (*read)(u32 offset) = isp5_read;
  217. void(*write)(u32 val, u32 offset) = isp5_write;
  218. switch (clock_sel) {
  219. case VPSS_BL_CLOCK:
  220. break;
  221. case VPSS_CCDC_CLOCK:
  222. shift = 1;
  223. break;
  224. case VPSS_H3A_CLOCK:
  225. shift = 2;
  226. break;
  227. case VPSS_RSZ_CLOCK:
  228. shift = 3;
  229. break;
  230. case VPSS_IPIPE_CLOCK:
  231. shift = 4;
  232. break;
  233. case VPSS_IPIPEIF_CLOCK:
  234. shift = 5;
  235. break;
  236. case VPSS_PCLK_INTERNAL:
  237. shift = 6;
  238. break;
  239. case VPSS_PSYNC_CLOCK_SEL:
  240. shift = 7;
  241. break;
  242. case VPSS_VPBE_CLOCK:
  243. read = vpss_regr;
  244. write = vpss_regw;
  245. offset = DM365_VPBE_CLK_CTRL;
  246. break;
  247. case VPSS_VENC_CLOCK_SEL:
  248. shift = 2;
  249. read = vpss_regr;
  250. write = vpss_regw;
  251. offset = DM365_VPBE_CLK_CTRL;
  252. break;
  253. case VPSS_LDC_CLOCK:
  254. shift = 3;
  255. read = vpss_regr;
  256. write = vpss_regw;
  257. offset = DM365_VPBE_CLK_CTRL;
  258. break;
  259. case VPSS_FDIF_CLOCK:
  260. shift = 4;
  261. read = vpss_regr;
  262. write = vpss_regw;
  263. offset = DM365_VPBE_CLK_CTRL;
  264. break;
  265. case VPSS_OSD_CLOCK_SEL:
  266. shift = 6;
  267. read = vpss_regr;
  268. write = vpss_regw;
  269. offset = DM365_VPBE_CLK_CTRL;
  270. break;
  271. case VPSS_LDC_CLOCK_SEL:
  272. shift = 7;
  273. read = vpss_regr;
  274. write = vpss_regw;
  275. offset = DM365_VPBE_CLK_CTRL;
  276. break;
  277. default:
  278. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  279. clock_sel);
  280. return -1;
  281. }
  282. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  283. utemp = read(offset);
  284. if (!en) {
  285. mask = ~mask;
  286. utemp &= (mask << shift);
  287. } else
  288. utemp |= (mask << shift);
  289. write(utemp, offset);
  290. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  291. return 0;
  292. }
  293. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  294. {
  295. if (!oper_cfg.hw_ops.enable_clock)
  296. return -EINVAL;
  297. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  298. }
  299. EXPORT_SYMBOL(vpss_enable_clock);
  300. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  301. {
  302. int val = 0;
  303. val = isp5_read(DM365_ISP5_CCDCMUX);
  304. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  305. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  306. isp5_write(val, DM365_ISP5_CCDCMUX);
  307. }
  308. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  309. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  310. {
  311. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  312. current_reg |= (frame_size.pplen - 1);
  313. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  314. }
  315. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  316. static int __init vpss_probe(struct platform_device *pdev)
  317. {
  318. struct resource *r1, *r2;
  319. char *platform_name;
  320. int status;
  321. if (!pdev->dev.platform_data) {
  322. dev_err(&pdev->dev, "no platform data\n");
  323. return -ENOENT;
  324. }
  325. platform_name = pdev->dev.platform_data;
  326. if (!strcmp(platform_name, "dm355_vpss"))
  327. oper_cfg.platform = DM355;
  328. else if (!strcmp(platform_name, "dm365_vpss"))
  329. oper_cfg.platform = DM365;
  330. else if (!strcmp(platform_name, "dm644x_vpss"))
  331. oper_cfg.platform = DM644X;
  332. else {
  333. dev_err(&pdev->dev, "vpss driver not supported on"
  334. " this platform\n");
  335. return -ENODEV;
  336. }
  337. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  338. r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  339. if (!r1)
  340. return -ENOENT;
  341. r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
  342. if (!r1)
  343. return -EBUSY;
  344. oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
  345. if (!oper_cfg.vpss_regs_base0) {
  346. status = -EBUSY;
  347. goto fail1;
  348. }
  349. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  350. r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  351. if (!r2) {
  352. status = -ENOENT;
  353. goto fail2;
  354. }
  355. r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
  356. if (!r2) {
  357. status = -EBUSY;
  358. goto fail2;
  359. }
  360. oper_cfg.vpss_regs_base1 = ioremap(r2->start,
  361. resource_size(r2));
  362. if (!oper_cfg.vpss_regs_base1) {
  363. status = -EBUSY;
  364. goto fail3;
  365. }
  366. }
  367. if (oper_cfg.platform == DM355) {
  368. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  369. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  370. /* Setup vpss interrupts */
  371. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  372. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  373. } else if (oper_cfg.platform == DM365) {
  374. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  375. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  376. /* Setup vpss interrupts */
  377. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  378. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  379. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  380. } else
  381. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  382. spin_lock_init(&oper_cfg.vpss_lock);
  383. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  384. return 0;
  385. fail3:
  386. release_mem_region(r2->start, resource_size(r2));
  387. fail2:
  388. iounmap(oper_cfg.vpss_regs_base0);
  389. fail1:
  390. release_mem_region(r1->start, resource_size(r1));
  391. return status;
  392. }
  393. static int __devexit vpss_remove(struct platform_device *pdev)
  394. {
  395. struct resource *res;
  396. iounmap(oper_cfg.vpss_regs_base0);
  397. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  398. release_mem_region(res->start, resource_size(res));
  399. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  400. iounmap(oper_cfg.vpss_regs_base1);
  401. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  402. release_mem_region(res->start, resource_size(res));
  403. }
  404. return 0;
  405. }
  406. static struct platform_driver vpss_driver = {
  407. .driver = {
  408. .name = "vpss",
  409. .owner = THIS_MODULE,
  410. },
  411. .remove = __devexit_p(vpss_remove),
  412. .probe = vpss_probe,
  413. };
  414. static void vpss_exit(void)
  415. {
  416. platform_driver_unregister(&vpss_driver);
  417. }
  418. static int __init vpss_init(void)
  419. {
  420. return platform_driver_register(&vpss_driver);
  421. }
  422. subsys_initcall(vpss_init);
  423. module_exit(vpss_exit);