cx25821-medusa-video.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791
  1. /*
  2. * Driver for the Conexant CX25821 PCIe bridge
  3. *
  4. * Copyright (C) 2009 Conexant Systems Inc.
  5. * Authors <shu.lin@conexant.com>, <hiep.huynh@conexant.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. *
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include "cx25821.h"
  24. #include "cx25821-medusa-video.h"
  25. #include "cx25821-biffuncs.h"
  26. /*
  27. * medusa_enable_bluefield_output()
  28. *
  29. * Enable the generation of blue filed output if no video
  30. *
  31. */
  32. static void medusa_enable_bluefield_output(struct cx25821_dev *dev, int channel,
  33. int enable)
  34. {
  35. int ret_val = 1;
  36. u32 value = 0;
  37. u32 tmp = 0;
  38. int out_ctrl = OUT_CTRL1;
  39. int out_ctrl_ns = OUT_CTRL_NS;
  40. switch (channel) {
  41. default:
  42. case VDEC_A:
  43. break;
  44. case VDEC_B:
  45. out_ctrl = VDEC_B_OUT_CTRL1;
  46. out_ctrl_ns = VDEC_B_OUT_CTRL_NS;
  47. break;
  48. case VDEC_C:
  49. out_ctrl = VDEC_C_OUT_CTRL1;
  50. out_ctrl_ns = VDEC_C_OUT_CTRL_NS;
  51. break;
  52. case VDEC_D:
  53. out_ctrl = VDEC_D_OUT_CTRL1;
  54. out_ctrl_ns = VDEC_D_OUT_CTRL_NS;
  55. break;
  56. case VDEC_E:
  57. out_ctrl = VDEC_E_OUT_CTRL1;
  58. out_ctrl_ns = VDEC_E_OUT_CTRL_NS;
  59. return;
  60. case VDEC_F:
  61. out_ctrl = VDEC_F_OUT_CTRL1;
  62. out_ctrl_ns = VDEC_F_OUT_CTRL_NS;
  63. return;
  64. case VDEC_G:
  65. out_ctrl = VDEC_G_OUT_CTRL1;
  66. out_ctrl_ns = VDEC_G_OUT_CTRL_NS;
  67. return;
  68. case VDEC_H:
  69. out_ctrl = VDEC_H_OUT_CTRL1;
  70. out_ctrl_ns = VDEC_H_OUT_CTRL_NS;
  71. return;
  72. }
  73. value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl, &tmp);
  74. value &= 0xFFFFFF7F; /* clear BLUE_FIELD_EN */
  75. if (enable)
  76. value |= 0x00000080; /* set BLUE_FIELD_EN */
  77. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl, value);
  78. value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl_ns, &tmp);
  79. value &= 0xFFFFFF7F;
  80. if (enable)
  81. value |= 0x00000080; /* set BLUE_FIELD_EN */
  82. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl_ns, value);
  83. }
  84. static int medusa_initialize_ntsc(struct cx25821_dev *dev)
  85. {
  86. int ret_val = 0;
  87. int i = 0;
  88. u32 value = 0;
  89. u32 tmp = 0;
  90. mutex_lock(&dev->lock);
  91. for (i = 0; i < MAX_DECODERS; i++) {
  92. /* set video format NTSC-M */
  93. value = cx25821_i2c_read(&dev->i2c_bus[0],
  94. MODE_CTRL + (0x200 * i), &tmp);
  95. value &= 0xFFFFFFF0;
  96. /* enable the fast locking mode bit[16] */
  97. value |= 0x10001;
  98. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  99. MODE_CTRL + (0x200 * i), value);
  100. /* resolution NTSC 720x480 */
  101. value = cx25821_i2c_read(&dev->i2c_bus[0],
  102. HORIZ_TIM_CTRL + (0x200 * i), &tmp);
  103. value &= 0x00C00C00;
  104. value |= 0x612D0074;
  105. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  106. HORIZ_TIM_CTRL + (0x200 * i), value);
  107. value = cx25821_i2c_read(&dev->i2c_bus[0],
  108. VERT_TIM_CTRL + (0x200 * i), &tmp);
  109. value &= 0x00C00C00;
  110. value |= 0x1C1E001A; /* vblank_cnt + 2 to get camera ID */
  111. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  112. VERT_TIM_CTRL + (0x200 * i), value);
  113. /* chroma subcarrier step size */
  114. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  115. SC_STEP_SIZE + (0x200 * i), 0x43E00000);
  116. /* enable VIP optional active */
  117. value = cx25821_i2c_read(&dev->i2c_bus[0],
  118. OUT_CTRL_NS + (0x200 * i), &tmp);
  119. value &= 0xFFFBFFFF;
  120. value |= 0x00040000;
  121. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  122. OUT_CTRL_NS + (0x200 * i), value);
  123. /* enable VIP optional active (VIP_OPT_AL) for direct output. */
  124. value = cx25821_i2c_read(&dev->i2c_bus[0],
  125. OUT_CTRL1 + (0x200 * i), &tmp);
  126. value &= 0xFFFBFFFF;
  127. value |= 0x00040000;
  128. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  129. OUT_CTRL1 + (0x200 * i), value);
  130. /*
  131. * clear VPRES_VERT_EN bit, fixes the chroma run away problem
  132. * when the input switching rate < 16 fields
  133. */
  134. value = cx25821_i2c_read(&dev->i2c_bus[0],
  135. MISC_TIM_CTRL + (0x200 * i), &tmp);
  136. /* disable special play detection */
  137. value = setBitAtPos(value, 14);
  138. value = clearBitAtPos(value, 15);
  139. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  140. MISC_TIM_CTRL + (0x200 * i), value);
  141. /* set vbi_gate_en to 0 */
  142. value = cx25821_i2c_read(&dev->i2c_bus[0],
  143. DFE_CTRL1 + (0x200 * i), &tmp);
  144. value = clearBitAtPos(value, 29);
  145. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  146. DFE_CTRL1 + (0x200 * i), value);
  147. /* Enable the generation of blue field output if no video */
  148. medusa_enable_bluefield_output(dev, i, 1);
  149. }
  150. for (i = 0; i < MAX_ENCODERS; i++) {
  151. /* NTSC hclock */
  152. value = cx25821_i2c_read(&dev->i2c_bus[0],
  153. DENC_A_REG_1 + (0x100 * i), &tmp);
  154. value &= 0xF000FC00;
  155. value |= 0x06B402D0;
  156. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  157. DENC_A_REG_1 + (0x100 * i), value);
  158. /* burst begin and burst end */
  159. value = cx25821_i2c_read(&dev->i2c_bus[0],
  160. DENC_A_REG_2 + (0x100 * i), &tmp);
  161. value &= 0xFF000000;
  162. value |= 0x007E9054;
  163. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  164. DENC_A_REG_2 + (0x100 * i), value);
  165. value = cx25821_i2c_read(&dev->i2c_bus[0],
  166. DENC_A_REG_3 + (0x100 * i), &tmp);
  167. value &= 0xFC00FE00;
  168. value |= 0x00EC00F0;
  169. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  170. DENC_A_REG_3 + (0x100 * i), value);
  171. /* set NTSC vblank, no phase alternation, 7.5 IRE pedestal */
  172. value = cx25821_i2c_read(&dev->i2c_bus[0],
  173. DENC_A_REG_4 + (0x100 * i), &tmp);
  174. value &= 0x00FCFFFF;
  175. value |= 0x13020000;
  176. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  177. DENC_A_REG_4 + (0x100 * i), value);
  178. value = cx25821_i2c_read(&dev->i2c_bus[0],
  179. DENC_A_REG_5 + (0x100 * i), &tmp);
  180. value &= 0xFFFF0000;
  181. value |= 0x0000E575;
  182. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  183. DENC_A_REG_5 + (0x100 * i), value);
  184. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  185. DENC_A_REG_6 + (0x100 * i), 0x009A89C1);
  186. /* Subcarrier Increment */
  187. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  188. DENC_A_REG_7 + (0x100 * i), 0x21F07C1F);
  189. }
  190. /* set picture resolutions */
  191. /* 0 - 720 */
  192. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
  193. /* 0 - 480 */
  194. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
  195. /* set Bypass input format to NTSC 525 lines */
  196. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  197. value |= 0x00080200;
  198. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  199. mutex_unlock(&dev->lock);
  200. return ret_val;
  201. }
  202. static int medusa_PALCombInit(struct cx25821_dev *dev, int dec)
  203. {
  204. int ret_val = -1;
  205. u32 value = 0, tmp = 0;
  206. /* Setup for 2D threshold */
  207. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  208. COMB_2D_HFS_CFG + (0x200 * dec), 0x20002861);
  209. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  210. COMB_2D_HFD_CFG + (0x200 * dec), 0x20002861);
  211. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  212. COMB_2D_LF_CFG + (0x200 * dec), 0x200A1023);
  213. /* Setup flat chroma and luma thresholds */
  214. value = cx25821_i2c_read(&dev->i2c_bus[0],
  215. COMB_FLAT_THRESH_CTRL + (0x200 * dec), &tmp);
  216. value &= 0x06230000;
  217. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  218. COMB_FLAT_THRESH_CTRL + (0x200 * dec), value);
  219. /* set comb 2D blend */
  220. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  221. COMB_2D_BLEND + (0x200 * dec), 0x210F0F0F);
  222. /* COMB MISC CONTROL */
  223. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  224. COMB_MISC_CTRL + (0x200 * dec), 0x41120A7F);
  225. return ret_val;
  226. }
  227. static int medusa_initialize_pal(struct cx25821_dev *dev)
  228. {
  229. int ret_val = 0;
  230. int i = 0;
  231. u32 value = 0;
  232. u32 tmp = 0;
  233. mutex_lock(&dev->lock);
  234. for (i = 0; i < MAX_DECODERS; i++) {
  235. /* set video format PAL-BDGHI */
  236. value = cx25821_i2c_read(&dev->i2c_bus[0],
  237. MODE_CTRL + (0x200 * i), &tmp);
  238. value &= 0xFFFFFFF0;
  239. /* enable the fast locking mode bit[16] */
  240. value |= 0x10004;
  241. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  242. MODE_CTRL + (0x200 * i), value);
  243. /* resolution PAL 720x576 */
  244. value = cx25821_i2c_read(&dev->i2c_bus[0],
  245. HORIZ_TIM_CTRL + (0x200 * i), &tmp);
  246. value &= 0x00C00C00;
  247. value |= 0x632D007D;
  248. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  249. HORIZ_TIM_CTRL + (0x200 * i), value);
  250. /* vblank656_cnt=x26, vactive_cnt=240h, vblank_cnt=x24 */
  251. value = cx25821_i2c_read(&dev->i2c_bus[0],
  252. VERT_TIM_CTRL + (0x200 * i), &tmp);
  253. value &= 0x00C00C00;
  254. value |= 0x28240026; /* vblank_cnt + 2 to get camera ID */
  255. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  256. VERT_TIM_CTRL + (0x200 * i), value);
  257. /* chroma subcarrier step size */
  258. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  259. SC_STEP_SIZE + (0x200 * i), 0x5411E2D0);
  260. /* enable VIP optional active */
  261. value = cx25821_i2c_read(&dev->i2c_bus[0],
  262. OUT_CTRL_NS + (0x200 * i), &tmp);
  263. value &= 0xFFFBFFFF;
  264. value |= 0x00040000;
  265. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  266. OUT_CTRL_NS + (0x200 * i), value);
  267. /* enable VIP optional active (VIP_OPT_AL) for direct output. */
  268. value = cx25821_i2c_read(&dev->i2c_bus[0],
  269. OUT_CTRL1 + (0x200 * i), &tmp);
  270. value &= 0xFFFBFFFF;
  271. value |= 0x00040000;
  272. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  273. OUT_CTRL1 + (0x200 * i), value);
  274. /*
  275. * clear VPRES_VERT_EN bit, fixes the chroma run away problem
  276. * when the input switching rate < 16 fields
  277. */
  278. value = cx25821_i2c_read(&dev->i2c_bus[0],
  279. MISC_TIM_CTRL + (0x200 * i), &tmp);
  280. /* disable special play detection */
  281. value = setBitAtPos(value, 14);
  282. value = clearBitAtPos(value, 15);
  283. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  284. MISC_TIM_CTRL + (0x200 * i), value);
  285. /* set vbi_gate_en to 0 */
  286. value = cx25821_i2c_read(&dev->i2c_bus[0],
  287. DFE_CTRL1 + (0x200 * i), &tmp);
  288. value = clearBitAtPos(value, 29);
  289. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  290. DFE_CTRL1 + (0x200 * i), value);
  291. medusa_PALCombInit(dev, i);
  292. /* Enable the generation of blue field output if no video */
  293. medusa_enable_bluefield_output(dev, i, 1);
  294. }
  295. for (i = 0; i < MAX_ENCODERS; i++) {
  296. /* PAL hclock */
  297. value = cx25821_i2c_read(&dev->i2c_bus[0],
  298. DENC_A_REG_1 + (0x100 * i), &tmp);
  299. value &= 0xF000FC00;
  300. value |= 0x06C002D0;
  301. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  302. DENC_A_REG_1 + (0x100 * i), value);
  303. /* burst begin and burst end */
  304. value = cx25821_i2c_read(&dev->i2c_bus[0],
  305. DENC_A_REG_2 + (0x100 * i), &tmp);
  306. value &= 0xFF000000;
  307. value |= 0x007E9754;
  308. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  309. DENC_A_REG_2 + (0x100 * i), value);
  310. /* hblank and vactive */
  311. value = cx25821_i2c_read(&dev->i2c_bus[0],
  312. DENC_A_REG_3 + (0x100 * i), &tmp);
  313. value &= 0xFC00FE00;
  314. value |= 0x00FC0120;
  315. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  316. DENC_A_REG_3 + (0x100 * i), value);
  317. /* set PAL vblank, phase alternation, 0 IRE pedestal */
  318. value = cx25821_i2c_read(&dev->i2c_bus[0],
  319. DENC_A_REG_4 + (0x100 * i), &tmp);
  320. value &= 0x00FCFFFF;
  321. value |= 0x14010000;
  322. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  323. DENC_A_REG_4 + (0x100 * i), value);
  324. value = cx25821_i2c_read(&dev->i2c_bus[0],
  325. DENC_A_REG_5 + (0x100 * i), &tmp);
  326. value &= 0xFFFF0000;
  327. value |= 0x0000F078;
  328. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  329. DENC_A_REG_5 + (0x100 * i), value);
  330. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  331. DENC_A_REG_6 + (0x100 * i), 0x00A493CF);
  332. /* Subcarrier Increment */
  333. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  334. DENC_A_REG_7 + (0x100 * i), 0x2A098ACB);
  335. }
  336. /* set picture resolutions */
  337. /* 0 - 720 */
  338. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
  339. /* 0 - 576 */
  340. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
  341. /* set Bypass input format to PAL 625 lines */
  342. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  343. value &= 0xFFF7FDFF;
  344. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  345. mutex_unlock(&dev->lock);
  346. return ret_val;
  347. }
  348. int medusa_set_videostandard(struct cx25821_dev *dev)
  349. {
  350. int status = STATUS_SUCCESS;
  351. u32 value = 0, tmp = 0;
  352. if (dev->tvnorm & V4L2_STD_PAL_BG || dev->tvnorm & V4L2_STD_PAL_DK)
  353. status = medusa_initialize_pal(dev);
  354. else
  355. status = medusa_initialize_ntsc(dev);
  356. /* Enable DENC_A output */
  357. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_A_REG_4, &tmp);
  358. value = setBitAtPos(value, 4);
  359. status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_A_REG_4, value);
  360. /* Enable DENC_B output */
  361. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_B_REG_4, &tmp);
  362. value = setBitAtPos(value, 4);
  363. status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_B_REG_4, value);
  364. return status;
  365. }
  366. void medusa_set_resolution(struct cx25821_dev *dev, int width,
  367. int decoder_select)
  368. {
  369. int decoder = 0;
  370. int decoder_count = 0;
  371. int ret_val = 0;
  372. u32 hscale = 0x0;
  373. u32 vscale = 0x0;
  374. const int MAX_WIDTH = 720;
  375. mutex_lock(&dev->lock);
  376. /* validate the width */
  377. if (width > MAX_WIDTH) {
  378. pr_info("%s(): width %d > MAX_WIDTH %d ! resetting to MAX_WIDTH\n",
  379. __func__, width, MAX_WIDTH);
  380. width = MAX_WIDTH;
  381. }
  382. if (decoder_select <= 7 && decoder_select >= 0) {
  383. decoder = decoder_select;
  384. decoder_count = decoder_select + 1;
  385. } else {
  386. decoder = 0;
  387. decoder_count = _num_decoders;
  388. }
  389. switch (width) {
  390. case 320:
  391. hscale = 0x13E34B;
  392. vscale = 0x0;
  393. break;
  394. case 352:
  395. hscale = 0x10A273;
  396. vscale = 0x0;
  397. break;
  398. case 176:
  399. hscale = 0x3115B2;
  400. vscale = 0x1E00;
  401. break;
  402. case 160:
  403. hscale = 0x378D84;
  404. vscale = 0x1E00;
  405. break;
  406. default: /* 720 */
  407. hscale = 0x0;
  408. vscale = 0x0;
  409. break;
  410. }
  411. for (; decoder < decoder_count; decoder++) {
  412. /* write scaling values for each decoder */
  413. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  414. HSCALE_CTRL + (0x200 * decoder), hscale);
  415. ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
  416. VSCALE_CTRL + (0x200 * decoder), vscale);
  417. }
  418. mutex_unlock(&dev->lock);
  419. }
  420. static void medusa_set_decoderduration(struct cx25821_dev *dev, int decoder,
  421. int duration)
  422. {
  423. int ret_val = 0;
  424. u32 fld_cnt = 0;
  425. u32 tmp = 0;
  426. u32 disp_cnt_reg = DISP_AB_CNT;
  427. mutex_lock(&dev->lock);
  428. /* no support */
  429. if (decoder < VDEC_A && decoder > VDEC_H) {
  430. mutex_unlock(&dev->lock);
  431. return;
  432. }
  433. switch (decoder) {
  434. default:
  435. break;
  436. case VDEC_C:
  437. case VDEC_D:
  438. disp_cnt_reg = DISP_CD_CNT;
  439. break;
  440. case VDEC_E:
  441. case VDEC_F:
  442. disp_cnt_reg = DISP_EF_CNT;
  443. break;
  444. case VDEC_G:
  445. case VDEC_H:
  446. disp_cnt_reg = DISP_GH_CNT;
  447. break;
  448. }
  449. _display_field_cnt[decoder] = duration;
  450. /* update hardware */
  451. fld_cnt = cx25821_i2c_read(&dev->i2c_bus[0], disp_cnt_reg, &tmp);
  452. if (!(decoder % 2)) { /* EVEN decoder */
  453. fld_cnt &= 0xFFFF0000;
  454. fld_cnt |= duration;
  455. } else {
  456. fld_cnt &= 0x0000FFFF;
  457. fld_cnt |= ((u32) duration) << 16;
  458. }
  459. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], disp_cnt_reg, fld_cnt);
  460. mutex_unlock(&dev->lock);
  461. }
  462. /* Map to Medusa register setting */
  463. static int mapM(int srcMin, int srcMax, int srcVal, int dstMin, int dstMax,
  464. int *dstVal)
  465. {
  466. int numerator;
  467. int denominator;
  468. int quotient;
  469. if ((srcMin == srcMax) || (srcVal < srcMin) || (srcVal > srcMax))
  470. return -1;
  471. /*
  472. * This is the overall expression used:
  473. * *dstVal =
  474. * (srcVal - srcMin)*(dstMax - dstMin) / (srcMax - srcMin) + dstMin;
  475. * but we need to account for rounding so below we use the modulus
  476. * operator to find the remainder and increment if necessary.
  477. */
  478. numerator = (srcVal - srcMin) * (dstMax - dstMin);
  479. denominator = srcMax - srcMin;
  480. quotient = numerator / denominator;
  481. if (2 * (numerator % denominator) >= denominator)
  482. quotient++;
  483. *dstVal = quotient + dstMin;
  484. return 0;
  485. }
  486. static unsigned long convert_to_twos(long numeric, unsigned long bits_len)
  487. {
  488. unsigned char temp;
  489. if (numeric >= 0)
  490. return numeric;
  491. else {
  492. temp = ~(abs(numeric) & 0xFF);
  493. temp += 1;
  494. return temp;
  495. }
  496. }
  497. int medusa_set_brightness(struct cx25821_dev *dev, int brightness, int decoder)
  498. {
  499. int ret_val = 0;
  500. int value = 0;
  501. u32 val = 0, tmp = 0;
  502. mutex_lock(&dev->lock);
  503. if ((brightness > VIDEO_PROCAMP_MAX) ||
  504. (brightness < VIDEO_PROCAMP_MIN)) {
  505. mutex_unlock(&dev->lock);
  506. return -1;
  507. }
  508. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, brightness,
  509. SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
  510. value = convert_to_twos(value, 8);
  511. val = cx25821_i2c_read(&dev->i2c_bus[0],
  512. VDEC_A_BRITE_CTRL + (0x200 * decoder), &tmp);
  513. val &= 0xFFFFFF00;
  514. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  515. VDEC_A_BRITE_CTRL + (0x200 * decoder), val | value);
  516. mutex_unlock(&dev->lock);
  517. return ret_val;
  518. }
  519. int medusa_set_contrast(struct cx25821_dev *dev, int contrast, int decoder)
  520. {
  521. int ret_val = 0;
  522. int value = 0;
  523. u32 val = 0, tmp = 0;
  524. mutex_lock(&dev->lock);
  525. if ((contrast > VIDEO_PROCAMP_MAX) || (contrast < VIDEO_PROCAMP_MIN)) {
  526. mutex_unlock(&dev->lock);
  527. return -1;
  528. }
  529. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, contrast,
  530. UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
  531. val = cx25821_i2c_read(&dev->i2c_bus[0],
  532. VDEC_A_CNTRST_CTRL + (0x200 * decoder), &tmp);
  533. val &= 0xFFFFFF00;
  534. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  535. VDEC_A_CNTRST_CTRL + (0x200 * decoder), val | value);
  536. mutex_unlock(&dev->lock);
  537. return ret_val;
  538. }
  539. int medusa_set_hue(struct cx25821_dev *dev, int hue, int decoder)
  540. {
  541. int ret_val = 0;
  542. int value = 0;
  543. u32 val = 0, tmp = 0;
  544. mutex_lock(&dev->lock);
  545. if ((hue > VIDEO_PROCAMP_MAX) || (hue < VIDEO_PROCAMP_MIN)) {
  546. mutex_unlock(&dev->lock);
  547. return -1;
  548. }
  549. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, hue,
  550. SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
  551. value = convert_to_twos(value, 8);
  552. val = cx25821_i2c_read(&dev->i2c_bus[0],
  553. VDEC_A_HUE_CTRL + (0x200 * decoder), &tmp);
  554. val &= 0xFFFFFF00;
  555. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  556. VDEC_A_HUE_CTRL + (0x200 * decoder), val | value);
  557. mutex_unlock(&dev->lock);
  558. return ret_val;
  559. }
  560. int medusa_set_saturation(struct cx25821_dev *dev, int saturation, int decoder)
  561. {
  562. int ret_val = 0;
  563. int value = 0;
  564. u32 val = 0, tmp = 0;
  565. mutex_lock(&dev->lock);
  566. if ((saturation > VIDEO_PROCAMP_MAX) ||
  567. (saturation < VIDEO_PROCAMP_MIN)) {
  568. mutex_unlock(&dev->lock);
  569. return -1;
  570. }
  571. ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, saturation,
  572. UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
  573. val = cx25821_i2c_read(&dev->i2c_bus[0],
  574. VDEC_A_USAT_CTRL + (0x200 * decoder), &tmp);
  575. val &= 0xFFFFFF00;
  576. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  577. VDEC_A_USAT_CTRL + (0x200 * decoder), val | value);
  578. val = cx25821_i2c_read(&dev->i2c_bus[0],
  579. VDEC_A_VSAT_CTRL + (0x200 * decoder), &tmp);
  580. val &= 0xFFFFFF00;
  581. ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
  582. VDEC_A_VSAT_CTRL + (0x200 * decoder), val | value);
  583. mutex_unlock(&dev->lock);
  584. return ret_val;
  585. }
  586. /* Program the display sequence and monitor output. */
  587. int medusa_video_init(struct cx25821_dev *dev)
  588. {
  589. u32 value = 0, tmp = 0;
  590. int ret_val = 0;
  591. int i = 0;
  592. mutex_lock(&dev->lock);
  593. _num_decoders = dev->_max_num_decoders;
  594. /* disable Auto source selection on all video decoders */
  595. value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
  596. value &= 0xFFFFF0FF;
  597. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
  598. if (ret_val < 0)
  599. goto error;
  600. /* Turn off Master source switch enable */
  601. value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
  602. value &= 0xFFFFFFDF;
  603. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
  604. if (ret_val < 0)
  605. goto error;
  606. mutex_unlock(&dev->lock);
  607. for (i = 0; i < _num_decoders; i++)
  608. medusa_set_decoderduration(dev, i, _display_field_cnt[i]);
  609. mutex_lock(&dev->lock);
  610. /* Select monitor as DENC A input, power up the DAC */
  611. value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_AB_CTRL, &tmp);
  612. value &= 0xFF70FF70;
  613. value |= 0x00090008; /* set en_active */
  614. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], DENC_AB_CTRL, value);
  615. if (ret_val < 0)
  616. goto error;
  617. /* enable input is VIP/656 */
  618. value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
  619. value |= 0x00040100; /* enable VIP */
  620. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
  621. if (ret_val < 0)
  622. goto error;
  623. /* select AFE clock to output mode */
  624. value = cx25821_i2c_read(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL, &tmp);
  625. value &= 0x83FFFFFF;
  626. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL,
  627. value | 0x10000000);
  628. if (ret_val < 0)
  629. goto error;
  630. /* Turn on all of the data out and control output pins. */
  631. value = cx25821_i2c_read(&dev->i2c_bus[0], PIN_OE_CTRL, &tmp);
  632. value &= 0xFEF0FE00;
  633. if (_num_decoders == MAX_DECODERS) {
  634. /*
  635. * Note: The octal board does not support control pins(bit16-19)
  636. * These bits are ignored in the octal board.
  637. *
  638. * disable VDEC A-C port, default to Mobilygen Interface
  639. */
  640. value |= 0x010001F8;
  641. } else {
  642. /* disable VDEC A-C port, default to Mobilygen Interface */
  643. value |= 0x010F0108;
  644. }
  645. value |= 7;
  646. ret_val = cx25821_i2c_write(&dev->i2c_bus[0], PIN_OE_CTRL, value);
  647. if (ret_val < 0)
  648. goto error;
  649. mutex_unlock(&dev->lock);
  650. ret_val = medusa_set_videostandard(dev);
  651. return ret_val;
  652. error:
  653. mutex_unlock(&dev->lock);
  654. return ret_val;
  655. }