i2c-ssbi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /* Copyright (c) 2009-2011, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. /*
  13. * SSBI driver for Qualcomm MSM platforms
  14. *
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/err.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/i2c.h>
  22. #include <linux/remote_spinlock.h>
  23. #include <mach/board.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. /* SSBI 2.0 controller registers */
  27. #define SSBI2_CMD 0x0008
  28. #define SSBI2_RD 0x0010
  29. #define SSBI2_STATUS 0x0014
  30. #define SSBI2_MODE2 0x001C
  31. /* SSBI_CMD fields */
  32. #define SSBI_CMD_RDWRN (0x01 << 24)
  33. #define SSBI_CMD_REG_ADDR_SHFT (0x10)
  34. #define SSBI_CMD_REG_ADDR_MASK (0xFF << SSBI_CMD_REG_ADDR_SHFT)
  35. #define SSBI_CMD_REG_DATA_SHFT (0x00)
  36. #define SSBI_CMD_REG_DATA_MASK (0xFF << SSBI_CMD_REG_DATA_SHFT)
  37. /* SSBI_STATUS fields */
  38. #define SSBI_STATUS_DATA_IN 0x10
  39. #define SSBI_STATUS_RD_CLOBBERED 0x08
  40. #define SSBI_STATUS_RD_READY 0x04
  41. #define SSBI_STATUS_READY 0x02
  42. #define SSBI_STATUS_MCHN_BUSY 0x01
  43. /* SSBI_RD fields */
  44. #define SSBI_RD_RDWRN 0x01000000
  45. #define SSBI_RD_REG_ADDR_SHFT 0x10
  46. #define SSBI_RD_REG_ADDR_MASK (0xFF << SSBI_RD_REG_ADDR_SHFT)
  47. #define SSBI_RD_REG_DATA_SHFT (0x00)
  48. #define SSBI_RD_REG_DATA_MASK (0xFF << SSBI_RD_REG_DATA_SHFT)
  49. /* SSBI_MODE2 fields */
  50. #define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
  51. #define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7F << SSBI_MODE2_REG_ADDR_15_8_SHFT)
  52. #define SSBI_MODE2_ADDR_WIDTH_SHFT 0x01
  53. #define SSBI_MODE2_ADDR_WIDTH_MASK (0x07 << SSBI_MODE2_ADDR_WIDTH_SHFT)
  54. #define SSBI_MODE2_SSBI2_MODE 0x00000001
  55. #define SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
  56. (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
  57. SSBI_MODE2_REG_ADDR_15_8_MASK))
  58. #define SSBI_MODE2_ADDR_WIDTH(N) \
  59. ((((N) - 8) << SSBI_MODE2_ADDR_WIDTH_SHFT) & SSBI_MODE2_ADDR_WIDTH_MASK)
  60. #define SSBI_TIMEOUT_US 100
  61. #define SSBI_CMD_READ(AD) \
  62. (SSBI_CMD_RDWRN | (((AD) & 0xFF) << SSBI_CMD_REG_ADDR_SHFT))
  63. #define SSBI_CMD_WRITE(AD, DT) \
  64. ((((AD) & 0xFF) << SSBI_CMD_REG_ADDR_SHFT) | \
  65. (((DT) & 0xFF) << SSBI_CMD_REG_DATA_SHFT))
  66. /* SSBI PMIC Arbiter command registers */
  67. #define SSBI_PA_CMD 0x0000
  68. #define SSBI_PA_RD_STATUS 0x0004
  69. /* SSBI_PA_CMD fields */
  70. #define SSBI_PA_CMD_RDWRN (0x01 << 24)
  71. #define SSBI_PA_CMD_REG_ADDR_14_8_SHFT (0x10)
  72. #define SSBI_PA_CMD_REG_ADDR_14_8_MASK (0x7F << SSBI_PA_CMD_REG_ADDR_14_8_SHFT)
  73. #define SSBI_PA_CMD_REG_ADDR_7_0_SHFT (0x08)
  74. #define SSBI_PA_CMD_REG_ADDR_7_0_MASK (0xFF << SSBI_PA_CMD_REG_ADDR_7_0_SHFT)
  75. #define SSBI_PA_CMD_REG_DATA_SHFT (0x00)
  76. #define SSBI_PA_CMD_REG_DATA_MASK (0xFF << SSBI_PA_CMD_REG_DATA_SHFT)
  77. #define SSBI_PA_CMD_REG_DATA(DT) \
  78. (((DT) << SSBI_PA_CMD_REG_DATA_SHFT) & SSBI_PA_CMD_REG_DATA_MASK)
  79. #define SSBI_PA_CMD_REG_ADDR(AD) \
  80. (((AD) << SSBI_PA_CMD_REG_ADDR_7_0_SHFT) & \
  81. (SSBI_PA_CMD_REG_ADDR_14_8_MASK|SSBI_PA_CMD_REG_ADDR_7_0_MASK))
  82. /* SSBI_PA_RD_STATUS fields */
  83. #define SSBI_PA_RD_STATUS_TRANS_DONE (0x01 << 27)
  84. #define SSBI_PA_RD_STATUS_TRANS_DENIED (0x01 << 26)
  85. #define SSBI_PA_RD_STATUS_REG_DATA_SHFT (0x00)
  86. #define SSBI_PA_RD_STATUS_REG_DATA_MASK (0xFF << SSBI_PA_CMD_REG_DATA_SHFT)
  87. #define SSBI_PA_RD_STATUS_TRANS_COMPLETE \
  88. (SSBI_PA_RD_STATUS_TRANS_DONE|SSBI_PA_RD_STATUS_TRANS_DENIED)
  89. /* SSBI_FSM Read and Write commands for the FSM9xxx SSBI implementation */
  90. #define SSBI_FSM_CMD_REG_ADDR_SHFT (0x08)
  91. #define SSBI_FSM_CMD_READ(AD) \
  92. (SSBI_CMD_RDWRN | (((AD) & 0xFFFF) << SSBI_FSM_CMD_REG_ADDR_SHFT))
  93. #define SSBI_FSM_CMD_WRITE(AD, DT) \
  94. ((((AD) & 0xFFFF) << SSBI_FSM_CMD_REG_ADDR_SHFT) | \
  95. (((DT) & 0xFF) << SSBI_CMD_REG_DATA_SHFT))
  96. #define SSBI_MSM_NAME "i2c_ssbi"
  97. MODULE_LICENSE("GPL v2");
  98. MODULE_VERSION("2.0");
  99. MODULE_ALIAS("platform:i2c_ssbi");
  100. struct i2c_ssbi_dev {
  101. void __iomem *base;
  102. struct device *dev;
  103. struct i2c_adapter adapter;
  104. unsigned long mem_phys_addr;
  105. size_t mem_size;
  106. bool use_rlock;
  107. remote_spinlock_t rspin_lock;
  108. enum msm_ssbi_controller_type controller_type;
  109. int (*read)(struct i2c_ssbi_dev *, struct i2c_msg *);
  110. int (*write)(struct i2c_ssbi_dev *, struct i2c_msg *);
  111. };
  112. static inline u32 ssbi_readl(struct i2c_ssbi_dev *ssbi, u32 reg)
  113. {
  114. return readl_relaxed(ssbi->base + reg);
  115. }
  116. static inline void ssbi_writel(struct i2c_ssbi_dev *ssbi, u32 reg, u32 val)
  117. {
  118. writel_relaxed(val, ssbi->base + reg);
  119. }
  120. static inline int
  121. i2c_ssbi_poll_for_device_ready(struct i2c_ssbi_dev *ssbi)
  122. {
  123. u32 timeout = SSBI_TIMEOUT_US;
  124. while (!(ssbi_readl(ssbi, SSBI2_STATUS) & SSBI_STATUS_READY)) {
  125. if (--timeout == 0) {
  126. dev_err(ssbi->dev, "%s: timeout, status %x\n", __func__,
  127. ssbi_readl(ssbi, SSBI2_STATUS));
  128. return -ETIMEDOUT;
  129. }
  130. udelay(1);
  131. }
  132. return 0;
  133. }
  134. static inline int
  135. i2c_ssbi_poll_for_read_completed(struct i2c_ssbi_dev *ssbi)
  136. {
  137. u32 timeout = SSBI_TIMEOUT_US;
  138. while (!(ssbi_readl(ssbi, SSBI2_STATUS) & SSBI_STATUS_RD_READY)) {
  139. if (--timeout == 0) {
  140. dev_err(ssbi->dev, "%s: timeout, status %x\n", __func__,
  141. ssbi_readl(ssbi, SSBI2_STATUS));
  142. return -ETIMEDOUT;
  143. }
  144. udelay(1);
  145. }
  146. return 0;
  147. }
  148. static inline int
  149. i2c_ssbi_poll_for_transfer_completed(struct i2c_ssbi_dev *ssbi)
  150. {
  151. u32 timeout = SSBI_TIMEOUT_US;
  152. while ((ssbi_readl(ssbi, SSBI2_STATUS) & SSBI_STATUS_MCHN_BUSY)) {
  153. if (--timeout == 0) {
  154. dev_err(ssbi->dev, "%s: timeout, status %x\n", __func__,
  155. ssbi_readl(ssbi, SSBI2_STATUS));
  156. return -ETIMEDOUT;
  157. }
  158. udelay(1);
  159. }
  160. return 0;
  161. }
  162. static int
  163. i2c_ssbi_read_bytes(struct i2c_ssbi_dev *ssbi, struct i2c_msg *msg)
  164. {
  165. int ret = 0;
  166. u8 *buf = msg->buf;
  167. u16 len = msg->len;
  168. u16 addr = msg->addr;
  169. u32 read_cmd;
  170. if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
  171. u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
  172. ssbi_writel(ssbi, SSBI2_MODE2,
  173. SSBI_MODE2_REG_ADDR_15_8(mode2, addr));
  174. }
  175. if (ssbi->controller_type == FSM_SBI_CTRL_SSBI)
  176. read_cmd = SSBI_FSM_CMD_READ(addr);
  177. else
  178. read_cmd = SSBI_CMD_READ(addr);
  179. while (len) {
  180. ret = i2c_ssbi_poll_for_device_ready(ssbi);
  181. if (ret)
  182. goto read_failed;
  183. ssbi_writel(ssbi, SSBI2_CMD, read_cmd);
  184. ret = i2c_ssbi_poll_for_read_completed(ssbi);
  185. if (ret)
  186. goto read_failed;
  187. *buf++ = ssbi_readl(ssbi, SSBI2_RD) & SSBI_RD_REG_DATA_MASK;
  188. len--;
  189. }
  190. read_failed:
  191. return ret;
  192. }
  193. static int
  194. i2c_ssbi_write_bytes(struct i2c_ssbi_dev *ssbi, struct i2c_msg *msg)
  195. {
  196. int ret = 0;
  197. u8 *buf = msg->buf;
  198. u16 len = msg->len;
  199. u16 addr = msg->addr;
  200. if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
  201. u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
  202. ssbi_writel(ssbi, SSBI2_MODE2,
  203. SSBI_MODE2_REG_ADDR_15_8(mode2, addr));
  204. }
  205. while (len) {
  206. ret = i2c_ssbi_poll_for_device_ready(ssbi);
  207. if (ret)
  208. goto write_failed;
  209. if (ssbi->controller_type == FSM_SBI_CTRL_SSBI)
  210. ssbi_writel(ssbi, SSBI2_CMD,
  211. SSBI_FSM_CMD_WRITE(addr, *buf++));
  212. else
  213. ssbi_writel(ssbi, SSBI2_CMD,
  214. SSBI_CMD_WRITE(addr, *buf++));
  215. ret = i2c_ssbi_poll_for_transfer_completed(ssbi);
  216. if (ret)
  217. goto write_failed;
  218. len--;
  219. }
  220. write_failed:
  221. return ret;
  222. }
  223. static inline int
  224. i2c_ssbi_pa_transfer(struct i2c_ssbi_dev *ssbi, u32 cmd, u8 *data)
  225. {
  226. u32 rd_status;
  227. u32 timeout = SSBI_TIMEOUT_US;
  228. ssbi_writel(ssbi, SSBI_PA_CMD, cmd);
  229. rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
  230. while ((rd_status & (SSBI_PA_RD_STATUS_TRANS_COMPLETE)) == 0) {
  231. if (--timeout == 0) {
  232. dev_err(ssbi->dev, "%s: timeout, status %x\n",
  233. __func__, rd_status);
  234. return -ETIMEDOUT;
  235. }
  236. udelay(1);
  237. rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
  238. }
  239. if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED) {
  240. dev_err(ssbi->dev, "%s: transaction denied, status %x\n",
  241. __func__, rd_status);
  242. return -EPERM;
  243. }
  244. if (data)
  245. *data = (rd_status & SSBI_PA_RD_STATUS_REG_DATA_MASK) >>
  246. SSBI_PA_CMD_REG_DATA_SHFT;
  247. return 0;
  248. }
  249. static int
  250. i2c_ssbi_pa_read_bytes(struct i2c_ssbi_dev *ssbi, struct i2c_msg *msg)
  251. {
  252. int ret = 0;
  253. u8 data;
  254. u8 *buf = msg->buf;
  255. u16 len = msg->len;
  256. u32 read_cmd = (SSBI_PA_CMD_RDWRN | SSBI_PA_CMD_REG_ADDR(msg->addr));
  257. while (len) {
  258. ret = i2c_ssbi_pa_transfer(ssbi, read_cmd, &data);
  259. if (ret)
  260. goto read_failed;
  261. *buf++ = data;
  262. len--;
  263. }
  264. read_failed:
  265. return ret;
  266. }
  267. static int
  268. i2c_ssbi_pa_write_bytes(struct i2c_ssbi_dev *ssbi, struct i2c_msg *msg)
  269. {
  270. int ret = 0;
  271. u8 *buf = msg->buf;
  272. u16 len = msg->len;
  273. u32 addr = SSBI_PA_CMD_REG_ADDR(msg->addr);
  274. while (len) {
  275. u32 write_cmd = addr | (*buf++ & SSBI_PA_CMD_REG_DATA_MASK);
  276. ret = i2c_ssbi_pa_transfer(ssbi, write_cmd, NULL);
  277. if (ret)
  278. goto write_failed;
  279. len--;
  280. }
  281. write_failed:
  282. return ret;
  283. }
  284. static int
  285. i2c_ssbi_transfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  286. {
  287. int ret = 0;
  288. int rem = num;
  289. unsigned long flags = 0;
  290. struct i2c_ssbi_dev *ssbi = i2c_get_adapdata(adap);
  291. if (ssbi->use_rlock)
  292. remote_spin_lock_irqsave(&ssbi->rspin_lock, flags);
  293. while (rem) {
  294. if (msgs->flags & I2C_M_RD) {
  295. ret = ssbi->read(ssbi, msgs);
  296. if (ret)
  297. goto transfer_failed;
  298. } else {
  299. ret = ssbi->write(ssbi, msgs);
  300. if (ret)
  301. goto transfer_failed;
  302. }
  303. msgs++;
  304. rem--;
  305. }
  306. if (ssbi->use_rlock)
  307. remote_spin_unlock_irqrestore(&ssbi->rspin_lock, flags);
  308. return num;
  309. transfer_failed:
  310. if (ssbi->use_rlock)
  311. remote_spin_unlock_irqrestore(&ssbi->rspin_lock, flags);
  312. return ret;
  313. }
  314. static u32 i2c_ssbi_i2c_func(struct i2c_adapter *adap)
  315. {
  316. return I2C_FUNC_I2C;
  317. }
  318. static const struct i2c_algorithm msm_i2c_algo = {
  319. .master_xfer = i2c_ssbi_transfer,
  320. .functionality = i2c_ssbi_i2c_func,
  321. };
  322. static int __init i2c_ssbi_probe(struct platform_device *pdev)
  323. {
  324. int ret = 0;
  325. struct resource *ssbi_res;
  326. struct i2c_ssbi_dev *ssbi;
  327. const struct msm_i2c_ssbi_platform_data *pdata;
  328. pdata = pdev->dev.platform_data;
  329. if (!pdata) {
  330. ret = -ENXIO;
  331. dev_err(&pdev->dev, "platform data not initialized\n");
  332. goto err_probe_exit;
  333. }
  334. ssbi = kzalloc(sizeof(struct i2c_ssbi_dev), GFP_KERNEL);
  335. if (!ssbi) {
  336. ret = -ENOMEM;
  337. dev_err(&pdev->dev, "allocation failed\n");
  338. goto err_probe_exit;
  339. }
  340. ssbi_res = platform_get_resource_byname(pdev,
  341. IORESOURCE_MEM, "ssbi_base");
  342. if (!ssbi_res) {
  343. ret = -ENXIO;
  344. dev_err(&pdev->dev, "get_resource_byname failed\n");
  345. goto err_probe_res;
  346. }
  347. ssbi->mem_phys_addr = ssbi_res->start;
  348. ssbi->mem_size = resource_size(ssbi_res);
  349. if (!request_mem_region(ssbi->mem_phys_addr, ssbi->mem_size,
  350. SSBI_MSM_NAME)) {
  351. ret = -ENXIO;
  352. dev_err(&pdev->dev, "request_mem_region failed\n");
  353. goto err_probe_reqmem;
  354. }
  355. ssbi->base = ioremap(ssbi->mem_phys_addr, ssbi->mem_size);
  356. if (!ssbi->base) {
  357. dev_err(&pdev->dev, "ioremap failed\n");
  358. goto err_probe_ioremap;
  359. }
  360. ssbi->dev = &pdev->dev;
  361. platform_set_drvdata(pdev, ssbi);
  362. ssbi->controller_type = pdata->controller_type;
  363. if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
  364. ssbi->read = i2c_ssbi_pa_read_bytes;
  365. ssbi->write = i2c_ssbi_pa_write_bytes;
  366. } else {
  367. ssbi->read = i2c_ssbi_read_bytes;
  368. ssbi->write = i2c_ssbi_write_bytes;
  369. }
  370. i2c_set_adapdata(&ssbi->adapter, ssbi);
  371. ssbi->adapter.algo = &msm_i2c_algo;
  372. strlcpy(ssbi->adapter.name,
  373. "MSM SSBI adapter",
  374. sizeof(ssbi->adapter.name));
  375. if (pdata->rsl_id) {
  376. ret = remote_spin_lock_init(&ssbi->rspin_lock, pdata->rsl_id);
  377. if (ret) {
  378. dev_err(&pdev->dev, "remote spinlock init failed\n");
  379. goto err_remote_spinlock_init_failed;
  380. }
  381. ssbi->use_rlock = 1;
  382. }
  383. ssbi->adapter.nr = pdev->id;
  384. ret = i2c_add_numbered_adapter(&ssbi->adapter);
  385. if (ret) {
  386. dev_err(&pdev->dev, "i2c_add_numbered_adapter failed\n");
  387. goto err_add_adapter_failed;
  388. }
  389. return 0;
  390. err_add_adapter_failed:
  391. err_remote_spinlock_init_failed:
  392. iounmap(ssbi->base);
  393. platform_set_drvdata(pdev, NULL);
  394. err_probe_ioremap:
  395. release_mem_region(ssbi->mem_phys_addr, ssbi->mem_size);
  396. err_probe_reqmem:
  397. err_probe_res:
  398. kfree(ssbi);
  399. err_probe_exit:
  400. return ret;
  401. }
  402. static int __devexit i2c_ssbi_remove(struct platform_device *pdev)
  403. {
  404. struct i2c_ssbi_dev *ssbi = platform_get_drvdata(pdev);
  405. platform_set_drvdata(pdev, NULL);
  406. i2c_del_adapter(&ssbi->adapter);
  407. iounmap(ssbi->base);
  408. release_mem_region(ssbi->mem_phys_addr, ssbi->mem_size);
  409. kfree(ssbi);
  410. return 0;
  411. }
  412. static struct platform_driver i2c_ssbi_driver = {
  413. .driver = {
  414. .name = "i2c_ssbi",
  415. .owner = THIS_MODULE,
  416. },
  417. .remove = __exit_p(i2c_ssbi_remove),
  418. };
  419. static int __init i2c_ssbi_init(void)
  420. {
  421. return platform_driver_probe(&i2c_ssbi_driver, i2c_ssbi_probe);
  422. }
  423. arch_initcall(i2c_ssbi_init);
  424. static void __exit i2c_ssbi_exit(void)
  425. {
  426. platform_driver_unregister(&i2c_ssbi_driver);
  427. }
  428. module_exit(i2c_ssbi_exit);