spu_base.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /*
  2. * Low-level SPU handling
  3. *
  4. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  5. *
  6. * Author: Arnd Bergmann <arndb@de.ibm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #undef DEBUG
  23. #include <linux/interrupt.h>
  24. #include <linux/list.h>
  25. #include <linux/module.h>
  26. #include <linux/ptrace.h>
  27. #include <linux/slab.h>
  28. #include <linux/wait.h>
  29. #include <linux/mm.h>
  30. #include <linux/io.h>
  31. #include <linux/mutex.h>
  32. #include <linux/linux_logo.h>
  33. #include <linux/syscore_ops.h>
  34. #include <asm/spu.h>
  35. #include <asm/spu_priv1.h>
  36. #include <asm/spu_csa.h>
  37. #include <asm/xmon.h>
  38. #include <asm/prom.h>
  39. #include <asm/kexec.h>
  40. const struct spu_management_ops *spu_management_ops;
  41. EXPORT_SYMBOL_GPL(spu_management_ops);
  42. const struct spu_priv1_ops *spu_priv1_ops;
  43. EXPORT_SYMBOL_GPL(spu_priv1_ops);
  44. struct cbe_spu_info cbe_spu_info[MAX_NUMNODES];
  45. EXPORT_SYMBOL_GPL(cbe_spu_info);
  46. /*
  47. * The spufs fault-handling code needs to call force_sig_info to raise signals
  48. * on DMA errors. Export it here to avoid general kernel-wide access to this
  49. * function
  50. */
  51. EXPORT_SYMBOL_GPL(force_sig_info);
  52. /*
  53. * Protects cbe_spu_info and spu->number.
  54. */
  55. static DEFINE_SPINLOCK(spu_lock);
  56. /*
  57. * List of all spus in the system.
  58. *
  59. * This list is iterated by callers from irq context and callers that
  60. * want to sleep. Thus modifications need to be done with both
  61. * spu_full_list_lock and spu_full_list_mutex held, while iterating
  62. * through it requires either of these locks.
  63. *
  64. * In addition spu_full_list_lock protects all assignmens to
  65. * spu->mm.
  66. */
  67. static LIST_HEAD(spu_full_list);
  68. static DEFINE_SPINLOCK(spu_full_list_lock);
  69. static DEFINE_MUTEX(spu_full_list_mutex);
  70. struct spu_slb {
  71. u64 esid, vsid;
  72. };
  73. void spu_invalidate_slbs(struct spu *spu)
  74. {
  75. struct spu_priv2 __iomem *priv2 = spu->priv2;
  76. unsigned long flags;
  77. spin_lock_irqsave(&spu->register_lock, flags);
  78. if (spu_mfc_sr1_get(spu) & MFC_STATE1_RELOCATE_MASK)
  79. out_be64(&priv2->slb_invalidate_all_W, 0UL);
  80. spin_unlock_irqrestore(&spu->register_lock, flags);
  81. }
  82. EXPORT_SYMBOL_GPL(spu_invalidate_slbs);
  83. /* This is called by the MM core when a segment size is changed, to
  84. * request a flush of all the SPEs using a given mm
  85. */
  86. void spu_flush_all_slbs(struct mm_struct *mm)
  87. {
  88. struct spu *spu;
  89. unsigned long flags;
  90. spin_lock_irqsave(&spu_full_list_lock, flags);
  91. list_for_each_entry(spu, &spu_full_list, full_list) {
  92. if (spu->mm == mm)
  93. spu_invalidate_slbs(spu);
  94. }
  95. spin_unlock_irqrestore(&spu_full_list_lock, flags);
  96. }
  97. /* The hack below stinks... try to do something better one of
  98. * these days... Does it even work properly with NR_CPUS == 1 ?
  99. */
  100. static inline void mm_needs_global_tlbie(struct mm_struct *mm)
  101. {
  102. int nr = (NR_CPUS > 1) ? NR_CPUS : NR_CPUS + 1;
  103. /* Global TLBIE broadcast required with SPEs. */
  104. bitmap_fill(cpumask_bits(mm_cpumask(mm)), nr);
  105. }
  106. void spu_associate_mm(struct spu *spu, struct mm_struct *mm)
  107. {
  108. unsigned long flags;
  109. spin_lock_irqsave(&spu_full_list_lock, flags);
  110. spu->mm = mm;
  111. spin_unlock_irqrestore(&spu_full_list_lock, flags);
  112. if (mm)
  113. mm_needs_global_tlbie(mm);
  114. }
  115. EXPORT_SYMBOL_GPL(spu_associate_mm);
  116. int spu_64k_pages_available(void)
  117. {
  118. return mmu_psize_defs[MMU_PAGE_64K].shift != 0;
  119. }
  120. EXPORT_SYMBOL_GPL(spu_64k_pages_available);
  121. static void spu_restart_dma(struct spu *spu)
  122. {
  123. struct spu_priv2 __iomem *priv2 = spu->priv2;
  124. if (!test_bit(SPU_CONTEXT_SWITCH_PENDING, &spu->flags))
  125. out_be64(&priv2->mfc_control_RW, MFC_CNTL_RESTART_DMA_COMMAND);
  126. else {
  127. set_bit(SPU_CONTEXT_FAULT_PENDING, &spu->flags);
  128. mb();
  129. }
  130. }
  131. static inline void spu_load_slb(struct spu *spu, int slbe, struct spu_slb *slb)
  132. {
  133. struct spu_priv2 __iomem *priv2 = spu->priv2;
  134. pr_debug("%s: adding SLB[%d] 0x%016llx 0x%016llx\n",
  135. __func__, slbe, slb->vsid, slb->esid);
  136. out_be64(&priv2->slb_index_W, slbe);
  137. /* set invalid before writing vsid */
  138. out_be64(&priv2->slb_esid_RW, 0);
  139. /* now it's safe to write the vsid */
  140. out_be64(&priv2->slb_vsid_RW, slb->vsid);
  141. /* setting the new esid makes the entry valid again */
  142. out_be64(&priv2->slb_esid_RW, slb->esid);
  143. }
  144. static int __spu_trap_data_seg(struct spu *spu, unsigned long ea)
  145. {
  146. struct mm_struct *mm = spu->mm;
  147. struct spu_slb slb;
  148. int psize;
  149. pr_debug("%s\n", __func__);
  150. slb.esid = (ea & ESID_MASK) | SLB_ESID_V;
  151. switch(REGION_ID(ea)) {
  152. case USER_REGION_ID:
  153. #ifdef CONFIG_PPC_MM_SLICES
  154. psize = get_slice_psize(mm, ea);
  155. #else
  156. psize = mm->context.user_psize;
  157. #endif
  158. slb.vsid = (get_vsid(mm->context.id, ea, MMU_SEGSIZE_256M)
  159. << SLB_VSID_SHIFT) | SLB_VSID_USER;
  160. break;
  161. case VMALLOC_REGION_ID:
  162. if (ea < VMALLOC_END)
  163. psize = mmu_vmalloc_psize;
  164. else
  165. psize = mmu_io_psize;
  166. slb.vsid = (get_kernel_vsid(ea, MMU_SEGSIZE_256M)
  167. << SLB_VSID_SHIFT) | SLB_VSID_KERNEL;
  168. break;
  169. case KERNEL_REGION_ID:
  170. psize = mmu_linear_psize;
  171. slb.vsid = (get_kernel_vsid(ea, MMU_SEGSIZE_256M)
  172. << SLB_VSID_SHIFT) | SLB_VSID_KERNEL;
  173. break;
  174. default:
  175. /* Future: support kernel segments so that drivers
  176. * can use SPUs.
  177. */
  178. pr_debug("invalid region access at %016lx\n", ea);
  179. return 1;
  180. }
  181. slb.vsid |= mmu_psize_defs[psize].sllp;
  182. spu_load_slb(spu, spu->slb_replace, &slb);
  183. spu->slb_replace++;
  184. if (spu->slb_replace >= 8)
  185. spu->slb_replace = 0;
  186. spu_restart_dma(spu);
  187. spu->stats.slb_flt++;
  188. return 0;
  189. }
  190. extern int hash_page(unsigned long ea, unsigned long access, unsigned long trap); //XXX
  191. static int __spu_trap_data_map(struct spu *spu, unsigned long ea, u64 dsisr)
  192. {
  193. int ret;
  194. pr_debug("%s, %llx, %lx\n", __func__, dsisr, ea);
  195. /*
  196. * Handle kernel space hash faults immediately. User hash
  197. * faults need to be deferred to process context.
  198. */
  199. if ((dsisr & MFC_DSISR_PTE_NOT_FOUND) &&
  200. (REGION_ID(ea) != USER_REGION_ID)) {
  201. spin_unlock(&spu->register_lock);
  202. ret = hash_page(ea, _PAGE_PRESENT, 0x300);
  203. spin_lock(&spu->register_lock);
  204. if (!ret) {
  205. spu_restart_dma(spu);
  206. return 0;
  207. }
  208. }
  209. spu->class_1_dar = ea;
  210. spu->class_1_dsisr = dsisr;
  211. spu->stop_callback(spu, 1);
  212. spu->class_1_dar = 0;
  213. spu->class_1_dsisr = 0;
  214. return 0;
  215. }
  216. static void __spu_kernel_slb(void *addr, struct spu_slb *slb)
  217. {
  218. unsigned long ea = (unsigned long)addr;
  219. u64 llp;
  220. if (REGION_ID(ea) == KERNEL_REGION_ID)
  221. llp = mmu_psize_defs[mmu_linear_psize].sllp;
  222. else
  223. llp = mmu_psize_defs[mmu_virtual_psize].sllp;
  224. slb->vsid = (get_kernel_vsid(ea, MMU_SEGSIZE_256M) << SLB_VSID_SHIFT) |
  225. SLB_VSID_KERNEL | llp;
  226. slb->esid = (ea & ESID_MASK) | SLB_ESID_V;
  227. }
  228. /**
  229. * Given an array of @nr_slbs SLB entries, @slbs, return non-zero if the
  230. * address @new_addr is present.
  231. */
  232. static inline int __slb_present(struct spu_slb *slbs, int nr_slbs,
  233. void *new_addr)
  234. {
  235. unsigned long ea = (unsigned long)new_addr;
  236. int i;
  237. for (i = 0; i < nr_slbs; i++)
  238. if (!((slbs[i].esid ^ ea) & ESID_MASK))
  239. return 1;
  240. return 0;
  241. }
  242. /**
  243. * Setup the SPU kernel SLBs, in preparation for a context save/restore. We
  244. * need to map both the context save area, and the save/restore code.
  245. *
  246. * Because the lscsa and code may cross segment boundaires, we check to see
  247. * if mappings are required for the start and end of each range. We currently
  248. * assume that the mappings are smaller that one segment - if not, something
  249. * is seriously wrong.
  250. */
  251. void spu_setup_kernel_slbs(struct spu *spu, struct spu_lscsa *lscsa,
  252. void *code, int code_size)
  253. {
  254. struct spu_slb slbs[4];
  255. int i, nr_slbs = 0;
  256. /* start and end addresses of both mappings */
  257. void *addrs[] = {
  258. lscsa, (void *)lscsa + sizeof(*lscsa) - 1,
  259. code, code + code_size - 1
  260. };
  261. /* check the set of addresses, and create a new entry in the slbs array
  262. * if there isn't already a SLB for that address */
  263. for (i = 0; i < ARRAY_SIZE(addrs); i++) {
  264. if (__slb_present(slbs, nr_slbs, addrs[i]))
  265. continue;
  266. __spu_kernel_slb(addrs[i], &slbs[nr_slbs]);
  267. nr_slbs++;
  268. }
  269. spin_lock_irq(&spu->register_lock);
  270. /* Add the set of SLBs */
  271. for (i = 0; i < nr_slbs; i++)
  272. spu_load_slb(spu, i, &slbs[i]);
  273. spin_unlock_irq(&spu->register_lock);
  274. }
  275. EXPORT_SYMBOL_GPL(spu_setup_kernel_slbs);
  276. static irqreturn_t
  277. spu_irq_class_0(int irq, void *data)
  278. {
  279. struct spu *spu;
  280. unsigned long stat, mask;
  281. spu = data;
  282. spin_lock(&spu->register_lock);
  283. mask = spu_int_mask_get(spu, 0);
  284. stat = spu_int_stat_get(spu, 0) & mask;
  285. spu->class_0_pending |= stat;
  286. spu->class_0_dar = spu_mfc_dar_get(spu);
  287. spu->stop_callback(spu, 0);
  288. spu->class_0_pending = 0;
  289. spu->class_0_dar = 0;
  290. spu_int_stat_clear(spu, 0, stat);
  291. spin_unlock(&spu->register_lock);
  292. return IRQ_HANDLED;
  293. }
  294. static irqreturn_t
  295. spu_irq_class_1(int irq, void *data)
  296. {
  297. struct spu *spu;
  298. unsigned long stat, mask, dar, dsisr;
  299. spu = data;
  300. /* atomically read & clear class1 status. */
  301. spin_lock(&spu->register_lock);
  302. mask = spu_int_mask_get(spu, 1);
  303. stat = spu_int_stat_get(spu, 1) & mask;
  304. dar = spu_mfc_dar_get(spu);
  305. dsisr = spu_mfc_dsisr_get(spu);
  306. if (stat & CLASS1_STORAGE_FAULT_INTR)
  307. spu_mfc_dsisr_set(spu, 0ul);
  308. spu_int_stat_clear(spu, 1, stat);
  309. pr_debug("%s: %lx %lx %lx %lx\n", __func__, mask, stat,
  310. dar, dsisr);
  311. if (stat & CLASS1_SEGMENT_FAULT_INTR)
  312. __spu_trap_data_seg(spu, dar);
  313. if (stat & CLASS1_STORAGE_FAULT_INTR)
  314. __spu_trap_data_map(spu, dar, dsisr);
  315. if (stat & CLASS1_LS_COMPARE_SUSPEND_ON_GET_INTR)
  316. ;
  317. if (stat & CLASS1_LS_COMPARE_SUSPEND_ON_PUT_INTR)
  318. ;
  319. spu->class_1_dsisr = 0;
  320. spu->class_1_dar = 0;
  321. spin_unlock(&spu->register_lock);
  322. return stat ? IRQ_HANDLED : IRQ_NONE;
  323. }
  324. static irqreturn_t
  325. spu_irq_class_2(int irq, void *data)
  326. {
  327. struct spu *spu;
  328. unsigned long stat;
  329. unsigned long mask;
  330. const int mailbox_intrs =
  331. CLASS2_MAILBOX_THRESHOLD_INTR | CLASS2_MAILBOX_INTR;
  332. spu = data;
  333. spin_lock(&spu->register_lock);
  334. stat = spu_int_stat_get(spu, 2);
  335. mask = spu_int_mask_get(spu, 2);
  336. /* ignore interrupts we're not waiting for */
  337. stat &= mask;
  338. /* mailbox interrupts are level triggered. mask them now before
  339. * acknowledging */
  340. if (stat & mailbox_intrs)
  341. spu_int_mask_and(spu, 2, ~(stat & mailbox_intrs));
  342. /* acknowledge all interrupts before the callbacks */
  343. spu_int_stat_clear(spu, 2, stat);
  344. pr_debug("class 2 interrupt %d, %lx, %lx\n", irq, stat, mask);
  345. if (stat & CLASS2_MAILBOX_INTR)
  346. spu->ibox_callback(spu);
  347. if (stat & CLASS2_SPU_STOP_INTR)
  348. spu->stop_callback(spu, 2);
  349. if (stat & CLASS2_SPU_HALT_INTR)
  350. spu->stop_callback(spu, 2);
  351. if (stat & CLASS2_SPU_DMA_TAG_GROUP_COMPLETE_INTR)
  352. spu->mfc_callback(spu);
  353. if (stat & CLASS2_MAILBOX_THRESHOLD_INTR)
  354. spu->wbox_callback(spu);
  355. spu->stats.class2_intr++;
  356. spin_unlock(&spu->register_lock);
  357. return stat ? IRQ_HANDLED : IRQ_NONE;
  358. }
  359. static int spu_request_irqs(struct spu *spu)
  360. {
  361. int ret = 0;
  362. if (spu->irqs[0] != NO_IRQ) {
  363. snprintf(spu->irq_c0, sizeof (spu->irq_c0), "spe%02d.0",
  364. spu->number);
  365. ret = request_irq(spu->irqs[0], spu_irq_class_0,
  366. 0, spu->irq_c0, spu);
  367. if (ret)
  368. goto bail0;
  369. }
  370. if (spu->irqs[1] != NO_IRQ) {
  371. snprintf(spu->irq_c1, sizeof (spu->irq_c1), "spe%02d.1",
  372. spu->number);
  373. ret = request_irq(spu->irqs[1], spu_irq_class_1,
  374. 0, spu->irq_c1, spu);
  375. if (ret)
  376. goto bail1;
  377. }
  378. if (spu->irqs[2] != NO_IRQ) {
  379. snprintf(spu->irq_c2, sizeof (spu->irq_c2), "spe%02d.2",
  380. spu->number);
  381. ret = request_irq(spu->irqs[2], spu_irq_class_2,
  382. 0, spu->irq_c2, spu);
  383. if (ret)
  384. goto bail2;
  385. }
  386. return 0;
  387. bail2:
  388. if (spu->irqs[1] != NO_IRQ)
  389. free_irq(spu->irqs[1], spu);
  390. bail1:
  391. if (spu->irqs[0] != NO_IRQ)
  392. free_irq(spu->irqs[0], spu);
  393. bail0:
  394. return ret;
  395. }
  396. static void spu_free_irqs(struct spu *spu)
  397. {
  398. if (spu->irqs[0] != NO_IRQ)
  399. free_irq(spu->irqs[0], spu);
  400. if (spu->irqs[1] != NO_IRQ)
  401. free_irq(spu->irqs[1], spu);
  402. if (spu->irqs[2] != NO_IRQ)
  403. free_irq(spu->irqs[2], spu);
  404. }
  405. void spu_init_channels(struct spu *spu)
  406. {
  407. static const struct {
  408. unsigned channel;
  409. unsigned count;
  410. } zero_list[] = {
  411. { 0x00, 1, }, { 0x01, 1, }, { 0x03, 1, }, { 0x04, 1, },
  412. { 0x18, 1, }, { 0x19, 1, }, { 0x1b, 1, }, { 0x1d, 1, },
  413. }, count_list[] = {
  414. { 0x00, 0, }, { 0x03, 0, }, { 0x04, 0, }, { 0x15, 16, },
  415. { 0x17, 1, }, { 0x18, 0, }, { 0x19, 0, }, { 0x1b, 0, },
  416. { 0x1c, 1, }, { 0x1d, 0, }, { 0x1e, 1, },
  417. };
  418. struct spu_priv2 __iomem *priv2;
  419. int i;
  420. priv2 = spu->priv2;
  421. /* initialize all channel data to zero */
  422. for (i = 0; i < ARRAY_SIZE(zero_list); i++) {
  423. int count;
  424. out_be64(&priv2->spu_chnlcntptr_RW, zero_list[i].channel);
  425. for (count = 0; count < zero_list[i].count; count++)
  426. out_be64(&priv2->spu_chnldata_RW, 0);
  427. }
  428. /* initialize channel counts to meaningful values */
  429. for (i = 0; i < ARRAY_SIZE(count_list); i++) {
  430. out_be64(&priv2->spu_chnlcntptr_RW, count_list[i].channel);
  431. out_be64(&priv2->spu_chnlcnt_RW, count_list[i].count);
  432. }
  433. }
  434. EXPORT_SYMBOL_GPL(spu_init_channels);
  435. static struct bus_type spu_subsys = {
  436. .name = "spu",
  437. .dev_name = "spu",
  438. };
  439. int spu_add_dev_attr(struct device_attribute *attr)
  440. {
  441. struct spu *spu;
  442. mutex_lock(&spu_full_list_mutex);
  443. list_for_each_entry(spu, &spu_full_list, full_list)
  444. device_create_file(&spu->dev, attr);
  445. mutex_unlock(&spu_full_list_mutex);
  446. return 0;
  447. }
  448. EXPORT_SYMBOL_GPL(spu_add_dev_attr);
  449. int spu_add_dev_attr_group(struct attribute_group *attrs)
  450. {
  451. struct spu *spu;
  452. int rc = 0;
  453. mutex_lock(&spu_full_list_mutex);
  454. list_for_each_entry(spu, &spu_full_list, full_list) {
  455. rc = sysfs_create_group(&spu->dev.kobj, attrs);
  456. /* we're in trouble here, but try unwinding anyway */
  457. if (rc) {
  458. printk(KERN_ERR "%s: can't create sysfs group '%s'\n",
  459. __func__, attrs->name);
  460. list_for_each_entry_continue_reverse(spu,
  461. &spu_full_list, full_list)
  462. sysfs_remove_group(&spu->dev.kobj, attrs);
  463. break;
  464. }
  465. }
  466. mutex_unlock(&spu_full_list_mutex);
  467. return rc;
  468. }
  469. EXPORT_SYMBOL_GPL(spu_add_dev_attr_group);
  470. void spu_remove_dev_attr(struct device_attribute *attr)
  471. {
  472. struct spu *spu;
  473. mutex_lock(&spu_full_list_mutex);
  474. list_for_each_entry(spu, &spu_full_list, full_list)
  475. device_remove_file(&spu->dev, attr);
  476. mutex_unlock(&spu_full_list_mutex);
  477. }
  478. EXPORT_SYMBOL_GPL(spu_remove_dev_attr);
  479. void spu_remove_dev_attr_group(struct attribute_group *attrs)
  480. {
  481. struct spu *spu;
  482. mutex_lock(&spu_full_list_mutex);
  483. list_for_each_entry(spu, &spu_full_list, full_list)
  484. sysfs_remove_group(&spu->dev.kobj, attrs);
  485. mutex_unlock(&spu_full_list_mutex);
  486. }
  487. EXPORT_SYMBOL_GPL(spu_remove_dev_attr_group);
  488. static int spu_create_dev(struct spu *spu)
  489. {
  490. int ret;
  491. spu->dev.id = spu->number;
  492. spu->dev.bus = &spu_subsys;
  493. ret = device_register(&spu->dev);
  494. if (ret) {
  495. printk(KERN_ERR "Can't register SPU %d with sysfs\n",
  496. spu->number);
  497. return ret;
  498. }
  499. sysfs_add_device_to_node(&spu->dev, spu->node);
  500. return 0;
  501. }
  502. static int __init create_spu(void *data)
  503. {
  504. struct spu *spu;
  505. int ret;
  506. static int number;
  507. unsigned long flags;
  508. struct timespec ts;
  509. ret = -ENOMEM;
  510. spu = kzalloc(sizeof (*spu), GFP_KERNEL);
  511. if (!spu)
  512. goto out;
  513. spu->alloc_state = SPU_FREE;
  514. spin_lock_init(&spu->register_lock);
  515. spin_lock(&spu_lock);
  516. spu->number = number++;
  517. spin_unlock(&spu_lock);
  518. ret = spu_create_spu(spu, data);
  519. if (ret)
  520. goto out_free;
  521. spu_mfc_sdr_setup(spu);
  522. spu_mfc_sr1_set(spu, 0x33);
  523. ret = spu_request_irqs(spu);
  524. if (ret)
  525. goto out_destroy;
  526. ret = spu_create_dev(spu);
  527. if (ret)
  528. goto out_free_irqs;
  529. mutex_lock(&cbe_spu_info[spu->node].list_mutex);
  530. list_add(&spu->cbe_list, &cbe_spu_info[spu->node].spus);
  531. cbe_spu_info[spu->node].n_spus++;
  532. mutex_unlock(&cbe_spu_info[spu->node].list_mutex);
  533. mutex_lock(&spu_full_list_mutex);
  534. spin_lock_irqsave(&spu_full_list_lock, flags);
  535. list_add(&spu->full_list, &spu_full_list);
  536. spin_unlock_irqrestore(&spu_full_list_lock, flags);
  537. mutex_unlock(&spu_full_list_mutex);
  538. spu->stats.util_state = SPU_UTIL_IDLE_LOADED;
  539. ktime_get_ts(&ts);
  540. spu->stats.tstamp = timespec_to_ns(&ts);
  541. INIT_LIST_HEAD(&spu->aff_list);
  542. goto out;
  543. out_free_irqs:
  544. spu_free_irqs(spu);
  545. out_destroy:
  546. spu_destroy_spu(spu);
  547. out_free:
  548. kfree(spu);
  549. out:
  550. return ret;
  551. }
  552. static const char *spu_state_names[] = {
  553. "user", "system", "iowait", "idle"
  554. };
  555. static unsigned long long spu_acct_time(struct spu *spu,
  556. enum spu_utilization_state state)
  557. {
  558. struct timespec ts;
  559. unsigned long long time = spu->stats.times[state];
  560. /*
  561. * If the spu is idle or the context is stopped, utilization
  562. * statistics are not updated. Apply the time delta from the
  563. * last recorded state of the spu.
  564. */
  565. if (spu->stats.util_state == state) {
  566. ktime_get_ts(&ts);
  567. time += timespec_to_ns(&ts) - spu->stats.tstamp;
  568. }
  569. return time / NSEC_PER_MSEC;
  570. }
  571. static ssize_t spu_stat_show(struct device *dev,
  572. struct device_attribute *attr, char *buf)
  573. {
  574. struct spu *spu = container_of(dev, struct spu, dev);
  575. return sprintf(buf, "%s %llu %llu %llu %llu "
  576. "%llu %llu %llu %llu %llu %llu %llu %llu\n",
  577. spu_state_names[spu->stats.util_state],
  578. spu_acct_time(spu, SPU_UTIL_USER),
  579. spu_acct_time(spu, SPU_UTIL_SYSTEM),
  580. spu_acct_time(spu, SPU_UTIL_IOWAIT),
  581. spu_acct_time(spu, SPU_UTIL_IDLE_LOADED),
  582. spu->stats.vol_ctx_switch,
  583. spu->stats.invol_ctx_switch,
  584. spu->stats.slb_flt,
  585. spu->stats.hash_flt,
  586. spu->stats.min_flt,
  587. spu->stats.maj_flt,
  588. spu->stats.class2_intr,
  589. spu->stats.libassist);
  590. }
  591. static DEVICE_ATTR(stat, 0644, spu_stat_show, NULL);
  592. #ifdef CONFIG_KEXEC
  593. struct crash_spu_info {
  594. struct spu *spu;
  595. u32 saved_spu_runcntl_RW;
  596. u32 saved_spu_status_R;
  597. u32 saved_spu_npc_RW;
  598. u64 saved_mfc_sr1_RW;
  599. u64 saved_mfc_dar;
  600. u64 saved_mfc_dsisr;
  601. };
  602. #define CRASH_NUM_SPUS 16 /* Enough for current hardware */
  603. static struct crash_spu_info crash_spu_info[CRASH_NUM_SPUS];
  604. static void crash_kexec_stop_spus(void)
  605. {
  606. struct spu *spu;
  607. int i;
  608. u64 tmp;
  609. for (i = 0; i < CRASH_NUM_SPUS; i++) {
  610. if (!crash_spu_info[i].spu)
  611. continue;
  612. spu = crash_spu_info[i].spu;
  613. crash_spu_info[i].saved_spu_runcntl_RW =
  614. in_be32(&spu->problem->spu_runcntl_RW);
  615. crash_spu_info[i].saved_spu_status_R =
  616. in_be32(&spu->problem->spu_status_R);
  617. crash_spu_info[i].saved_spu_npc_RW =
  618. in_be32(&spu->problem->spu_npc_RW);
  619. crash_spu_info[i].saved_mfc_dar = spu_mfc_dar_get(spu);
  620. crash_spu_info[i].saved_mfc_dsisr = spu_mfc_dsisr_get(spu);
  621. tmp = spu_mfc_sr1_get(spu);
  622. crash_spu_info[i].saved_mfc_sr1_RW = tmp;
  623. tmp &= ~MFC_STATE1_MASTER_RUN_CONTROL_MASK;
  624. spu_mfc_sr1_set(spu, tmp);
  625. __delay(200);
  626. }
  627. }
  628. static void crash_register_spus(struct list_head *list)
  629. {
  630. struct spu *spu;
  631. int ret;
  632. list_for_each_entry(spu, list, full_list) {
  633. if (WARN_ON(spu->number >= CRASH_NUM_SPUS))
  634. continue;
  635. crash_spu_info[spu->number].spu = spu;
  636. }
  637. ret = crash_shutdown_register(&crash_kexec_stop_spus);
  638. if (ret)
  639. printk(KERN_ERR "Could not register SPU crash handler");
  640. }
  641. #else
  642. static inline void crash_register_spus(struct list_head *list)
  643. {
  644. }
  645. #endif
  646. static void spu_shutdown(void)
  647. {
  648. struct spu *spu;
  649. mutex_lock(&spu_full_list_mutex);
  650. list_for_each_entry(spu, &spu_full_list, full_list) {
  651. spu_free_irqs(spu);
  652. spu_destroy_spu(spu);
  653. }
  654. mutex_unlock(&spu_full_list_mutex);
  655. }
  656. static struct syscore_ops spu_syscore_ops = {
  657. .shutdown = spu_shutdown,
  658. };
  659. static int __init init_spu_base(void)
  660. {
  661. int i, ret = 0;
  662. for (i = 0; i < MAX_NUMNODES; i++) {
  663. mutex_init(&cbe_spu_info[i].list_mutex);
  664. INIT_LIST_HEAD(&cbe_spu_info[i].spus);
  665. }
  666. if (!spu_management_ops)
  667. goto out;
  668. /* create system subsystem for spus */
  669. ret = subsys_system_register(&spu_subsys, NULL);
  670. if (ret)
  671. goto out;
  672. ret = spu_enumerate_spus(create_spu);
  673. if (ret < 0) {
  674. printk(KERN_WARNING "%s: Error initializing spus\n",
  675. __func__);
  676. goto out_unregister_subsys;
  677. }
  678. if (ret > 0)
  679. fb_append_extra_logo(&logo_spe_clut224, ret);
  680. mutex_lock(&spu_full_list_mutex);
  681. xmon_register_spus(&spu_full_list);
  682. crash_register_spus(&spu_full_list);
  683. mutex_unlock(&spu_full_list_mutex);
  684. spu_add_dev_attr(&dev_attr_stat);
  685. register_syscore_ops(&spu_syscore_ops);
  686. spu_init_affinity();
  687. return 0;
  688. out_unregister_subsys:
  689. bus_unregister(&spu_subsys);
  690. out:
  691. return ret;
  692. }
  693. module_init(init_spu_base);
  694. MODULE_LICENSE("GPL");
  695. MODULE_AUTHOR("Arnd Bergmann <arndb@de.ibm.com>");