qe_ic.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * Copyright (C) 2006 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Authors: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QE IC external definitions and structure.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #ifndef _ASM_POWERPC_QE_IC_H
  16. #define _ASM_POWERPC_QE_IC_H
  17. #include <linux/irq.h>
  18. struct device_node;
  19. struct qe_ic;
  20. #define NUM_OF_QE_IC_GROUPS 6
  21. /* Flags when we init the QE IC */
  22. #define QE_IC_SPREADMODE_GRP_W 0x00000001
  23. #define QE_IC_SPREADMODE_GRP_X 0x00000002
  24. #define QE_IC_SPREADMODE_GRP_Y 0x00000004
  25. #define QE_IC_SPREADMODE_GRP_Z 0x00000008
  26. #define QE_IC_SPREADMODE_GRP_RISCA 0x00000010
  27. #define QE_IC_SPREADMODE_GRP_RISCB 0x00000020
  28. #define QE_IC_LOW_SIGNAL 0x00000100
  29. #define QE_IC_HIGH_SIGNAL 0x00000200
  30. #define QE_IC_GRP_W_PRI0_DEST_SIGNAL_HIGH 0x00001000
  31. #define QE_IC_GRP_W_PRI1_DEST_SIGNAL_HIGH 0x00002000
  32. #define QE_IC_GRP_X_PRI0_DEST_SIGNAL_HIGH 0x00004000
  33. #define QE_IC_GRP_X_PRI1_DEST_SIGNAL_HIGH 0x00008000
  34. #define QE_IC_GRP_Y_PRI0_DEST_SIGNAL_HIGH 0x00010000
  35. #define QE_IC_GRP_Y_PRI1_DEST_SIGNAL_HIGH 0x00020000
  36. #define QE_IC_GRP_Z_PRI0_DEST_SIGNAL_HIGH 0x00040000
  37. #define QE_IC_GRP_Z_PRI1_DEST_SIGNAL_HIGH 0x00080000
  38. #define QE_IC_GRP_RISCA_PRI0_DEST_SIGNAL_HIGH 0x00100000
  39. #define QE_IC_GRP_RISCA_PRI1_DEST_SIGNAL_HIGH 0x00200000
  40. #define QE_IC_GRP_RISCB_PRI0_DEST_SIGNAL_HIGH 0x00400000
  41. #define QE_IC_GRP_RISCB_PRI1_DEST_SIGNAL_HIGH 0x00800000
  42. #define QE_IC_GRP_W_DEST_SIGNAL_SHIFT (12)
  43. /* QE interrupt sources groups */
  44. enum qe_ic_grp_id {
  45. QE_IC_GRP_W = 0, /* QE interrupt controller group W */
  46. QE_IC_GRP_X, /* QE interrupt controller group X */
  47. QE_IC_GRP_Y, /* QE interrupt controller group Y */
  48. QE_IC_GRP_Z, /* QE interrupt controller group Z */
  49. QE_IC_GRP_RISCA, /* QE interrupt controller RISC group A */
  50. QE_IC_GRP_RISCB /* QE interrupt controller RISC group B */
  51. };
  52. #ifdef CONFIG_QUICC_ENGINE
  53. void qe_ic_init(struct device_node *node, unsigned int flags,
  54. void (*low_handler)(unsigned int irq, struct irq_desc *desc),
  55. void (*high_handler)(unsigned int irq, struct irq_desc *desc));
  56. unsigned int qe_ic_get_low_irq(struct qe_ic *qe_ic);
  57. unsigned int qe_ic_get_high_irq(struct qe_ic *qe_ic);
  58. #else
  59. static inline void qe_ic_init(struct device_node *node, unsigned int flags,
  60. void (*low_handler)(unsigned int irq, struct irq_desc *desc),
  61. void (*high_handler)(unsigned int irq, struct irq_desc *desc))
  62. {}
  63. static inline unsigned int qe_ic_get_low_irq(struct qe_ic *qe_ic)
  64. { return 0; }
  65. static inline unsigned int qe_ic_get_high_irq(struct qe_ic *qe_ic)
  66. { return 0; }
  67. #endif /* CONFIG_QUICC_ENGINE */
  68. void qe_ic_set_highest_priority(unsigned int virq, int high);
  69. int qe_ic_set_priority(unsigned int virq, unsigned int priority);
  70. int qe_ic_set_high_priority(unsigned int virq, unsigned int priority, int high);
  71. static inline void qe_ic_cascade_low_ipic(unsigned int irq,
  72. struct irq_desc *desc)
  73. {
  74. struct qe_ic *qe_ic = irq_desc_get_handler_data(desc);
  75. unsigned int cascade_irq = qe_ic_get_low_irq(qe_ic);
  76. if (cascade_irq != NO_IRQ)
  77. generic_handle_irq(cascade_irq);
  78. }
  79. static inline void qe_ic_cascade_high_ipic(unsigned int irq,
  80. struct irq_desc *desc)
  81. {
  82. struct qe_ic *qe_ic = irq_desc_get_handler_data(desc);
  83. unsigned int cascade_irq = qe_ic_get_high_irq(qe_ic);
  84. if (cascade_irq != NO_IRQ)
  85. generic_handle_irq(cascade_irq);
  86. }
  87. static inline void qe_ic_cascade_low_mpic(unsigned int irq,
  88. struct irq_desc *desc)
  89. {
  90. struct qe_ic *qe_ic = irq_desc_get_handler_data(desc);
  91. unsigned int cascade_irq = qe_ic_get_low_irq(qe_ic);
  92. struct irq_chip *chip = irq_desc_get_chip(desc);
  93. if (cascade_irq != NO_IRQ)
  94. generic_handle_irq(cascade_irq);
  95. chip->irq_eoi(&desc->irq_data);
  96. }
  97. static inline void qe_ic_cascade_high_mpic(unsigned int irq,
  98. struct irq_desc *desc)
  99. {
  100. struct qe_ic *qe_ic = irq_desc_get_handler_data(desc);
  101. unsigned int cascade_irq = qe_ic_get_high_irq(qe_ic);
  102. struct irq_chip *chip = irq_desc_get_chip(desc);
  103. if (cascade_irq != NO_IRQ)
  104. generic_handle_irq(cascade_irq);
  105. chip->irq_eoi(&desc->irq_data);
  106. }
  107. static inline void qe_ic_cascade_muxed_mpic(unsigned int irq,
  108. struct irq_desc *desc)
  109. {
  110. struct qe_ic *qe_ic = irq_desc_get_handler_data(desc);
  111. unsigned int cascade_irq;
  112. struct irq_chip *chip = irq_desc_get_chip(desc);
  113. cascade_irq = qe_ic_get_high_irq(qe_ic);
  114. if (cascade_irq == NO_IRQ)
  115. cascade_irq = qe_ic_get_low_irq(qe_ic);
  116. if (cascade_irq != NO_IRQ)
  117. generic_handle_irq(cascade_irq);
  118. chip->irq_eoi(&desc->irq_data);
  119. }
  120. #endif /* _ASM_POWERPC_QE_IC_H */