p5020ds.dts 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * P5020DS Device Tree Source
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "fsl/p5020si-pre.dtsi"
  35. / {
  36. model = "fsl,P5020DS";
  37. compatible = "fsl,P5020DS";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. memory {
  42. device_type = "memory";
  43. };
  44. dcsr: dcsr@f00000000 {
  45. ranges = <0x00000000 0xf 0x00000000 0x01008000>;
  46. };
  47. soc: soc@ffe000000 {
  48. ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
  49. reg = <0xf 0xfe000000 0 0x00001000>;
  50. spi@110000 {
  51. flash@0 {
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. compatible = "spansion,s25sl12801";
  55. reg = <0>;
  56. spi-max-frequency = <40000000>; /* input clock */
  57. partition@u-boot {
  58. label = "u-boot";
  59. reg = <0x00000000 0x00100000>;
  60. read-only;
  61. };
  62. partition@kernel {
  63. label = "kernel";
  64. reg = <0x00100000 0x00500000>;
  65. read-only;
  66. };
  67. partition@dtb {
  68. label = "dtb";
  69. reg = <0x00600000 0x00100000>;
  70. read-only;
  71. };
  72. partition@fs {
  73. label = "file system";
  74. reg = <0x00700000 0x00900000>;
  75. };
  76. };
  77. };
  78. i2c@118100 {
  79. eeprom@51 {
  80. compatible = "at24,24c256";
  81. reg = <0x51>;
  82. };
  83. eeprom@52 {
  84. compatible = "at24,24c256";
  85. reg = <0x52>;
  86. };
  87. };
  88. i2c@119100 {
  89. rtc@68 {
  90. compatible = "dallas,ds3232";
  91. reg = <0x68>;
  92. interrupts = <0x1 0x1 0 0>;
  93. };
  94. };
  95. };
  96. rio: rapidio@ffe0c0000 {
  97. reg = <0xf 0xfe0c0000 0 0x11000>;
  98. port1 {
  99. ranges = <0 0 0xc 0x20000000 0 0x10000000>;
  100. };
  101. port2 {
  102. ranges = <0 0 0xc 0x30000000 0 0x10000000>;
  103. };
  104. };
  105. lbc: localbus@ffe124000 {
  106. reg = <0xf 0xfe124000 0 0x1000>;
  107. ranges = <0 0 0xf 0xe8000000 0x08000000
  108. 2 0 0xf 0xffa00000 0x00040000
  109. 3 0 0xf 0xffdf0000 0x00008000>;
  110. flash@0,0 {
  111. compatible = "cfi-flash";
  112. reg = <0 0 0x08000000>;
  113. bank-width = <2>;
  114. device-width = <2>;
  115. };
  116. nand@2,0 {
  117. #address-cells = <1>;
  118. #size-cells = <1>;
  119. compatible = "fsl,elbc-fcm-nand";
  120. reg = <0x2 0x0 0x40000>;
  121. partition@0 {
  122. label = "NAND U-Boot Image";
  123. reg = <0x0 0x02000000>;
  124. read-only;
  125. };
  126. partition@2000000 {
  127. label = "NAND Root File System";
  128. reg = <0x02000000 0x10000000>;
  129. };
  130. partition@12000000 {
  131. label = "NAND Compressed RFS Image";
  132. reg = <0x12000000 0x08000000>;
  133. };
  134. partition@1a000000 {
  135. label = "NAND Linux Kernel Image";
  136. reg = <0x1a000000 0x04000000>;
  137. };
  138. partition@1e000000 {
  139. label = "NAND DTB Image";
  140. reg = <0x1e000000 0x01000000>;
  141. };
  142. partition@1f000000 {
  143. label = "NAND Writable User area";
  144. reg = <0x1f000000 0x21000000>;
  145. };
  146. };
  147. board-control@3,0 {
  148. compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
  149. reg = <3 0 0x30>;
  150. };
  151. };
  152. pci0: pcie@ffe200000 {
  153. reg = <0xf 0xfe200000 0 0x1000>;
  154. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
  155. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  156. pcie@0 {
  157. ranges = <0x02000000 0 0xe0000000
  158. 0x02000000 0 0xe0000000
  159. 0 0x20000000
  160. 0x01000000 0 0x00000000
  161. 0x01000000 0 0x00000000
  162. 0 0x00010000>;
  163. };
  164. };
  165. pci1: pcie@ffe201000 {
  166. reg = <0xf 0xfe201000 0 0x1000>;
  167. ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
  168. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  169. pcie@0 {
  170. ranges = <0x02000000 0 0xe0000000
  171. 0x02000000 0 0xe0000000
  172. 0 0x20000000
  173. 0x01000000 0 0x00000000
  174. 0x01000000 0 0x00000000
  175. 0 0x00010000>;
  176. };
  177. };
  178. pci2: pcie@ffe202000 {
  179. reg = <0xf 0xfe202000 0 0x1000>;
  180. ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
  181. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  182. pcie@0 {
  183. ranges = <0x02000000 0 0xe0000000
  184. 0x02000000 0 0xe0000000
  185. 0 0x20000000
  186. 0x01000000 0 0x00000000
  187. 0x01000000 0 0x00000000
  188. 0 0x00010000>;
  189. };
  190. };
  191. pci3: pcie@ffe203000 {
  192. reg = <0xf 0xfe203000 0 0x1000>;
  193. ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
  194. 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
  195. pcie@0 {
  196. ranges = <0x02000000 0 0xe0000000
  197. 0x02000000 0 0xe0000000
  198. 0 0x20000000
  199. 0x01000000 0 0x00000000
  200. 0x01000000 0 0x00000000
  201. 0 0x00010000>;
  202. };
  203. };
  204. };
  205. /include/ "fsl/p5020si-post.dtsi"