sh_mobile_hdmi.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <video/sh_mobile_hdmi.h>
  28. #include <video/sh_mobile_lcdc.h>
  29. #include "sh_mobile_lcdcfb.h"
  30. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  31. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  32. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  35. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  36. bits 19..16 of Internal CTS */
  37. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  38. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  39. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  40. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  41. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  42. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  43. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  44. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  45. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  46. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  47. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  48. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  49. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  50. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  51. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  52. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  53. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  54. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  55. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  56. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  57. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  58. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  59. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  60. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  61. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  62. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  63. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  64. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  65. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  66. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  67. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  68. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  69. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  70. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  71. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  72. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  73. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  74. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  75. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  76. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  77. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  78. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  79. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  80. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  81. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  82. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  91. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  92. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  123. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  124. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  125. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  126. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  127. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  128. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  129. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  130. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  131. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  132. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  133. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  134. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  135. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  136. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  137. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  138. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  139. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  140. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  141. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  142. #define HDMI_SHA0 0xB9 /* sha0 */
  143. #define HDMI_SHA1 0xBA /* sha1 */
  144. #define HDMI_SHA2 0xBB /* sha2 */
  145. #define HDMI_SHA3 0xBC /* sha3 */
  146. #define HDMI_SHA4 0xBD /* sha4 */
  147. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  148. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  149. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  150. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  151. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  152. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  153. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  154. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  155. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  156. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  157. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  158. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  159. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  160. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  161. #define HDMI_AN_SEED 0xCC /* An seed */
  162. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  163. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  164. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  165. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  166. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  167. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  168. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  169. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  170. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  171. #define HDMI_PJ 0xD7 /* Pj */
  172. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  173. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  174. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  175. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  176. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  177. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  178. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  179. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  180. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  181. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  182. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  183. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  184. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  185. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  186. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  187. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  188. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  189. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  190. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  191. #define HDMI_AN_47_40 0xED /* An [47:40] */
  192. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  193. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  194. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  195. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  196. #define HDMI_TEST_MODE 0xFE /* Test mode */
  197. enum hotplug_state {
  198. HDMI_HOTPLUG_DISCONNECTED,
  199. HDMI_HOTPLUG_CONNECTED,
  200. HDMI_HOTPLUG_EDID_DONE,
  201. };
  202. struct sh_hdmi {
  203. struct sh_mobile_lcdc_entity entity;
  204. void __iomem *base;
  205. enum hotplug_state hp_state; /* hot-plug status */
  206. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  207. the external mode */
  208. u8 edid_block_addr;
  209. u8 edid_segment_nr;
  210. u8 edid_blocks;
  211. struct clk *hdmi_clk;
  212. struct device *dev;
  213. struct delayed_work edid_work;
  214. struct fb_videomode mode;
  215. struct fb_monspecs monspec;
  216. };
  217. #define entity_to_sh_hdmi(e) container_of(e, struct sh_hdmi, entity)
  218. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  219. {
  220. iowrite8(data, hdmi->base + reg);
  221. }
  222. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  223. {
  224. return ioread8(hdmi->base + reg);
  225. }
  226. /*
  227. * HDMI sound
  228. */
  229. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  230. unsigned int reg)
  231. {
  232. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  233. return hdmi_read(hdmi, reg);
  234. }
  235. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  236. unsigned int reg,
  237. unsigned int value)
  238. {
  239. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  240. hdmi_write(hdmi, value, reg);
  241. return 0;
  242. }
  243. static struct snd_soc_dai_driver sh_hdmi_dai = {
  244. .name = "sh_mobile_hdmi-hifi",
  245. .playback = {
  246. .stream_name = "Playback",
  247. .channels_min = 2,
  248. .channels_max = 8,
  249. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  250. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  251. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  252. SNDRV_PCM_RATE_192000,
  253. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  254. },
  255. };
  256. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  257. {
  258. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  259. return 0;
  260. }
  261. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  262. .probe = sh_hdmi_snd_probe,
  263. .read = sh_hdmi_snd_read,
  264. .write = sh_hdmi_snd_write,
  265. };
  266. /*
  267. * HDMI video
  268. */
  269. /* External video parameter settings */
  270. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  271. {
  272. struct fb_videomode *mode = &hdmi->mode;
  273. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  274. u8 sync = 0;
  275. htotal = mode->xres + mode->right_margin + mode->left_margin
  276. + mode->hsync_len;
  277. hdelay = mode->hsync_len + mode->left_margin;
  278. hblank = mode->right_margin + hdelay;
  279. /*
  280. * Vertical timing looks a bit different in Figure 18,
  281. * but let's try the same first by setting offset = 0
  282. */
  283. vtotal = mode->yres + mode->upper_margin + mode->lower_margin
  284. + mode->vsync_len;
  285. vdelay = mode->vsync_len + mode->upper_margin;
  286. vblank = mode->lower_margin + vdelay;
  287. voffset = min(mode->upper_margin / 2, 6U);
  288. /*
  289. * [3]: VSYNC polarity: Positive
  290. * [2]: HSYNC polarity: Positive
  291. * [1]: Interlace/Progressive: Progressive
  292. * [0]: External video settings enable: used.
  293. */
  294. if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
  295. sync |= 4;
  296. if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
  297. sync |= 8;
  298. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  299. htotal, hblank, hdelay, mode->hsync_len,
  300. vtotal, vblank, vdelay, mode->vsync_len, sync);
  301. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  302. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  303. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  304. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  305. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  306. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  307. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  308. hdmi_write(hdmi, mode->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  309. hdmi_write(hdmi, mode->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  310. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  311. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  312. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  313. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  314. hdmi_write(hdmi, mode->vsync_len, HDMI_EXTERNAL_V_DURATION);
  315. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  316. if (!hdmi->preprogrammed_vic)
  317. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  318. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  319. }
  320. /**
  321. * sh_hdmi_video_config()
  322. */
  323. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  324. {
  325. /*
  326. * [7:4]: Audio sampling frequency: 48kHz
  327. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  328. * [0]: Internal/External DE select: internal
  329. */
  330. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  331. /*
  332. * [7:6]: Video output format: RGB 4:4:4
  333. * [5:4]: Input video data width: 8 bit
  334. * [3:1]: EAV/SAV location: channel 1
  335. * [0]: Video input color space: RGB
  336. */
  337. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  338. /*
  339. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  340. * left at 0 by default, this configures 24bpp and sets the Color Depth
  341. * (CD) field in the General Control Packet
  342. */
  343. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  344. }
  345. /**
  346. * sh_hdmi_audio_config()
  347. */
  348. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  349. {
  350. u8 data;
  351. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  352. /*
  353. * [7:4] L/R data swap control
  354. * [3:0] appropriate N[19:16]
  355. */
  356. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  357. /* appropriate N[15:8] */
  358. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  359. /* appropriate N[7:0] */
  360. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  361. /* [7:4] 48 kHz SPDIF not used */
  362. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  363. /*
  364. * [6:5] set required down sampling rate if required
  365. * [4:3] set required audio source
  366. */
  367. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  368. default:
  369. /* fall through */
  370. case HDMI_SND_SRC_I2S:
  371. data = 0x0 << 3;
  372. break;
  373. case HDMI_SND_SRC_SPDIF:
  374. data = 0x1 << 3;
  375. break;
  376. case HDMI_SND_SRC_DSD:
  377. data = 0x2 << 3;
  378. break;
  379. case HDMI_SND_SRC_HBR:
  380. data = 0x3 << 3;
  381. break;
  382. }
  383. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  384. /* [3:0] set sending channel number for channel status */
  385. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  386. /*
  387. * [5:2] set valid I2S source input pin
  388. * [1:0] set input I2S source mode
  389. */
  390. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  391. /* [7:4] set valid DSD source input pin */
  392. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  393. /* [7:0] set appropriate I2S input pin swap settings if required */
  394. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  395. /*
  396. * [7] set validity bit for channel status
  397. * [3:0] set original sample frequency for channel status
  398. */
  399. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  400. /*
  401. * [7] set value for channel status
  402. * [6] set value for channel status
  403. * [5] set copyright bit for channel status
  404. * [4:2] set additional information for channel status
  405. * [1:0] set clock accuracy for channel status
  406. */
  407. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  408. /* [7:0] set category code for channel status */
  409. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  410. /*
  411. * [7:4] set source number for channel status
  412. * [3:0] set word length for channel status
  413. */
  414. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  415. /* [7:4] set sample frequency for channel status */
  416. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  417. }
  418. /**
  419. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  420. */
  421. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  422. {
  423. if (hdmi->mode.pixclock < 10000) {
  424. /* for 1080p8bit 148MHz */
  425. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  426. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  427. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  428. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  429. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  430. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  431. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  432. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  433. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  434. } else if (hdmi->mode.pixclock < 30000) {
  435. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  436. /*
  437. * [1:0] Speed_A
  438. * [3:2] Speed_B
  439. * [4] PLLA_Bypass
  440. * [6] DRV_TEST_EN
  441. * [7] DRV_TEST_IN
  442. */
  443. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  444. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  445. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  446. /*
  447. * [2:0] BGR_I_OFFSET
  448. * [6:4] BGR_V_OFFSET
  449. */
  450. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  451. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  452. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  453. /*
  454. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  455. * LPF capacitance, LPF resistance[1]
  456. */
  457. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  458. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  459. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  460. /*
  461. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  462. * LPF capacitance, LPF resistance[1]
  463. */
  464. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  465. /* DRV_CONFIG, PE_CONFIG */
  466. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  467. /*
  468. * [2:0] AMON_SEL (4 == LPF voltage)
  469. * [4] PLLA_CONFIG[16]
  470. * [5] PLLB_CONFIG[16]
  471. */
  472. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  473. } else {
  474. /* for 480p8bit 27MHz */
  475. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  476. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  477. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  478. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  479. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  480. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  481. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  482. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  483. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  484. }
  485. }
  486. /**
  487. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  488. */
  489. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  490. {
  491. u8 vic;
  492. /* AVI InfoFrame */
  493. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  494. /* Packet Type = 0x82 */
  495. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  496. /* Version = 0x02 */
  497. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  498. /* Length = 13 (0x0D) */
  499. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  500. /* N. A. Checksum */
  501. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  502. /*
  503. * Y = RGB
  504. * A0 = No Data
  505. * B = Bar Data not valid
  506. * S = No Data
  507. */
  508. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  509. /*
  510. * [7:6] C = Colorimetry: no data
  511. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  512. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  513. */
  514. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  515. /*
  516. * ITC = No Data
  517. * EC = xvYCC601
  518. * Q = Default (depends on video format)
  519. * SC = No Known non_uniform Scaling
  520. */
  521. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  522. /*
  523. * VIC should be ignored if external config is used, so, we could just use 0,
  524. * but play safe and use a valid value in any case just in case
  525. */
  526. if (hdmi->preprogrammed_vic)
  527. vic = hdmi->preprogrammed_vic;
  528. else
  529. vic = 4;
  530. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  531. /* PR = No Repetition */
  532. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  533. /* Line Number of End of Top Bar (lower 8 bits) */
  534. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  535. /* Line Number of End of Top Bar (upper 8 bits) */
  536. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  537. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  538. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  539. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  540. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  541. /* Pixel Number of End of Left Bar (lower 8 bits) */
  542. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  543. /* Pixel Number of End of Left Bar (upper 8 bits) */
  544. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  545. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  546. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  547. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  548. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  549. }
  550. /**
  551. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  552. */
  553. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  554. {
  555. /* Audio InfoFrame */
  556. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  557. /* Packet Type = 0x84 */
  558. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  559. /* Version Number = 0x01 */
  560. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  561. /* 0 Length = 10 (0x0A) */
  562. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  563. /* n. a. Checksum */
  564. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  565. /* Audio Channel Count = Refer to Stream Header */
  566. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  567. /* Refer to Stream Header */
  568. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  569. /* Format depends on coding type (i.e. CT0...CT3) */
  570. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  571. /* Speaker Channel Allocation = Front Right + Front Left */
  572. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  573. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  574. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  575. /* Reserved (0) */
  576. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  577. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  578. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  579. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  580. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  581. }
  582. /**
  583. * sh_hdmi_configure() - Initialise HDMI for output
  584. */
  585. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  586. {
  587. /* Configure video format */
  588. sh_hdmi_video_config(hdmi);
  589. /* Configure audio format */
  590. sh_hdmi_audio_config(hdmi);
  591. /* Configure PHY */
  592. sh_hdmi_phy_config(hdmi);
  593. /* Auxiliary Video Information (AVI) InfoFrame */
  594. sh_hdmi_avi_infoframe_setup(hdmi);
  595. /* Audio InfoFrame */
  596. sh_hdmi_audio_infoframe_setup(hdmi);
  597. /*
  598. * Control packet auto send with VSYNC control: auto send
  599. * General control, Gamut metadata, ISRC, and ACP packets
  600. */
  601. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  602. /* FIXME */
  603. msleep(10);
  604. /* PS mode b->d, reset PLLA and PLLB */
  605. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  606. udelay(10);
  607. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  608. }
  609. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  610. const struct fb_videomode *mode,
  611. unsigned long *hdmi_rate, unsigned long *parent_rate)
  612. {
  613. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  614. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  615. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  616. if ((long)*hdmi_rate < 0)
  617. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  618. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  619. if (rate_error && pdata->clk_optimize_parent)
  620. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  621. else if (clk_get_parent(hdmi->hdmi_clk))
  622. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  623. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  624. mode->left_margin, mode->xres,
  625. mode->right_margin, mode->hsync_len,
  626. mode->upper_margin, mode->yres,
  627. mode->lower_margin, mode->vsync_len);
  628. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  629. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  630. mode->refresh, *parent_rate);
  631. return rate_error;
  632. }
  633. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  634. unsigned long *parent_rate)
  635. {
  636. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  637. const struct fb_videomode *mode, *found = NULL;
  638. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  639. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  640. bool scanning = false, preferred_bad = false;
  641. bool use_edid_mode = false;
  642. u8 edid[128];
  643. char *forced;
  644. int i;
  645. /* Read EDID */
  646. dev_dbg(hdmi->dev, "Read back EDID code:");
  647. for (i = 0; i < 128; i++) {
  648. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  649. #ifdef DEBUG
  650. if ((i % 16) == 0) {
  651. printk(KERN_CONT "\n");
  652. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  653. } else {
  654. printk(KERN_CONT " %02X", edid[i]);
  655. }
  656. #endif
  657. }
  658. #ifdef DEBUG
  659. printk(KERN_CONT "\n");
  660. #endif
  661. if (!hdmi->edid_blocks) {
  662. fb_edid_to_monspecs(edid, &hdmi->monspec);
  663. hdmi->edid_blocks = edid[126] + 1;
  664. dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
  665. hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
  666. } else {
  667. dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
  668. edid[0], edid[2]);
  669. fb_edid_add_monspecs(edid, &hdmi->monspec);
  670. }
  671. if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
  672. (hdmi->edid_block_addr >> 7) + 1) {
  673. /* More blocks to read */
  674. if (hdmi->edid_block_addr) {
  675. hdmi->edid_block_addr = 0;
  676. hdmi->edid_segment_nr++;
  677. } else {
  678. hdmi->edid_block_addr = 0x80;
  679. }
  680. /* Set EDID word address */
  681. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  682. /* Enable EDID interrupt */
  683. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  684. /* Set EDID segment pointer - starts reading EDID */
  685. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  686. return -EAGAIN;
  687. }
  688. /* All E-EDID blocks ready */
  689. dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
  690. fb_get_options("sh_mobile_lcdc", &forced);
  691. if (forced && *forced) {
  692. /* Only primitive parsing so far */
  693. i = sscanf(forced, "%ux%u@%u",
  694. &f_width, &f_height, &f_refresh);
  695. if (i < 2) {
  696. f_width = 0;
  697. f_height = 0;
  698. } else {
  699. /* The user wants us to use the EDID data */
  700. scanning = true;
  701. }
  702. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  703. f_width, f_height, f_refresh);
  704. }
  705. /* Walk monitor modes to find the best or the exact match */
  706. for (i = 0, mode = hdmi->monspec.modedb;
  707. i < hdmi->monspec.modedb_len && scanning;
  708. i++, mode++) {
  709. unsigned long rate_error;
  710. if (!f_width && !f_height) {
  711. /*
  712. * A parameter string "video=sh_mobile_lcdc:0x0" means
  713. * use the preferred EDID mode. If it is rejected by
  714. * .fb_check_var(), keep looking, until an acceptable
  715. * one is found.
  716. */
  717. if ((mode->flag & FB_MODE_IS_FIRST) || preferred_bad)
  718. scanning = false;
  719. else
  720. continue;
  721. } else if (f_width != mode->xres || f_height != mode->yres) {
  722. /* No interest in unmatching modes */
  723. continue;
  724. }
  725. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  726. if (scanning) {
  727. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  728. /*
  729. * Exact match if either the refresh rate
  730. * matches or it hasn't been specified and we've
  731. * found a mode, for which we can configure the
  732. * clock precisely
  733. */
  734. scanning = false;
  735. else if (found && found_rate_error <= rate_error)
  736. /*
  737. * We otherwise search for the closest matching
  738. * clock rate - either if no refresh rate has
  739. * been specified or we cannot find an exactly
  740. * matching one
  741. */
  742. continue;
  743. }
  744. /* Check if supported: sufficient fb memory, supported clock-rate */
  745. if (ch && ch->notify &&
  746. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_MODE, mode,
  747. NULL)) {
  748. scanning = true;
  749. preferred_bad = true;
  750. continue;
  751. }
  752. found = mode;
  753. found_rate_error = rate_error;
  754. use_edid_mode = true;
  755. }
  756. /*
  757. * TODO 1: if no default mode is present, postpone running the config
  758. * until after the LCDC channel is initialized.
  759. * TODO 2: consider registering the HDMI platform device from the LCDC
  760. * driver.
  761. */
  762. if (!found && hdmi->entity.def_mode.xres != 0) {
  763. found = &hdmi->entity.def_mode;
  764. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate,
  765. parent_rate);
  766. }
  767. /* No cookie today */
  768. if (!found)
  769. return -ENXIO;
  770. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  771. hdmi->preprogrammed_vic = 1;
  772. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  773. hdmi->preprogrammed_vic = 2;
  774. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  775. hdmi->preprogrammed_vic = 17;
  776. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  777. hdmi->preprogrammed_vic = 4;
  778. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  779. hdmi->preprogrammed_vic = 32;
  780. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  781. hdmi->preprogrammed_vic = 31;
  782. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  783. hdmi->preprogrammed_vic = 16;
  784. else
  785. hdmi->preprogrammed_vic = 0;
  786. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), "
  787. "clock error %luHz\n", use_edid_mode ? "EDID" : "default",
  788. hdmi->preprogrammed_vic ? "VIC" : "external", found->xres,
  789. found->yres, found->refresh, PICOS2KHZ(found->pixclock) * 1000,
  790. found_rate_error);
  791. hdmi->mode = *found;
  792. sh_hdmi_external_video_param(hdmi);
  793. return 0;
  794. }
  795. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  796. {
  797. struct sh_hdmi *hdmi = dev_id;
  798. u8 status1, status2, mask1, mask2;
  799. /* mode_b and PLLA and PLLB reset */
  800. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  801. /* How long shall reset be held? */
  802. udelay(10);
  803. /* mode_b and PLLA and PLLB reset release */
  804. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  805. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  806. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  807. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  808. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  809. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  810. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  811. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  812. if (printk_ratelimit())
  813. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  814. irq, status1, mask1, status2, mask2);
  815. if (!((status1 & mask1) | (status2 & mask2))) {
  816. return IRQ_NONE;
  817. } else if (status1 & 0xc0) {
  818. u8 msens;
  819. /* Datasheet specifies 10ms... */
  820. udelay(500);
  821. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  822. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  823. /* Check, if hot plug & MSENS pin status are both high */
  824. if ((msens & 0xC0) == 0xC0) {
  825. /* Display plug in */
  826. hdmi->edid_segment_nr = 0;
  827. hdmi->edid_block_addr = 0;
  828. hdmi->edid_blocks = 0;
  829. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  830. /* Set EDID word address */
  831. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  832. /* Enable EDID interrupt */
  833. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  834. /* Set EDID segment pointer - starts reading EDID */
  835. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  836. } else if (!(status1 & 0x80)) {
  837. /* Display unplug, beware multiple interrupts */
  838. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
  839. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  840. schedule_delayed_work(&hdmi->edid_work, 0);
  841. }
  842. /* display_off will switch back to mode_a */
  843. }
  844. } else if (status1 & 2) {
  845. /* EDID error interrupt: retry */
  846. /* Set EDID word address */
  847. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  848. /* Set EDID segment pointer */
  849. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  850. } else if (status1 & 4) {
  851. /* Disable EDID interrupt */
  852. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  853. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  854. }
  855. return IRQ_HANDLED;
  856. }
  857. static int sh_hdmi_display_on(struct sh_mobile_lcdc_entity *entity)
  858. {
  859. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  860. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__, hdmi,
  861. hdmi->hp_state);
  862. /*
  863. * hp_state can be set to
  864. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  865. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  866. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  867. */
  868. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  869. /* PS mode d->e. All functions are active */
  870. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  871. dev_dbg(hdmi->dev, "HDMI running\n");
  872. }
  873. return hdmi->hp_state == HDMI_HOTPLUG_DISCONNECTED
  874. ? SH_MOBILE_LCDC_DISPLAY_DISCONNECTED
  875. : SH_MOBILE_LCDC_DISPLAY_CONNECTED;
  876. }
  877. static void sh_hdmi_display_off(struct sh_mobile_lcdc_entity *entity)
  878. {
  879. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  880. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, hdmi);
  881. /* PS mode e->a */
  882. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  883. }
  884. static const struct sh_mobile_lcdc_entity_ops sh_hdmi_ops = {
  885. .display_on = sh_hdmi_display_on,
  886. .display_off = sh_hdmi_display_off,
  887. };
  888. /**
  889. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  890. * @hdmi: driver context
  891. * @hdmi_rate: HDMI clock frequency in Hz
  892. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  893. * return: configured positive rate if successful
  894. * 0 if couldn't set the rate, but managed to enable the
  895. * clock, negative error, if couldn't enable the clock
  896. */
  897. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  898. unsigned long parent_rate)
  899. {
  900. int ret;
  901. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  902. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  903. if (ret < 0) {
  904. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  905. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  906. } else {
  907. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  908. }
  909. }
  910. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  911. if (ret < 0) {
  912. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  913. hdmi_rate = 0;
  914. } else {
  915. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  916. }
  917. return hdmi_rate;
  918. }
  919. /* Hotplug interrupt occurred, read EDID */
  920. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  921. {
  922. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  923. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  924. int ret;
  925. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__, hdmi,
  926. hdmi->hp_state);
  927. if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
  928. unsigned long parent_rate = 0, hdmi_rate;
  929. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  930. if (ret < 0)
  931. goto out;
  932. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  933. /* Reconfigure the clock */
  934. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  935. if (ret < 0)
  936. goto out;
  937. msleep(10);
  938. sh_hdmi_configure(hdmi);
  939. /* Switched to another (d) power-save mode */
  940. msleep(10);
  941. if (ch && ch->notify)
  942. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_CONNECT,
  943. &hdmi->mode, &hdmi->monspec);
  944. } else {
  945. hdmi->monspec.modedb_len = 0;
  946. fb_destroy_modedb(hdmi->monspec.modedb);
  947. hdmi->monspec.modedb = NULL;
  948. if (ch && ch->notify)
  949. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_DISCONNECT,
  950. NULL, NULL);
  951. ret = 0;
  952. }
  953. out:
  954. if (ret < 0 && ret != -EAGAIN)
  955. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  956. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, hdmi);
  957. }
  958. static int __init sh_hdmi_probe(struct platform_device *pdev)
  959. {
  960. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  961. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  962. int irq = platform_get_irq(pdev, 0), ret;
  963. struct sh_hdmi *hdmi;
  964. long rate;
  965. if (!res || !pdata || irq < 0)
  966. return -ENODEV;
  967. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  968. if (!hdmi) {
  969. dev_err(&pdev->dev, "Cannot allocate device data\n");
  970. return -ENOMEM;
  971. }
  972. hdmi->dev = &pdev->dev;
  973. hdmi->entity.owner = THIS_MODULE;
  974. hdmi->entity.ops = &sh_hdmi_ops;
  975. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  976. if (IS_ERR(hdmi->hdmi_clk)) {
  977. ret = PTR_ERR(hdmi->hdmi_clk);
  978. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  979. goto egetclk;
  980. }
  981. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  982. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  983. if (rate > 0)
  984. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  985. if (rate < 0) {
  986. ret = rate;
  987. goto erate;
  988. }
  989. ret = clk_enable(hdmi->hdmi_clk);
  990. if (ret < 0) {
  991. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  992. goto erate;
  993. }
  994. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  995. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  996. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  997. ret = -EBUSY;
  998. goto ereqreg;
  999. }
  1000. hdmi->base = ioremap(res->start, resource_size(res));
  1001. if (!hdmi->base) {
  1002. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1003. ret = -ENOMEM;
  1004. goto emap;
  1005. }
  1006. platform_set_drvdata(pdev, &hdmi->entity);
  1007. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1008. pm_runtime_enable(&pdev->dev);
  1009. pm_runtime_get_sync(&pdev->dev);
  1010. /* Product and revision IDs are 0 in sh-mobile version */
  1011. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1012. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1013. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1014. dev_name(&pdev->dev), hdmi);
  1015. if (ret < 0) {
  1016. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1017. goto ereqirq;
  1018. }
  1019. ret = snd_soc_register_codec(&pdev->dev,
  1020. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1021. if (ret < 0) {
  1022. dev_err(&pdev->dev, "codec registration failed\n");
  1023. goto ecodec;
  1024. }
  1025. return 0;
  1026. ecodec:
  1027. free_irq(irq, hdmi);
  1028. ereqirq:
  1029. pm_runtime_put(&pdev->dev);
  1030. pm_runtime_disable(&pdev->dev);
  1031. iounmap(hdmi->base);
  1032. emap:
  1033. release_mem_region(res->start, resource_size(res));
  1034. ereqreg:
  1035. clk_disable(hdmi->hdmi_clk);
  1036. erate:
  1037. clk_put(hdmi->hdmi_clk);
  1038. egetclk:
  1039. kfree(hdmi);
  1040. return ret;
  1041. }
  1042. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1043. {
  1044. struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
  1045. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1046. int irq = platform_get_irq(pdev, 0);
  1047. snd_soc_unregister_codec(&pdev->dev);
  1048. /* No new work will be scheduled, wait for running ISR */
  1049. free_irq(irq, hdmi);
  1050. /* Wait for already scheduled work */
  1051. cancel_delayed_work_sync(&hdmi->edid_work);
  1052. pm_runtime_put(&pdev->dev);
  1053. pm_runtime_disable(&pdev->dev);
  1054. clk_disable(hdmi->hdmi_clk);
  1055. clk_put(hdmi->hdmi_clk);
  1056. iounmap(hdmi->base);
  1057. release_mem_region(res->start, resource_size(res));
  1058. kfree(hdmi);
  1059. return 0;
  1060. }
  1061. static struct platform_driver sh_hdmi_driver = {
  1062. .remove = __exit_p(sh_hdmi_remove),
  1063. .driver = {
  1064. .name = "sh-mobile-hdmi",
  1065. },
  1066. };
  1067. static int __init sh_hdmi_init(void)
  1068. {
  1069. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1070. }
  1071. module_init(sh_hdmi_init);
  1072. static void __exit sh_hdmi_exit(void)
  1073. {
  1074. platform_driver_unregister(&sh_hdmi_driver);
  1075. }
  1076. module_exit(sh_hdmi_exit);
  1077. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1078. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1079. MODULE_LICENSE("GPL v2");