saa7146reg.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. saa7146.h - definitions philips saa7146 based cards
  3. Copyright (C) 1999 Nathan Laredo (laredo@gnu.org)
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #ifndef __SAA7146_REG__
  17. #define __SAA7146_REG__
  18. #define SAA7146_BASE_ODD1 0x00
  19. #define SAA7146_BASE_EVEN1 0x04
  20. #define SAA7146_PROT_ADDR1 0x08
  21. #define SAA7146_PITCH1 0x0c
  22. #define SAA7146_PAGE1 0x10
  23. #define SAA7146_NUM_LINE_BYTE1 0x14
  24. #define SAA7146_BASE_ODD2 0x18
  25. #define SAA7146_BASE_EVEN2 0x1c
  26. #define SAA7146_PROT_ADDR2 0x20
  27. #define SAA7146_PITCH2 0x24
  28. #define SAA7146_PAGE2 0x28
  29. #define SAA7146_NUM_LINE_BYTE2 0x2c
  30. #define SAA7146_BASE_ODD3 0x30
  31. #define SAA7146_BASE_EVEN3 0x34
  32. #define SAA7146_PROT_ADDR3 0x38
  33. #define SAA7146_PITCH3 0x3c
  34. #define SAA7146_PAGE3 0x40
  35. #define SAA7146_NUM_LINE_BYTE3 0x44
  36. #define SAA7146_PCI_BT_V1 0x48
  37. #define SAA7146_PCI_BT_V2 0x49
  38. #define SAA7146_PCI_BT_V3 0x4a
  39. #define SAA7146_PCI_BT_DEBI 0x4b
  40. #define SAA7146_PCI_BT_A 0x4c
  41. #define SAA7146_DD1_INIT 0x50
  42. #define SAA7146_DD1_STREAM_B 0x54
  43. #define SAA7146_DD1_STREAM_A 0x56
  44. #define SAA7146_BRS_CTRL 0x58
  45. #define SAA7146_HPS_CTRL 0x5c
  46. #define SAA7146_HPS_V_SCALE 0x60
  47. #define SAA7146_HPS_V_GAIN 0x64
  48. #define SAA7146_HPS_H_PRESCALE 0x68
  49. #define SAA7146_HPS_H_SCALE 0x6c
  50. #define SAA7146_BCS_CTRL 0x70
  51. #define SAA7146_CHROMA_KEY_RANGE 0x74
  52. #define SAA7146_CLIP_FORMAT_CTRL 0x78
  53. #define SAA7146_DEBI_CONFIG 0x7c
  54. #define SAA7146_DEBI_COMMAND 0x80
  55. #define SAA7146_DEBI_PAGE 0x84
  56. #define SAA7146_DEBI_AD 0x88
  57. #define SAA7146_I2C_TRANSFER 0x8c
  58. #define SAA7146_I2C_STATUS 0x90
  59. #define SAA7146_BASE_A1_IN 0x94
  60. #define SAA7146_PROT_A1_IN 0x98
  61. #define SAA7146_PAGE_A1_IN 0x9C
  62. #define SAA7146_BASE_A1_OUT 0xa0
  63. #define SAA7146_PROT_A1_OUT 0xa4
  64. #define SAA7146_PAGE_A1_OUT 0xa8
  65. #define SAA7146_BASE_A2_IN 0xac
  66. #define SAA7146_PROT_A2_IN 0xb0
  67. #define SAA7146_PAGE_A2_IN 0xb4
  68. #define SAA7146_BASE_A2_OUT 0xb8
  69. #define SAA7146_PROT_A2_OUT 0xbc
  70. #define SAA7146_PAGE_A2_OUT 0xc0
  71. #define SAA7146_RPS_PAGE0 0xc4
  72. #define SAA7146_RPS_PAGE1 0xc8
  73. #define SAA7146_RPS_THRESH0 0xcc
  74. #define SAA7146_RPS_THRESH1 0xd0
  75. #define SAA7146_RPS_TOV0 0xd4
  76. #define SAA7146_RPS_TOV1 0xd8
  77. #define SAA7146_IER 0xdc
  78. #define SAA7146_GPIO_CTRL 0xe0
  79. #define SAA7146_EC1SSR 0xe4
  80. #define SAA7146_EC2SSR 0xe8
  81. #define SAA7146_ECT1R 0xec
  82. #define SAA7146_ECT2R 0xf0
  83. #define SAA7146_ACON1 0xf4
  84. #define SAA7146_ACON2 0xf8
  85. #define SAA7146_MC1 0xfc
  86. #define SAA7146_MC2 0x100
  87. #define SAA7146_RPS_ADDR0 0x104
  88. #define SAA7146_RPS_ADDR1 0x108
  89. #define SAA7146_ISR 0x10c
  90. #define SAA7146_PSR 0x110
  91. #define SAA7146_SSR 0x114
  92. #define SAA7146_EC1R 0x118
  93. #define SAA7146_EC2R 0x11c
  94. #define SAA7146_VDP1 0x120
  95. #define SAA7146_VDP2 0x124
  96. #define SAA7146_VDP3 0x128
  97. #define SAA7146_ADP1 0x12c
  98. #define SAA7146_ADP2 0x130
  99. #define SAA7146_ADP3 0x134
  100. #define SAA7146_ADP4 0x138
  101. #define SAA7146_DDP 0x13c
  102. #define SAA7146_LEVEL_REP 0x140
  103. #define SAA7146_FB_BUFFER1 0x144
  104. #define SAA7146_FB_BUFFER2 0x148
  105. #define SAA7146_A_TIME_SLOT1 0x180
  106. #define SAA7146_A_TIME_SLOT2 0x1C0
  107. /* bitfield defines */
  108. #define MASK_31 0x80000000
  109. #define MASK_30 0x40000000
  110. #define MASK_29 0x20000000
  111. #define MASK_28 0x10000000
  112. #define MASK_27 0x08000000
  113. #define MASK_26 0x04000000
  114. #define MASK_25 0x02000000
  115. #define MASK_24 0x01000000
  116. #define MASK_23 0x00800000
  117. #define MASK_22 0x00400000
  118. #define MASK_21 0x00200000
  119. #define MASK_20 0x00100000
  120. #define MASK_19 0x00080000
  121. #define MASK_18 0x00040000
  122. #define MASK_17 0x00020000
  123. #define MASK_16 0x00010000
  124. #define MASK_15 0x00008000
  125. #define MASK_14 0x00004000
  126. #define MASK_13 0x00002000
  127. #define MASK_12 0x00001000
  128. #define MASK_11 0x00000800
  129. #define MASK_10 0x00000400
  130. #define MASK_09 0x00000200
  131. #define MASK_08 0x00000100
  132. #define MASK_07 0x00000080
  133. #define MASK_06 0x00000040
  134. #define MASK_05 0x00000020
  135. #define MASK_04 0x00000010
  136. #define MASK_03 0x00000008
  137. #define MASK_02 0x00000004
  138. #define MASK_01 0x00000002
  139. #define MASK_00 0x00000001
  140. #define MASK_B0 0x000000ff
  141. #define MASK_B1 0x0000ff00
  142. #define MASK_B2 0x00ff0000
  143. #define MASK_B3 0xff000000
  144. #define MASK_W0 0x0000ffff
  145. #define MASK_W1 0xffff0000
  146. #define MASK_PA 0xfffffffc
  147. #define MASK_PR 0xfffffffe
  148. #define MASK_ER 0xffffffff
  149. #define MASK_NONE 0x00000000
  150. #define SAA7146_PAGE_MAP_EN MASK_11
  151. /* main control register 1 */
  152. #define SAA7146_MC1_MRST_N MASK_15
  153. #define SAA7146_MC1_ERPS1 MASK_13
  154. #define SAA7146_MC1_ERPS0 MASK_12
  155. #define SAA7146_MC1_EDP MASK_11
  156. #define SAA7146_MC1_EVP MASK_10
  157. #define SAA7146_MC1_EAP MASK_09
  158. #define SAA7146_MC1_EI2C MASK_08
  159. #define SAA7146_MC1_TR_E_DEBI MASK_07
  160. #define SAA7146_MC1_TR_E_1 MASK_06
  161. #define SAA7146_MC1_TR_E_2 MASK_05
  162. #define SAA7146_MC1_TR_E_3 MASK_04
  163. #define SAA7146_MC1_TR_E_A2_OUT MASK_03
  164. #define SAA7146_MC1_TR_E_A2_IN MASK_02
  165. #define SAA7146_MC1_TR_E_A1_OUT MASK_01
  166. #define SAA7146_MC1_TR_E_A1_IN MASK_00
  167. /* main control register 2 */
  168. #define SAA7146_MC2_RPS_SIG4 MASK_15
  169. #define SAA7146_MC2_RPS_SIG3 MASK_14
  170. #define SAA7146_MC2_RPS_SIG2 MASK_13
  171. #define SAA7146_MC2_RPS_SIG1 MASK_12
  172. #define SAA7146_MC2_RPS_SIG0 MASK_11
  173. #define SAA7146_MC2_UPLD_D1_B MASK_10
  174. #define SAA7146_MC2_UPLD_D1_A MASK_09
  175. #define SAA7146_MC2_UPLD_BRS MASK_08
  176. #define SAA7146_MC2_UPLD_HPS_H MASK_06
  177. #define SAA7146_MC2_UPLD_HPS_V MASK_05
  178. #define SAA7146_MC2_UPLD_DMA3 MASK_04
  179. #define SAA7146_MC2_UPLD_DMA2 MASK_03
  180. #define SAA7146_MC2_UPLD_DMA1 MASK_02
  181. #define SAA7146_MC2_UPLD_DEBI MASK_01
  182. #define SAA7146_MC2_UPLD_I2C MASK_00
  183. /* Primary Status Register and Interrupt Enable/Status Registers */
  184. #define SAA7146_PSR_PPEF MASK_31
  185. #define SAA7146_PSR_PABO MASK_30
  186. #define SAA7146_PSR_PPED MASK_29
  187. #define SAA7146_PSR_RPS_I1 MASK_28
  188. #define SAA7146_PSR_RPS_I0 MASK_27
  189. #define SAA7146_PSR_RPS_LATE1 MASK_26
  190. #define SAA7146_PSR_RPS_LATE0 MASK_25
  191. #define SAA7146_PSR_RPS_E1 MASK_24
  192. #define SAA7146_PSR_RPS_E0 MASK_23
  193. #define SAA7146_PSR_RPS_TO1 MASK_22
  194. #define SAA7146_PSR_RPS_TO0 MASK_21
  195. #define SAA7146_PSR_UPLD MASK_20
  196. #define SAA7146_PSR_DEBI_S MASK_19
  197. #define SAA7146_PSR_DEBI_E MASK_18
  198. #define SAA7146_PSR_I2C_S MASK_17
  199. #define SAA7146_PSR_I2C_E MASK_16
  200. #define SAA7146_PSR_A2_IN MASK_15
  201. #define SAA7146_PSR_A2_OUT MASK_14
  202. #define SAA7146_PSR_A1_IN MASK_13
  203. #define SAA7146_PSR_A1_OUT MASK_12
  204. #define SAA7146_PSR_AFOU MASK_11
  205. #define SAA7146_PSR_V_PE MASK_10
  206. #define SAA7146_PSR_VFOU MASK_09
  207. #define SAA7146_PSR_FIDA MASK_08
  208. #define SAA7146_PSR_FIDB MASK_07
  209. #define SAA7146_PSR_PIN3 MASK_06
  210. #define SAA7146_PSR_PIN2 MASK_05
  211. #define SAA7146_PSR_PIN1 MASK_04
  212. #define SAA7146_PSR_PIN0 MASK_03
  213. #define SAA7146_PSR_ECS MASK_02
  214. #define SAA7146_PSR_EC3S MASK_01
  215. #define SAA7146_PSR_EC0S MASK_00
  216. /* Secondary Status Register */
  217. #define SAA7146_SSR_PRQ MASK_31
  218. #define SAA7146_SSR_PMA MASK_30
  219. #define SAA7146_SSR_RPS_RE1 MASK_29
  220. #define SAA7146_SSR_RPS_PE1 MASK_28
  221. #define SAA7146_SSR_RPS_A1 MASK_27
  222. #define SAA7146_SSR_RPS_RE0 MASK_26
  223. #define SAA7146_SSR_RPS_PE0 MASK_25
  224. #define SAA7146_SSR_RPS_A0 MASK_24
  225. #define SAA7146_SSR_DEBI_TO MASK_23
  226. #define SAA7146_SSR_DEBI_EF MASK_22
  227. #define SAA7146_SSR_I2C_EA MASK_21
  228. #define SAA7146_SSR_I2C_EW MASK_20
  229. #define SAA7146_SSR_I2C_ER MASK_19
  230. #define SAA7146_SSR_I2C_EL MASK_18
  231. #define SAA7146_SSR_I2C_EF MASK_17
  232. #define SAA7146_SSR_V3P MASK_16
  233. #define SAA7146_SSR_V2P MASK_15
  234. #define SAA7146_SSR_V1P MASK_14
  235. #define SAA7146_SSR_VF3 MASK_13
  236. #define SAA7146_SSR_VF2 MASK_12
  237. #define SAA7146_SSR_VF1 MASK_11
  238. #define SAA7146_SSR_AF2_IN MASK_10
  239. #define SAA7146_SSR_AF2_OUT MASK_09
  240. #define SAA7146_SSR_AF1_IN MASK_08
  241. #define SAA7146_SSR_AF1_OUT MASK_07
  242. #define SAA7146_SSR_VGT MASK_05
  243. #define SAA7146_SSR_LNQG MASK_04
  244. #define SAA7146_SSR_EC5S MASK_03
  245. #define SAA7146_SSR_EC4S MASK_02
  246. #define SAA7146_SSR_EC2S MASK_01
  247. #define SAA7146_SSR_EC1S MASK_00
  248. /* I2C status register */
  249. #define SAA7146_I2C_ABORT MASK_07
  250. #define SAA7146_I2C_SPERR MASK_06
  251. #define SAA7146_I2C_APERR MASK_05
  252. #define SAA7146_I2C_DTERR MASK_04
  253. #define SAA7146_I2C_DRERR MASK_03
  254. #define SAA7146_I2C_AL MASK_02
  255. #define SAA7146_I2C_ERR MASK_01
  256. #define SAA7146_I2C_BUSY MASK_00
  257. /* output formats */
  258. #define SAA7146_YUV422 0
  259. #define SAA7146_RGB16 0
  260. #define SAA7146_YUV444 1
  261. #define SAA7146_RGB24 1
  262. #define SAA7146_ARGB32 2
  263. #define SAA7146_YUV411 3
  264. #define SAA7146_ARGB15 3
  265. #define SAA7146_YUV2 4
  266. #define SAA7146_RGAB15 4
  267. #define SAA7146_Y8 6
  268. #define SAA7146_YUV8 7
  269. #define SAA7146_RGB8 7
  270. #define SAA7146_YUV444p 8
  271. #define SAA7146_YUV422p 9
  272. #define SAA7146_YUV420p 10
  273. #define SAA7146_YUV1620 11
  274. #define SAA7146_Y1 13
  275. #define SAA7146_Y2 14
  276. #define SAA7146_YUV1 15
  277. #endif