cpm2_pic.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Platform information definitions.
  3. *
  4. * Copied from arch/ppc/syslib/cpm2_pic.c with minor subsequent updates
  5. * to make in work in arch/powerpc/. Original (c) belongs to Dan Malek.
  6. *
  7. * Author: Vitaly Bordug <vbordug@ru.mvista.com>
  8. *
  9. * 1999-2001 (c) Dan Malek <dan@embeddedalley.com>
  10. * 2006 (c) MontaVista Software, Inc.
  11. *
  12. * This file is licensed under the terms of the GNU General Public License
  13. * version 2. This program is licensed "as is" without any warranty of any
  14. * kind, whether express or implied.
  15. */
  16. /* The CPM2 internal interrupt controller. It is usually
  17. * the only interrupt controller.
  18. * There are two 32-bit registers (high/low) for up to 64
  19. * possible interrupts.
  20. *
  21. * Now, the fun starts.....Interrupt Numbers DO NOT MAP
  22. * in a simple arithmetic fashion to mask or pending registers.
  23. * That is, interrupt 4 does not map to bit position 4.
  24. * We create two tables, indexed by vector number, to indicate
  25. * which register to use and which bit in the register to use.
  26. */
  27. #include <linux/stddef.h>
  28. #include <linux/init.h>
  29. #include <linux/sched.h>
  30. #include <linux/signal.h>
  31. #include <linux/irq.h>
  32. #include <asm/immap_cpm2.h>
  33. #include <asm/mpc8260.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/fs_pd.h>
  37. #include "cpm2_pic.h"
  38. /* External IRQS */
  39. #define CPM2_IRQ_EXT1 19
  40. #define CPM2_IRQ_EXT7 25
  41. /* Port C IRQS */
  42. #define CPM2_IRQ_PORTC15 48
  43. #define CPM2_IRQ_PORTC0 63
  44. static intctl_cpm2_t __iomem *cpm2_intctl;
  45. static struct irq_domain *cpm2_pic_host;
  46. static unsigned long ppc_cached_irq_mask[2]; /* 2 32-bit registers */
  47. static const u_char irq_to_siureg[] = {
  48. 1, 1, 1, 1, 1, 1, 1, 1,
  49. 1, 1, 1, 1, 1, 1, 1, 1,
  50. 0, 0, 0, 0, 0, 0, 0, 0,
  51. 0, 0, 0, 0, 0, 0, 0, 0,
  52. 1, 1, 1, 1, 1, 1, 1, 1,
  53. 1, 1, 1, 1, 1, 1, 1, 1,
  54. 0, 0, 0, 0, 0, 0, 0, 0,
  55. 0, 0, 0, 0, 0, 0, 0, 0
  56. };
  57. /* bit numbers do not match the docs, these are precomputed so the bit for
  58. * a given irq is (1 << irq_to_siubit[irq]) */
  59. static const u_char irq_to_siubit[] = {
  60. 0, 15, 14, 13, 12, 11, 10, 9,
  61. 8, 7, 6, 5, 4, 3, 2, 1,
  62. 2, 1, 0, 14, 13, 12, 11, 10,
  63. 9, 8, 7, 6, 5, 4, 3, 0,
  64. 31, 30, 29, 28, 27, 26, 25, 24,
  65. 23, 22, 21, 20, 19, 18, 17, 16,
  66. 16, 17, 18, 19, 20, 21, 22, 23,
  67. 24, 25, 26, 27, 28, 29, 30, 31,
  68. };
  69. static void cpm2_mask_irq(struct irq_data *d)
  70. {
  71. int bit, word;
  72. unsigned int irq_nr = irqd_to_hwirq(d);
  73. bit = irq_to_siubit[irq_nr];
  74. word = irq_to_siureg[irq_nr];
  75. ppc_cached_irq_mask[word] &= ~(1 << bit);
  76. out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
  77. }
  78. static void cpm2_unmask_irq(struct irq_data *d)
  79. {
  80. int bit, word;
  81. unsigned int irq_nr = irqd_to_hwirq(d);
  82. bit = irq_to_siubit[irq_nr];
  83. word = irq_to_siureg[irq_nr];
  84. ppc_cached_irq_mask[word] |= 1 << bit;
  85. out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
  86. }
  87. static void cpm2_ack(struct irq_data *d)
  88. {
  89. int bit, word;
  90. unsigned int irq_nr = irqd_to_hwirq(d);
  91. bit = irq_to_siubit[irq_nr];
  92. word = irq_to_siureg[irq_nr];
  93. out_be32(&cpm2_intctl->ic_sipnrh + word, 1 << bit);
  94. }
  95. static void cpm2_end_irq(struct irq_data *d)
  96. {
  97. int bit, word;
  98. unsigned int irq_nr = irqd_to_hwirq(d);
  99. bit = irq_to_siubit[irq_nr];
  100. word = irq_to_siureg[irq_nr];
  101. ppc_cached_irq_mask[word] |= 1 << bit;
  102. out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
  103. /*
  104. * Work around large numbers of spurious IRQs on PowerPC 82xx
  105. * systems.
  106. */
  107. mb();
  108. }
  109. static int cpm2_set_irq_type(struct irq_data *d, unsigned int flow_type)
  110. {
  111. unsigned int src = irqd_to_hwirq(d);
  112. unsigned int vold, vnew, edibit;
  113. /* Port C interrupts are either IRQ_TYPE_EDGE_FALLING or
  114. * IRQ_TYPE_EDGE_BOTH (default). All others are IRQ_TYPE_EDGE_FALLING
  115. * or IRQ_TYPE_LEVEL_LOW (default)
  116. */
  117. if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0) {
  118. if (flow_type == IRQ_TYPE_NONE)
  119. flow_type = IRQ_TYPE_EDGE_BOTH;
  120. if (flow_type != IRQ_TYPE_EDGE_BOTH &&
  121. flow_type != IRQ_TYPE_EDGE_FALLING)
  122. goto err_sense;
  123. } else {
  124. if (flow_type == IRQ_TYPE_NONE)
  125. flow_type = IRQ_TYPE_LEVEL_LOW;
  126. if (flow_type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH))
  127. goto err_sense;
  128. }
  129. irqd_set_trigger_type(d, flow_type);
  130. if (flow_type & IRQ_TYPE_LEVEL_LOW)
  131. __irq_set_handler_locked(d->irq, handle_level_irq);
  132. else
  133. __irq_set_handler_locked(d->irq, handle_edge_irq);
  134. /* internal IRQ senses are LEVEL_LOW
  135. * EXT IRQ and Port C IRQ senses are programmable
  136. */
  137. if (src >= CPM2_IRQ_EXT1 && src <= CPM2_IRQ_EXT7)
  138. edibit = (14 - (src - CPM2_IRQ_EXT1));
  139. else
  140. if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0)
  141. edibit = (31 - (CPM2_IRQ_PORTC0 - src));
  142. else
  143. return (flow_type & IRQ_TYPE_LEVEL_LOW) ?
  144. IRQ_SET_MASK_OK_NOCOPY : -EINVAL;
  145. vold = in_be32(&cpm2_intctl->ic_siexr);
  146. if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING)
  147. vnew = vold | (1 << edibit);
  148. else
  149. vnew = vold & ~(1 << edibit);
  150. if (vold != vnew)
  151. out_be32(&cpm2_intctl->ic_siexr, vnew);
  152. return IRQ_SET_MASK_OK_NOCOPY;
  153. err_sense:
  154. pr_err("CPM2 PIC: sense type 0x%x not supported\n", flow_type);
  155. return -EINVAL;
  156. }
  157. static struct irq_chip cpm2_pic = {
  158. .name = "CPM2 SIU",
  159. .irq_mask = cpm2_mask_irq,
  160. .irq_unmask = cpm2_unmask_irq,
  161. .irq_ack = cpm2_ack,
  162. .irq_eoi = cpm2_end_irq,
  163. .irq_set_type = cpm2_set_irq_type,
  164. .flags = IRQCHIP_EOI_IF_HANDLED,
  165. };
  166. unsigned int cpm2_get_irq(void)
  167. {
  168. int irq;
  169. unsigned long bits;
  170. /* For CPM2, read the SIVEC register and shift the bits down
  171. * to get the irq number. */
  172. bits = in_be32(&cpm2_intctl->ic_sivec);
  173. irq = bits >> 26;
  174. if (irq == 0)
  175. return(-1);
  176. return irq_linear_revmap(cpm2_pic_host, irq);
  177. }
  178. static int cpm2_pic_host_map(struct irq_domain *h, unsigned int virq,
  179. irq_hw_number_t hw)
  180. {
  181. pr_debug("cpm2_pic_host_map(%d, 0x%lx)\n", virq, hw);
  182. irq_set_status_flags(virq, IRQ_LEVEL);
  183. irq_set_chip_and_handler(virq, &cpm2_pic, handle_level_irq);
  184. return 0;
  185. }
  186. static const struct irq_domain_ops cpm2_pic_host_ops = {
  187. .map = cpm2_pic_host_map,
  188. .xlate = irq_domain_xlate_onetwocell,
  189. };
  190. void cpm2_pic_init(struct device_node *node)
  191. {
  192. int i;
  193. cpm2_intctl = cpm2_map(im_intctl);
  194. /* Clear the CPM IRQ controller, in case it has any bits set
  195. * from the bootloader
  196. */
  197. /* Mask out everything */
  198. out_be32(&cpm2_intctl->ic_simrh, 0x00000000);
  199. out_be32(&cpm2_intctl->ic_simrl, 0x00000000);
  200. wmb();
  201. /* Ack everything */
  202. out_be32(&cpm2_intctl->ic_sipnrh, 0xffffffff);
  203. out_be32(&cpm2_intctl->ic_sipnrl, 0xffffffff);
  204. wmb();
  205. /* Dummy read of the vector */
  206. i = in_be32(&cpm2_intctl->ic_sivec);
  207. rmb();
  208. /* Initialize the default interrupt mapping priorities,
  209. * in case the boot rom changed something on us.
  210. */
  211. out_be16(&cpm2_intctl->ic_sicr, 0);
  212. out_be32(&cpm2_intctl->ic_scprrh, 0x05309770);
  213. out_be32(&cpm2_intctl->ic_scprrl, 0x05309770);
  214. /* create a legacy host */
  215. cpm2_pic_host = irq_domain_add_linear(node, 64, &cpm2_pic_host_ops, NULL);
  216. if (cpm2_pic_host == NULL) {
  217. printk(KERN_ERR "CPM2 PIC: failed to allocate irq host!\n");
  218. return;
  219. }
  220. }