book3s_emulate.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm_ppc.h>
  20. #include <asm/disassemble.h>
  21. #include <asm/kvm_book3s.h>
  22. #include <asm/reg.h>
  23. #include <asm/switch_to.h>
  24. #define OP_19_XOP_RFID 18
  25. #define OP_19_XOP_RFI 50
  26. #define OP_31_XOP_MFMSR 83
  27. #define OP_31_XOP_MTMSR 146
  28. #define OP_31_XOP_MTMSRD 178
  29. #define OP_31_XOP_MTSR 210
  30. #define OP_31_XOP_MTSRIN 242
  31. #define OP_31_XOP_TLBIEL 274
  32. #define OP_31_XOP_TLBIE 306
  33. #define OP_31_XOP_SLBMTE 402
  34. #define OP_31_XOP_SLBIE 434
  35. #define OP_31_XOP_SLBIA 498
  36. #define OP_31_XOP_MFSR 595
  37. #define OP_31_XOP_MFSRIN 659
  38. #define OP_31_XOP_DCBA 758
  39. #define OP_31_XOP_SLBMFEV 851
  40. #define OP_31_XOP_EIOIO 854
  41. #define OP_31_XOP_SLBMFEE 915
  42. /* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
  43. #define OP_31_XOP_DCBZ 1010
  44. #define OP_LFS 48
  45. #define OP_LFD 50
  46. #define OP_STFS 52
  47. #define OP_STFD 54
  48. #define SPRN_GQR0 912
  49. #define SPRN_GQR1 913
  50. #define SPRN_GQR2 914
  51. #define SPRN_GQR3 915
  52. #define SPRN_GQR4 916
  53. #define SPRN_GQR5 917
  54. #define SPRN_GQR6 918
  55. #define SPRN_GQR7 919
  56. /* Book3S_32 defines mfsrin(v) - but that messes up our abstract
  57. * function pointers, so let's just disable the define. */
  58. #undef mfsrin
  59. enum priv_level {
  60. PRIV_PROBLEM = 0,
  61. PRIV_SUPER = 1,
  62. PRIV_HYPER = 2,
  63. };
  64. static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
  65. {
  66. /* PAPR VMs only access supervisor SPRs */
  67. if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
  68. return false;
  69. /* Limit user space to its own small SPR set */
  70. if ((vcpu->arch.shared->msr & MSR_PR) && level > PRIV_PROBLEM)
  71. return false;
  72. return true;
  73. }
  74. int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
  75. unsigned int inst, int *advance)
  76. {
  77. int emulated = EMULATE_DONE;
  78. switch (get_op(inst)) {
  79. case 19:
  80. switch (get_xop(inst)) {
  81. case OP_19_XOP_RFID:
  82. case OP_19_XOP_RFI:
  83. kvmppc_set_pc(vcpu, vcpu->arch.shared->srr0);
  84. kvmppc_set_msr(vcpu, vcpu->arch.shared->srr1);
  85. *advance = 0;
  86. break;
  87. default:
  88. emulated = EMULATE_FAIL;
  89. break;
  90. }
  91. break;
  92. case 31:
  93. switch (get_xop(inst)) {
  94. case OP_31_XOP_MFMSR:
  95. kvmppc_set_gpr(vcpu, get_rt(inst),
  96. vcpu->arch.shared->msr);
  97. break;
  98. case OP_31_XOP_MTMSRD:
  99. {
  100. ulong rs = kvmppc_get_gpr(vcpu, get_rs(inst));
  101. if (inst & 0x10000) {
  102. vcpu->arch.shared->msr &= ~(MSR_RI | MSR_EE);
  103. vcpu->arch.shared->msr |= rs & (MSR_RI | MSR_EE);
  104. } else
  105. kvmppc_set_msr(vcpu, rs);
  106. break;
  107. }
  108. case OP_31_XOP_MTMSR:
  109. kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, get_rs(inst)));
  110. break;
  111. case OP_31_XOP_MFSR:
  112. {
  113. int srnum;
  114. srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
  115. if (vcpu->arch.mmu.mfsrin) {
  116. u32 sr;
  117. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  118. kvmppc_set_gpr(vcpu, get_rt(inst), sr);
  119. }
  120. break;
  121. }
  122. case OP_31_XOP_MFSRIN:
  123. {
  124. int srnum;
  125. srnum = (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf;
  126. if (vcpu->arch.mmu.mfsrin) {
  127. u32 sr;
  128. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  129. kvmppc_set_gpr(vcpu, get_rt(inst), sr);
  130. }
  131. break;
  132. }
  133. case OP_31_XOP_MTSR:
  134. vcpu->arch.mmu.mtsrin(vcpu,
  135. (inst >> 16) & 0xf,
  136. kvmppc_get_gpr(vcpu, get_rs(inst)));
  137. break;
  138. case OP_31_XOP_MTSRIN:
  139. vcpu->arch.mmu.mtsrin(vcpu,
  140. (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf,
  141. kvmppc_get_gpr(vcpu, get_rs(inst)));
  142. break;
  143. case OP_31_XOP_TLBIE:
  144. case OP_31_XOP_TLBIEL:
  145. {
  146. bool large = (inst & 0x00200000) ? true : false;
  147. ulong addr = kvmppc_get_gpr(vcpu, get_rb(inst));
  148. vcpu->arch.mmu.tlbie(vcpu, addr, large);
  149. break;
  150. }
  151. case OP_31_XOP_EIOIO:
  152. break;
  153. case OP_31_XOP_SLBMTE:
  154. if (!vcpu->arch.mmu.slbmte)
  155. return EMULATE_FAIL;
  156. vcpu->arch.mmu.slbmte(vcpu,
  157. kvmppc_get_gpr(vcpu, get_rs(inst)),
  158. kvmppc_get_gpr(vcpu, get_rb(inst)));
  159. break;
  160. case OP_31_XOP_SLBIE:
  161. if (!vcpu->arch.mmu.slbie)
  162. return EMULATE_FAIL;
  163. vcpu->arch.mmu.slbie(vcpu,
  164. kvmppc_get_gpr(vcpu, get_rb(inst)));
  165. break;
  166. case OP_31_XOP_SLBIA:
  167. if (!vcpu->arch.mmu.slbia)
  168. return EMULATE_FAIL;
  169. vcpu->arch.mmu.slbia(vcpu);
  170. break;
  171. case OP_31_XOP_SLBMFEE:
  172. if (!vcpu->arch.mmu.slbmfee) {
  173. emulated = EMULATE_FAIL;
  174. } else {
  175. ulong t, rb;
  176. rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  177. t = vcpu->arch.mmu.slbmfee(vcpu, rb);
  178. kvmppc_set_gpr(vcpu, get_rt(inst), t);
  179. }
  180. break;
  181. case OP_31_XOP_SLBMFEV:
  182. if (!vcpu->arch.mmu.slbmfev) {
  183. emulated = EMULATE_FAIL;
  184. } else {
  185. ulong t, rb;
  186. rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  187. t = vcpu->arch.mmu.slbmfev(vcpu, rb);
  188. kvmppc_set_gpr(vcpu, get_rt(inst), t);
  189. }
  190. break;
  191. case OP_31_XOP_DCBA:
  192. /* Gets treated as NOP */
  193. break;
  194. case OP_31_XOP_DCBZ:
  195. {
  196. ulong rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  197. ulong ra = 0;
  198. ulong addr, vaddr;
  199. u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
  200. u32 dsisr;
  201. int r;
  202. if (get_ra(inst))
  203. ra = kvmppc_get_gpr(vcpu, get_ra(inst));
  204. addr = (ra + rb) & ~31ULL;
  205. if (!(vcpu->arch.shared->msr & MSR_SF))
  206. addr &= 0xffffffff;
  207. vaddr = addr;
  208. r = kvmppc_st(vcpu, &addr, 32, zeros, true);
  209. if ((r == -ENOENT) || (r == -EPERM)) {
  210. struct kvmppc_book3s_shadow_vcpu *svcpu;
  211. svcpu = svcpu_get(vcpu);
  212. *advance = 0;
  213. vcpu->arch.shared->dar = vaddr;
  214. svcpu->fault_dar = vaddr;
  215. dsisr = DSISR_ISSTORE;
  216. if (r == -ENOENT)
  217. dsisr |= DSISR_NOHPTE;
  218. else if (r == -EPERM)
  219. dsisr |= DSISR_PROTFAULT;
  220. vcpu->arch.shared->dsisr = dsisr;
  221. svcpu->fault_dsisr = dsisr;
  222. svcpu_put(svcpu);
  223. kvmppc_book3s_queue_irqprio(vcpu,
  224. BOOK3S_INTERRUPT_DATA_STORAGE);
  225. }
  226. break;
  227. }
  228. default:
  229. emulated = EMULATE_FAIL;
  230. }
  231. break;
  232. default:
  233. emulated = EMULATE_FAIL;
  234. }
  235. if (emulated == EMULATE_FAIL)
  236. emulated = kvmppc_emulate_paired_single(run, vcpu);
  237. return emulated;
  238. }
  239. void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
  240. u32 val)
  241. {
  242. if (upper) {
  243. /* Upper BAT */
  244. u32 bl = (val >> 2) & 0x7ff;
  245. bat->bepi_mask = (~bl << 17);
  246. bat->bepi = val & 0xfffe0000;
  247. bat->vs = (val & 2) ? 1 : 0;
  248. bat->vp = (val & 1) ? 1 : 0;
  249. bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
  250. } else {
  251. /* Lower BAT */
  252. bat->brpn = val & 0xfffe0000;
  253. bat->wimg = (val >> 3) & 0xf;
  254. bat->pp = val & 3;
  255. bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
  256. }
  257. }
  258. static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
  259. {
  260. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  261. struct kvmppc_bat *bat;
  262. switch (sprn) {
  263. case SPRN_IBAT0U ... SPRN_IBAT3L:
  264. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
  265. break;
  266. case SPRN_IBAT4U ... SPRN_IBAT7L:
  267. bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
  268. break;
  269. case SPRN_DBAT0U ... SPRN_DBAT3L:
  270. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
  271. break;
  272. case SPRN_DBAT4U ... SPRN_DBAT7L:
  273. bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
  274. break;
  275. default:
  276. BUG();
  277. }
  278. return bat;
  279. }
  280. int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, int rs)
  281. {
  282. int emulated = EMULATE_DONE;
  283. ulong spr_val = kvmppc_get_gpr(vcpu, rs);
  284. switch (sprn) {
  285. case SPRN_SDR1:
  286. if (!spr_allowed(vcpu, PRIV_HYPER))
  287. goto unprivileged;
  288. to_book3s(vcpu)->sdr1 = spr_val;
  289. break;
  290. case SPRN_DSISR:
  291. vcpu->arch.shared->dsisr = spr_val;
  292. break;
  293. case SPRN_DAR:
  294. vcpu->arch.shared->dar = spr_val;
  295. break;
  296. case SPRN_HIOR:
  297. to_book3s(vcpu)->hior = spr_val;
  298. break;
  299. case SPRN_IBAT0U ... SPRN_IBAT3L:
  300. case SPRN_IBAT4U ... SPRN_IBAT7L:
  301. case SPRN_DBAT0U ... SPRN_DBAT3L:
  302. case SPRN_DBAT4U ... SPRN_DBAT7L:
  303. {
  304. struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
  305. kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
  306. /* BAT writes happen so rarely that we're ok to flush
  307. * everything here */
  308. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  309. kvmppc_mmu_flush_segments(vcpu);
  310. break;
  311. }
  312. case SPRN_HID0:
  313. to_book3s(vcpu)->hid[0] = spr_val;
  314. break;
  315. case SPRN_HID1:
  316. to_book3s(vcpu)->hid[1] = spr_val;
  317. break;
  318. case SPRN_HID2:
  319. to_book3s(vcpu)->hid[2] = spr_val;
  320. break;
  321. case SPRN_HID2_GEKKO:
  322. to_book3s(vcpu)->hid[2] = spr_val;
  323. /* HID2.PSE controls paired single on gekko */
  324. switch (vcpu->arch.pvr) {
  325. case 0x00080200: /* lonestar 2.0 */
  326. case 0x00088202: /* lonestar 2.2 */
  327. case 0x70000100: /* gekko 1.0 */
  328. case 0x00080100: /* gekko 2.0 */
  329. case 0x00083203: /* gekko 2.3a */
  330. case 0x00083213: /* gekko 2.3b */
  331. case 0x00083204: /* gekko 2.4 */
  332. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  333. case 0x00087200: /* broadway */
  334. if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
  335. /* Native paired singles */
  336. } else if (spr_val & (1 << 29)) { /* HID2.PSE */
  337. vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
  338. kvmppc_giveup_ext(vcpu, MSR_FP);
  339. } else {
  340. vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
  341. }
  342. break;
  343. }
  344. break;
  345. case SPRN_HID4:
  346. case SPRN_HID4_GEKKO:
  347. to_book3s(vcpu)->hid[4] = spr_val;
  348. break;
  349. case SPRN_HID5:
  350. to_book3s(vcpu)->hid[5] = spr_val;
  351. /* guest HID5 set can change is_dcbz32 */
  352. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  353. (mfmsr() & MSR_HV))
  354. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  355. break;
  356. case SPRN_GQR0:
  357. case SPRN_GQR1:
  358. case SPRN_GQR2:
  359. case SPRN_GQR3:
  360. case SPRN_GQR4:
  361. case SPRN_GQR5:
  362. case SPRN_GQR6:
  363. case SPRN_GQR7:
  364. to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
  365. break;
  366. case SPRN_ICTC:
  367. case SPRN_THRM1:
  368. case SPRN_THRM2:
  369. case SPRN_THRM3:
  370. case SPRN_CTRLF:
  371. case SPRN_CTRLT:
  372. case SPRN_L2CR:
  373. case SPRN_MMCR0_GEKKO:
  374. case SPRN_MMCR1_GEKKO:
  375. case SPRN_PMC1_GEKKO:
  376. case SPRN_PMC2_GEKKO:
  377. case SPRN_PMC3_GEKKO:
  378. case SPRN_PMC4_GEKKO:
  379. case SPRN_WPAR_GEKKO:
  380. break;
  381. unprivileged:
  382. default:
  383. printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
  384. #ifndef DEBUG_SPR
  385. emulated = EMULATE_FAIL;
  386. #endif
  387. break;
  388. }
  389. return emulated;
  390. }
  391. int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, int rt)
  392. {
  393. int emulated = EMULATE_DONE;
  394. switch (sprn) {
  395. case SPRN_IBAT0U ... SPRN_IBAT3L:
  396. case SPRN_IBAT4U ... SPRN_IBAT7L:
  397. case SPRN_DBAT0U ... SPRN_DBAT3L:
  398. case SPRN_DBAT4U ... SPRN_DBAT7L:
  399. {
  400. struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
  401. if (sprn % 2)
  402. kvmppc_set_gpr(vcpu, rt, bat->raw >> 32);
  403. else
  404. kvmppc_set_gpr(vcpu, rt, bat->raw);
  405. break;
  406. }
  407. case SPRN_SDR1:
  408. if (!spr_allowed(vcpu, PRIV_HYPER))
  409. goto unprivileged;
  410. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->sdr1);
  411. break;
  412. case SPRN_DSISR:
  413. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->dsisr);
  414. break;
  415. case SPRN_DAR:
  416. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->dar);
  417. break;
  418. case SPRN_HIOR:
  419. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hior);
  420. break;
  421. case SPRN_HID0:
  422. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[0]);
  423. break;
  424. case SPRN_HID1:
  425. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[1]);
  426. break;
  427. case SPRN_HID2:
  428. case SPRN_HID2_GEKKO:
  429. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[2]);
  430. break;
  431. case SPRN_HID4:
  432. case SPRN_HID4_GEKKO:
  433. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[4]);
  434. break;
  435. case SPRN_HID5:
  436. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[5]);
  437. break;
  438. case SPRN_CFAR:
  439. case SPRN_PURR:
  440. kvmppc_set_gpr(vcpu, rt, 0);
  441. break;
  442. case SPRN_GQR0:
  443. case SPRN_GQR1:
  444. case SPRN_GQR2:
  445. case SPRN_GQR3:
  446. case SPRN_GQR4:
  447. case SPRN_GQR5:
  448. case SPRN_GQR6:
  449. case SPRN_GQR7:
  450. kvmppc_set_gpr(vcpu, rt,
  451. to_book3s(vcpu)->gqr[sprn - SPRN_GQR0]);
  452. break;
  453. case SPRN_THRM1:
  454. case SPRN_THRM2:
  455. case SPRN_THRM3:
  456. case SPRN_CTRLF:
  457. case SPRN_CTRLT:
  458. case SPRN_L2CR:
  459. case SPRN_MMCR0_GEKKO:
  460. case SPRN_MMCR1_GEKKO:
  461. case SPRN_PMC1_GEKKO:
  462. case SPRN_PMC2_GEKKO:
  463. case SPRN_PMC3_GEKKO:
  464. case SPRN_PMC4_GEKKO:
  465. case SPRN_WPAR_GEKKO:
  466. kvmppc_set_gpr(vcpu, rt, 0);
  467. break;
  468. default:
  469. unprivileged:
  470. printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
  471. #ifndef DEBUG_SPR
  472. emulated = EMULATE_FAIL;
  473. #endif
  474. break;
  475. }
  476. return emulated;
  477. }
  478. u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
  479. {
  480. u32 dsisr = 0;
  481. /*
  482. * This is what the spec says about DSISR bits (not mentioned = 0):
  483. *
  484. * 12:13 [DS] Set to bits 30:31
  485. * 15:16 [X] Set to bits 29:30
  486. * 17 [X] Set to bit 25
  487. * [D/DS] Set to bit 5
  488. * 18:21 [X] Set to bits 21:24
  489. * [D/DS] Set to bits 1:4
  490. * 22:26 Set to bits 6:10 (RT/RS/FRT/FRS)
  491. * 27:31 Set to bits 11:15 (RA)
  492. */
  493. switch (get_op(inst)) {
  494. /* D-form */
  495. case OP_LFS:
  496. case OP_LFD:
  497. case OP_STFD:
  498. case OP_STFS:
  499. dsisr |= (inst >> 12) & 0x4000; /* bit 17 */
  500. dsisr |= (inst >> 17) & 0x3c00; /* bits 18:21 */
  501. break;
  502. /* X-form */
  503. case 31:
  504. dsisr |= (inst << 14) & 0x18000; /* bits 15:16 */
  505. dsisr |= (inst << 8) & 0x04000; /* bit 17 */
  506. dsisr |= (inst << 3) & 0x03c00; /* bits 18:21 */
  507. break;
  508. default:
  509. printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
  510. break;
  511. }
  512. dsisr |= (inst >> 16) & 0x03ff; /* bits 22:31 */
  513. return dsisr;
  514. }
  515. ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
  516. {
  517. ulong dar = 0;
  518. ulong ra;
  519. switch (get_op(inst)) {
  520. case OP_LFS:
  521. case OP_LFD:
  522. case OP_STFD:
  523. case OP_STFS:
  524. ra = get_ra(inst);
  525. if (ra)
  526. dar = kvmppc_get_gpr(vcpu, ra);
  527. dar += (s32)((s16)inst);
  528. break;
  529. case 31:
  530. ra = get_ra(inst);
  531. if (ra)
  532. dar = kvmppc_get_gpr(vcpu, ra);
  533. dar += kvmppc_get_gpr(vcpu, get_rb(inst));
  534. break;
  535. default:
  536. printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
  537. break;
  538. }
  539. return dar;
  540. }