irq.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/irq.h>
  14. #include <asm/irq_cpu.h>
  15. #include <asm/mipsregs.h>
  16. #include <bcm63xx_cpu.h>
  17. #include <bcm63xx_regs.h>
  18. #include <bcm63xx_io.h>
  19. #include <bcm63xx_irq.h>
  20. static void __dispatch_internal(void) __maybe_unused;
  21. static void __dispatch_internal_64(void) __maybe_unused;
  22. static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
  23. static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
  24. static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
  25. static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
  26. #ifndef BCMCPU_RUNTIME_DETECT
  27. #ifdef CONFIG_BCM63XX_CPU_6338
  28. #define irq_stat_reg PERF_IRQSTAT_6338_REG
  29. #define irq_mask_reg PERF_IRQMASK_6338_REG
  30. #define irq_bits 32
  31. #define is_ext_irq_cascaded 0
  32. #define ext_irq_start 0
  33. #define ext_irq_end 0
  34. #define ext_irq_count 4
  35. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
  36. #define ext_irq_cfg_reg2 0
  37. #endif
  38. #ifdef CONFIG_BCM63XX_CPU_6345
  39. #define irq_stat_reg PERF_IRQSTAT_6345_REG
  40. #define irq_mask_reg PERF_IRQMASK_6345_REG
  41. #define irq_bits 32
  42. #define is_ext_irq_cascaded 0
  43. #define ext_irq_start 0
  44. #define ext_irq_end 0
  45. #define ext_irq_count 0
  46. #define ext_irq_cfg_reg1 0
  47. #define ext_irq_cfg_reg2 0
  48. #endif
  49. #ifdef CONFIG_BCM63XX_CPU_6348
  50. #define irq_stat_reg PERF_IRQSTAT_6348_REG
  51. #define irq_mask_reg PERF_IRQMASK_6348_REG
  52. #define irq_bits 32
  53. #define is_ext_irq_cascaded 0
  54. #define ext_irq_start 0
  55. #define ext_irq_end 0
  56. #define ext_irq_count 4
  57. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
  58. #define ext_irq_cfg_reg2 0
  59. #endif
  60. #ifdef CONFIG_BCM63XX_CPU_6358
  61. #define irq_stat_reg PERF_IRQSTAT_6358_REG
  62. #define irq_mask_reg PERF_IRQMASK_6358_REG
  63. #define irq_bits 32
  64. #define is_ext_irq_cascaded 1
  65. #define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  66. #define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  67. #define ext_irq_count 4
  68. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
  69. #define ext_irq_cfg_reg2 0
  70. #endif
  71. #ifdef CONFIG_BCM63XX_CPU_6368
  72. #define irq_stat_reg PERF_IRQSTAT_6368_REG
  73. #define irq_mask_reg PERF_IRQMASK_6368_REG
  74. #define irq_bits 64
  75. #define is_ext_irq_cascaded 1
  76. #define ext_irq_start (BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  77. #define ext_irq_end (BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE)
  78. #define ext_irq_count 6
  79. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6368
  80. #define ext_irq_cfg_reg2 PERF_EXTIRQ_CFG_REG2_6368
  81. #endif
  82. #if irq_bits == 32
  83. #define dispatch_internal __dispatch_internal
  84. #define internal_irq_mask __internal_irq_mask_32
  85. #define internal_irq_unmask __internal_irq_unmask_32
  86. #else
  87. #define dispatch_internal __dispatch_internal_64
  88. #define internal_irq_mask __internal_irq_mask_64
  89. #define internal_irq_unmask __internal_irq_unmask_64
  90. #endif
  91. #define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
  92. #define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
  93. static inline void bcm63xx_init_irq(void)
  94. {
  95. }
  96. #else /* ! BCMCPU_RUNTIME_DETECT */
  97. static u32 irq_stat_addr, irq_mask_addr;
  98. static void (*dispatch_internal)(void);
  99. static int is_ext_irq_cascaded;
  100. static unsigned int ext_irq_count;
  101. static unsigned int ext_irq_start, ext_irq_end;
  102. static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
  103. static void (*internal_irq_mask)(unsigned int irq);
  104. static void (*internal_irq_unmask)(unsigned int irq);
  105. static void bcm63xx_init_irq(void)
  106. {
  107. int irq_bits;
  108. irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
  109. irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
  110. switch (bcm63xx_get_cpu_id()) {
  111. case BCM6338_CPU_ID:
  112. irq_stat_addr += PERF_IRQSTAT_6338_REG;
  113. irq_mask_addr += PERF_IRQMASK_6338_REG;
  114. irq_bits = 32;
  115. break;
  116. case BCM6345_CPU_ID:
  117. irq_stat_addr += PERF_IRQSTAT_6345_REG;
  118. irq_mask_addr += PERF_IRQMASK_6345_REG;
  119. irq_bits = 32;
  120. break;
  121. case BCM6348_CPU_ID:
  122. irq_stat_addr += PERF_IRQSTAT_6348_REG;
  123. irq_mask_addr += PERF_IRQMASK_6348_REG;
  124. irq_bits = 32;
  125. ext_irq_count = 4;
  126. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
  127. break;
  128. case BCM6358_CPU_ID:
  129. irq_stat_addr += PERF_IRQSTAT_6358_REG;
  130. irq_mask_addr += PERF_IRQMASK_6358_REG;
  131. irq_bits = 32;
  132. ext_irq_count = 4;
  133. is_ext_irq_cascaded = 1;
  134. ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  135. ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  136. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
  137. break;
  138. case BCM6368_CPU_ID:
  139. irq_stat_addr += PERF_IRQSTAT_6368_REG;
  140. irq_mask_addr += PERF_IRQMASK_6368_REG;
  141. irq_bits = 64;
  142. ext_irq_count = 6;
  143. is_ext_irq_cascaded = 1;
  144. ext_irq_start = BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  145. ext_irq_end = BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE;
  146. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6368;
  147. ext_irq_cfg_reg2 = PERF_EXTIRQ_CFG_REG2_6368;
  148. break;
  149. default:
  150. BUG();
  151. }
  152. if (irq_bits == 32) {
  153. dispatch_internal = __dispatch_internal;
  154. internal_irq_mask = __internal_irq_mask_32;
  155. internal_irq_unmask = __internal_irq_unmask_32;
  156. } else {
  157. dispatch_internal = __dispatch_internal_64;
  158. internal_irq_mask = __internal_irq_mask_64;
  159. internal_irq_unmask = __internal_irq_unmask_64;
  160. }
  161. }
  162. #endif /* ! BCMCPU_RUNTIME_DETECT */
  163. static inline u32 get_ext_irq_perf_reg(int irq)
  164. {
  165. if (irq < 4)
  166. return ext_irq_cfg_reg1;
  167. return ext_irq_cfg_reg2;
  168. }
  169. static inline void handle_internal(int intbit)
  170. {
  171. if (is_ext_irq_cascaded &&
  172. intbit >= ext_irq_start && intbit <= ext_irq_end)
  173. do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
  174. else
  175. do_IRQ(intbit + IRQ_INTERNAL_BASE);
  176. }
  177. /*
  178. * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
  179. * prioritize any interrupt relatively to another. the static counter
  180. * will resume the loop where it ended the last time we left this
  181. * function.
  182. */
  183. static void __dispatch_internal(void)
  184. {
  185. u32 pending;
  186. static int i;
  187. pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
  188. if (!pending)
  189. return ;
  190. while (1) {
  191. int to_call = i;
  192. i = (i + 1) & 0x1f;
  193. if (pending & (1 << to_call)) {
  194. handle_internal(to_call);
  195. break;
  196. }
  197. }
  198. }
  199. static void __dispatch_internal_64(void)
  200. {
  201. u64 pending;
  202. static int i;
  203. pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
  204. if (!pending)
  205. return ;
  206. while (1) {
  207. int to_call = i;
  208. i = (i + 1) & 0x3f;
  209. if (pending & (1ull << to_call)) {
  210. handle_internal(to_call);
  211. break;
  212. }
  213. }
  214. }
  215. asmlinkage void plat_irq_dispatch(void)
  216. {
  217. u32 cause;
  218. do {
  219. cause = read_c0_cause() & read_c0_status() & ST0_IM;
  220. if (!cause)
  221. break;
  222. if (cause & CAUSEF_IP7)
  223. do_IRQ(7);
  224. if (cause & CAUSEF_IP2)
  225. dispatch_internal();
  226. if (!is_ext_irq_cascaded) {
  227. if (cause & CAUSEF_IP3)
  228. do_IRQ(IRQ_EXT_0);
  229. if (cause & CAUSEF_IP4)
  230. do_IRQ(IRQ_EXT_1);
  231. if (cause & CAUSEF_IP5)
  232. do_IRQ(IRQ_EXT_2);
  233. if (cause & CAUSEF_IP6)
  234. do_IRQ(IRQ_EXT_3);
  235. }
  236. } while (1);
  237. }
  238. /*
  239. * internal IRQs operations: only mask/unmask on PERF irq mask
  240. * register.
  241. */
  242. static void __internal_irq_mask_32(unsigned int irq)
  243. {
  244. u32 mask;
  245. mask = bcm_readl(irq_mask_addr);
  246. mask &= ~(1 << irq);
  247. bcm_writel(mask, irq_mask_addr);
  248. }
  249. static void __internal_irq_mask_64(unsigned int irq)
  250. {
  251. u64 mask;
  252. mask = bcm_readq(irq_mask_addr);
  253. mask &= ~(1ull << irq);
  254. bcm_writeq(mask, irq_mask_addr);
  255. }
  256. static void __internal_irq_unmask_32(unsigned int irq)
  257. {
  258. u32 mask;
  259. mask = bcm_readl(irq_mask_addr);
  260. mask |= (1 << irq);
  261. bcm_writel(mask, irq_mask_addr);
  262. }
  263. static void __internal_irq_unmask_64(unsigned int irq)
  264. {
  265. u64 mask;
  266. mask = bcm_readq(irq_mask_addr);
  267. mask |= (1ull << irq);
  268. bcm_writeq(mask, irq_mask_addr);
  269. }
  270. static void bcm63xx_internal_irq_mask(struct irq_data *d)
  271. {
  272. internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
  273. }
  274. static void bcm63xx_internal_irq_unmask(struct irq_data *d)
  275. {
  276. internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
  277. }
  278. /*
  279. * external IRQs operations: mask/unmask and clear on PERF external
  280. * irq control register.
  281. */
  282. static void bcm63xx_external_irq_mask(struct irq_data *d)
  283. {
  284. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  285. u32 reg, regaddr;
  286. regaddr = get_ext_irq_perf_reg(irq);
  287. reg = bcm_perf_readl(regaddr);
  288. if (BCMCPU_IS_6348())
  289. reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
  290. else
  291. reg &= ~EXTIRQ_CFG_MASK(irq % 4);
  292. bcm_perf_writel(reg, regaddr);
  293. if (is_ext_irq_cascaded)
  294. internal_irq_mask(irq + ext_irq_start);
  295. }
  296. static void bcm63xx_external_irq_unmask(struct irq_data *d)
  297. {
  298. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  299. u32 reg, regaddr;
  300. regaddr = get_ext_irq_perf_reg(irq);
  301. reg = bcm_perf_readl(regaddr);
  302. if (BCMCPU_IS_6348())
  303. reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
  304. else
  305. reg |= EXTIRQ_CFG_MASK(irq % 4);
  306. bcm_perf_writel(reg, regaddr);
  307. if (is_ext_irq_cascaded)
  308. internal_irq_unmask(irq + ext_irq_start);
  309. }
  310. static void bcm63xx_external_irq_clear(struct irq_data *d)
  311. {
  312. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  313. u32 reg, regaddr;
  314. regaddr = get_ext_irq_perf_reg(irq);
  315. reg = bcm_perf_readl(regaddr);
  316. if (BCMCPU_IS_6348())
  317. reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
  318. else
  319. reg |= EXTIRQ_CFG_CLEAR(irq % 4);
  320. bcm_perf_writel(reg, regaddr);
  321. }
  322. static int bcm63xx_external_irq_set_type(struct irq_data *d,
  323. unsigned int flow_type)
  324. {
  325. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  326. u32 reg, regaddr;
  327. int levelsense, sense, bothedge;
  328. flow_type &= IRQ_TYPE_SENSE_MASK;
  329. if (flow_type == IRQ_TYPE_NONE)
  330. flow_type = IRQ_TYPE_LEVEL_LOW;
  331. levelsense = sense = bothedge = 0;
  332. switch (flow_type) {
  333. case IRQ_TYPE_EDGE_BOTH:
  334. bothedge = 1;
  335. break;
  336. case IRQ_TYPE_EDGE_RISING:
  337. sense = 1;
  338. break;
  339. case IRQ_TYPE_EDGE_FALLING:
  340. break;
  341. case IRQ_TYPE_LEVEL_HIGH:
  342. levelsense = 1;
  343. sense = 1;
  344. break;
  345. case IRQ_TYPE_LEVEL_LOW:
  346. levelsense = 1;
  347. break;
  348. default:
  349. printk(KERN_ERR "bogus flow type combination given !\n");
  350. return -EINVAL;
  351. }
  352. regaddr = get_ext_irq_perf_reg(irq);
  353. reg = bcm_perf_readl(regaddr);
  354. irq %= 4;
  355. if (BCMCPU_IS_6348()) {
  356. if (levelsense)
  357. reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
  358. else
  359. reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
  360. if (sense)
  361. reg |= EXTIRQ_CFG_SENSE_6348(irq);
  362. else
  363. reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
  364. if (bothedge)
  365. reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
  366. else
  367. reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
  368. }
  369. if (BCMCPU_IS_6338() || BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
  370. if (levelsense)
  371. reg |= EXTIRQ_CFG_LEVELSENSE(irq);
  372. else
  373. reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
  374. if (sense)
  375. reg |= EXTIRQ_CFG_SENSE(irq);
  376. else
  377. reg &= ~EXTIRQ_CFG_SENSE(irq);
  378. if (bothedge)
  379. reg |= EXTIRQ_CFG_BOTHEDGE(irq);
  380. else
  381. reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
  382. }
  383. bcm_perf_writel(reg, regaddr);
  384. irqd_set_trigger_type(d, flow_type);
  385. if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  386. __irq_set_handler_locked(d->irq, handle_level_irq);
  387. else
  388. __irq_set_handler_locked(d->irq, handle_edge_irq);
  389. return IRQ_SET_MASK_OK_NOCOPY;
  390. }
  391. static struct irq_chip bcm63xx_internal_irq_chip = {
  392. .name = "bcm63xx_ipic",
  393. .irq_mask = bcm63xx_internal_irq_mask,
  394. .irq_unmask = bcm63xx_internal_irq_unmask,
  395. };
  396. static struct irq_chip bcm63xx_external_irq_chip = {
  397. .name = "bcm63xx_epic",
  398. .irq_ack = bcm63xx_external_irq_clear,
  399. .irq_mask = bcm63xx_external_irq_mask,
  400. .irq_unmask = bcm63xx_external_irq_unmask,
  401. .irq_set_type = bcm63xx_external_irq_set_type,
  402. };
  403. static struct irqaction cpu_ip2_cascade_action = {
  404. .handler = no_action,
  405. .name = "cascade_ip2",
  406. .flags = IRQF_NO_THREAD,
  407. };
  408. static struct irqaction cpu_ext_cascade_action = {
  409. .handler = no_action,
  410. .name = "cascade_extirq",
  411. .flags = IRQF_NO_THREAD,
  412. };
  413. void __init arch_init_irq(void)
  414. {
  415. int i;
  416. bcm63xx_init_irq();
  417. mips_cpu_irq_init();
  418. for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
  419. irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
  420. handle_level_irq);
  421. for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
  422. irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
  423. handle_edge_irq);
  424. if (!is_ext_irq_cascaded) {
  425. for (i = 3; i < 3 + ext_irq_count; ++i)
  426. setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
  427. }
  428. setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
  429. }