mem_init.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * arch/blackfin/include/asm/mem_init.h - reprogram clocks / memory
  3. *
  4. * Copyright 2004-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #if defined(EBIU_SDGCTL)
  9. #if defined(CONFIG_MEM_MT48LC16M16A2TG_75) || \
  10. defined(CONFIG_MEM_MT48LC64M4A2FB_7E) || \
  11. defined(CONFIG_MEM_MT48LC16M8A2TG_75) || \
  12. defined(CONFIG_MEM_MT48LC32M8A2_75) || \
  13. defined(CONFIG_MEM_MT48LC8M32B2B5_7) || \
  14. defined(CONFIG_MEM_MT48LC32M16A2TG_75) || \
  15. defined(CONFIG_MEM_MT48LC32M8A2_75)
  16. #if (CONFIG_SCLK_HZ > 119402985)
  17. #define SDRAM_tRP TRP_2
  18. #define SDRAM_tRP_num 2
  19. #define SDRAM_tRAS TRAS_7
  20. #define SDRAM_tRAS_num 7
  21. #define SDRAM_tRCD TRCD_2
  22. #define SDRAM_tWR TWR_2
  23. #endif
  24. #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
  25. #define SDRAM_tRP TRP_2
  26. #define SDRAM_tRP_num 2
  27. #define SDRAM_tRAS TRAS_6
  28. #define SDRAM_tRAS_num 6
  29. #define SDRAM_tRCD TRCD_2
  30. #define SDRAM_tWR TWR_2
  31. #endif
  32. #if (CONFIG_SCLK_HZ > 89552239) && (CONFIG_SCLK_HZ <= 104477612)
  33. #define SDRAM_tRP TRP_2
  34. #define SDRAM_tRP_num 2
  35. #define SDRAM_tRAS TRAS_5
  36. #define SDRAM_tRAS_num 5
  37. #define SDRAM_tRCD TRCD_2
  38. #define SDRAM_tWR TWR_2
  39. #endif
  40. #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
  41. #define SDRAM_tRP TRP_2
  42. #define SDRAM_tRP_num 2
  43. #define SDRAM_tRAS TRAS_4
  44. #define SDRAM_tRAS_num 4
  45. #define SDRAM_tRCD TRCD_2
  46. #define SDRAM_tWR TWR_2
  47. #endif
  48. #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
  49. #define SDRAM_tRP TRP_2
  50. #define SDRAM_tRP_num 2
  51. #define SDRAM_tRAS TRAS_3
  52. #define SDRAM_tRAS_num 3
  53. #define SDRAM_tRCD TRCD_2
  54. #define SDRAM_tWR TWR_2
  55. #endif
  56. #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
  57. #define SDRAM_tRP TRP_1
  58. #define SDRAM_tRP_num 1
  59. #define SDRAM_tRAS TRAS_4
  60. #define SDRAM_tRAS_num 4
  61. #define SDRAM_tRCD TRCD_1
  62. #define SDRAM_tWR TWR_2
  63. #endif
  64. #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
  65. #define SDRAM_tRP TRP_1
  66. #define SDRAM_tRP_num 1
  67. #define SDRAM_tRAS TRAS_3
  68. #define SDRAM_tRAS_num 3
  69. #define SDRAM_tRCD TRCD_1
  70. #define SDRAM_tWR TWR_2
  71. #endif
  72. #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
  73. #define SDRAM_tRP TRP_1
  74. #define SDRAM_tRP_num 1
  75. #define SDRAM_tRAS TRAS_2
  76. #define SDRAM_tRAS_num 2
  77. #define SDRAM_tRCD TRCD_1
  78. #define SDRAM_tWR TWR_2
  79. #endif
  80. #if (CONFIG_SCLK_HZ <= 29850746)
  81. #define SDRAM_tRP TRP_1
  82. #define SDRAM_tRP_num 1
  83. #define SDRAM_tRAS TRAS_1
  84. #define SDRAM_tRAS_num 1
  85. #define SDRAM_tRCD TRCD_1
  86. #define SDRAM_tWR TWR_2
  87. #endif
  88. #endif
  89. /*
  90. * The BF526-EZ-Board changed SDRAM chips between revisions,
  91. * so we use below timings to accommodate both.
  92. */
  93. #if defined(CONFIG_MEM_MT48H32M16LFCJ_75)
  94. #if (CONFIG_SCLK_HZ > 119402985)
  95. #define SDRAM_tRP TRP_2
  96. #define SDRAM_tRP_num 2
  97. #define SDRAM_tRAS TRAS_8
  98. #define SDRAM_tRAS_num 8
  99. #define SDRAM_tRCD TRCD_2
  100. #define SDRAM_tWR TWR_2
  101. #endif
  102. #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
  103. #define SDRAM_tRP TRP_2
  104. #define SDRAM_tRP_num 2
  105. #define SDRAM_tRAS TRAS_7
  106. #define SDRAM_tRAS_num 7
  107. #define SDRAM_tRCD TRCD_2
  108. #define SDRAM_tWR TWR_2
  109. #endif
  110. #if (CONFIG_SCLK_HZ > 89552239) && (CONFIG_SCLK_HZ <= 104477612)
  111. #define SDRAM_tRP TRP_2
  112. #define SDRAM_tRP_num 2
  113. #define SDRAM_tRAS TRAS_6
  114. #define SDRAM_tRAS_num 6
  115. #define SDRAM_tRCD TRCD_2
  116. #define SDRAM_tWR TWR_2
  117. #endif
  118. #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
  119. #define SDRAM_tRP TRP_2
  120. #define SDRAM_tRP_num 2
  121. #define SDRAM_tRAS TRAS_5
  122. #define SDRAM_tRAS_num 5
  123. #define SDRAM_tRCD TRCD_2
  124. #define SDRAM_tWR TWR_2
  125. #endif
  126. #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
  127. #define SDRAM_tRP TRP_2
  128. #define SDRAM_tRP_num 2
  129. #define SDRAM_tRAS TRAS_4
  130. #define SDRAM_tRAS_num 4
  131. #define SDRAM_tRCD TRCD_2
  132. #define SDRAM_tWR TWR_2
  133. #endif
  134. #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
  135. #define SDRAM_tRP TRP_2
  136. #define SDRAM_tRP_num 2
  137. #define SDRAM_tRAS TRAS_4
  138. #define SDRAM_tRAS_num 4
  139. #define SDRAM_tRCD TRCD_1
  140. #define SDRAM_tWR TWR_2
  141. #endif
  142. #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
  143. #define SDRAM_tRP TRP_2
  144. #define SDRAM_tRP_num 2
  145. #define SDRAM_tRAS TRAS_3
  146. #define SDRAM_tRAS_num 3
  147. #define SDRAM_tRCD TRCD_1
  148. #define SDRAM_tWR TWR_2
  149. #endif
  150. #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
  151. #define SDRAM_tRP TRP_1
  152. #define SDRAM_tRP_num 1
  153. #define SDRAM_tRAS TRAS_3
  154. #define SDRAM_tRAS_num 3
  155. #define SDRAM_tRCD TRCD_1
  156. #define SDRAM_tWR TWR_2
  157. #endif
  158. #if (CONFIG_SCLK_HZ <= 29850746)
  159. #define SDRAM_tRP TRP_1
  160. #define SDRAM_tRP_num 1
  161. #define SDRAM_tRAS TRAS_2
  162. #define SDRAM_tRAS_num 2
  163. #define SDRAM_tRCD TRCD_1
  164. #define SDRAM_tWR TWR_2
  165. #endif
  166. #endif
  167. #if defined(CONFIG_MEM_MT48LC16M8A2TG_75) || \
  168. defined(CONFIG_MEM_MT48LC8M32B2B5_7)
  169. /*SDRAM INFORMATION: */
  170. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  171. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  172. #define SDRAM_CL CL_3
  173. #endif
  174. #if defined(CONFIG_MEM_MT48LC32M8A2_75) || \
  175. defined(CONFIG_MEM_MT48LC64M4A2FB_7E) || \
  176. defined(CONFIG_MEM_MT48LC32M16A2TG_75) || \
  177. defined(CONFIG_MEM_MT48LC16M16A2TG_75) || \
  178. defined(CONFIG_MEM_MT48LC32M8A2_75)
  179. /*SDRAM INFORMATION: */
  180. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  181. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  182. #define SDRAM_CL CL_3
  183. #endif
  184. #if defined(CONFIG_MEM_MT48H32M16LFCJ_75)
  185. /*SDRAM INFORMATION: */
  186. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  187. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  188. #define SDRAM_CL CL_2
  189. #endif
  190. #ifdef CONFIG_BFIN_KERNEL_CLOCK_MEMINIT_CALC
  191. /* Equation from section 17 (p17-46) of BF533 HRM */
  192. #define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  193. /* Enable SCLK Out */
  194. #define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
  195. #else
  196. #define mem_SDRRC CONFIG_MEM_SDRRC
  197. #define mem_SDGCTL CONFIG_MEM_SDGCTL
  198. #endif
  199. #endif
  200. #if defined(EBIU_DDRCTL0)
  201. #define MIN_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000 + 1)
  202. #define MAX_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000)
  203. #define DDR_CLK_HZ(x) (1000*1000*1000/x)
  204. #if defined(CONFIG_MEM_MT46V32M16_6T)
  205. #define DDR_SIZE DEVSZ_512
  206. #define DDR_WIDTH DEVWD_16
  207. #define DDR_MAX_tCK 13
  208. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(60))
  209. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(42))
  210. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  211. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(72))
  212. #define DDR_tREFI DDR_TREFI(MAX_DDR_SCLK(7800))
  213. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  214. #define DDR_tWTR DDR_TWTR(1)
  215. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(12))
  216. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  217. #endif
  218. #if defined(CONFIG_MEM_MT46V32M16_5B)
  219. #define DDR_SIZE DEVSZ_512
  220. #define DDR_WIDTH DEVWD_16
  221. #define DDR_MAX_tCK 13
  222. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(55))
  223. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(40))
  224. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  225. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(70))
  226. #define DDR_tREFI DDR_TREFI(MAX_DDR_SCLK(7800))
  227. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  228. #define DDR_tWTR DDR_TWTR(2)
  229. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(10))
  230. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  231. #endif
  232. #if (CONFIG_SCLK_HZ < DDR_CLK_HZ(DDR_MAX_tCK))
  233. # error "CONFIG_SCLK_HZ is too small (<DDR_CLK_HZ(DDR_MAX_tCK) Hz)."
  234. #elif(CONFIG_SCLK_HZ <= 133333333)
  235. # define DDR_CL CL_2
  236. #else
  237. # error "CONFIG_SCLK_HZ is too large (>133333333 Hz)."
  238. #endif
  239. #ifdef CONFIG_BFIN_KERNEL_CLOCK_MEMINIT_CALC
  240. #define mem_DDRCTL0 (DDR_tRP | DDR_tRAS | DDR_tRC | DDR_tRFC | DDR_tREFI)
  241. #define mem_DDRCTL1 (DDR_DATWIDTH | EXTBANK_1 | DDR_SIZE | DDR_WIDTH | DDR_tWTR \
  242. | DDR_tMRD | DDR_tWR | DDR_tRCD)
  243. #define mem_DDRCTL2 DDR_CL
  244. #else
  245. #define mem_DDRCTL0 CONFIG_MEM_DDRCTL0
  246. #define mem_DDRCTL1 CONFIG_MEM_DDRCTL1
  247. #define mem_DDRCTL2 CONFIG_MEM_DDRCTL2
  248. #endif
  249. #endif
  250. #if defined CONFIG_CLKIN_HALF
  251. #define CLKIN_HALF 1
  252. #else
  253. #define CLKIN_HALF 0
  254. #endif
  255. #if defined CONFIG_PLL_BYPASS
  256. #define PLL_BYPASS 1
  257. #else
  258. #define PLL_BYPASS 0
  259. #endif