core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009 - 2012 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/stat.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/sh_intc.h>
  27. #include <linux/device.h>
  28. #include <linux/syscore_ops.h>
  29. #include <linux/list.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/radix-tree.h>
  32. #include <linux/export.h>
  33. #include <linux/sort.h>
  34. #include "internals.h"
  35. LIST_HEAD(intc_list);
  36. DEFINE_RAW_SPINLOCK(intc_big_lock);
  37. static unsigned int nr_intc_controllers;
  38. /*
  39. * Default priority level
  40. * - this needs to be at least 2 for 5-bit priorities on 7780
  41. */
  42. static unsigned int default_prio_level = 2; /* 2 - 16 */
  43. static unsigned int intc_prio_level[INTC_NR_IRQS]; /* for now */
  44. unsigned int intc_get_dfl_prio_level(void)
  45. {
  46. return default_prio_level;
  47. }
  48. unsigned int intc_get_prio_level(unsigned int irq)
  49. {
  50. return intc_prio_level[irq];
  51. }
  52. void intc_set_prio_level(unsigned int irq, unsigned int level)
  53. {
  54. unsigned long flags;
  55. raw_spin_lock_irqsave(&intc_big_lock, flags);
  56. intc_prio_level[irq] = level;
  57. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  58. }
  59. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  60. {
  61. generic_handle_irq((unsigned int)irq_get_handler_data(irq));
  62. }
  63. static void __init intc_register_irq(struct intc_desc *desc,
  64. struct intc_desc_int *d,
  65. intc_enum enum_id,
  66. unsigned int irq)
  67. {
  68. struct intc_handle_int *hp;
  69. struct irq_data *irq_data;
  70. unsigned int data[2], primary;
  71. unsigned long flags;
  72. /*
  73. * Register the IRQ position with the global IRQ map, then insert
  74. * it in to the radix tree.
  75. */
  76. irq_reserve_irq(irq);
  77. raw_spin_lock_irqsave(&intc_big_lock, flags);
  78. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  79. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  80. /*
  81. * Prefer single interrupt source bitmap over other combinations:
  82. *
  83. * 1. bitmap, single interrupt source
  84. * 2. priority, single interrupt source
  85. * 3. bitmap, multiple interrupt sources (groups)
  86. * 4. priority, multiple interrupt sources (groups)
  87. */
  88. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  89. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  90. primary = 0;
  91. if (!data[0] && data[1])
  92. primary = 1;
  93. if (!data[0] && !data[1])
  94. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  95. irq, irq2evt(irq));
  96. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  97. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  98. if (!data[primary])
  99. primary ^= 1;
  100. BUG_ON(!data[primary]); /* must have primary masking method */
  101. irq_data = irq_get_irq_data(irq);
  102. disable_irq_nosync(irq);
  103. irq_set_chip_and_handler_name(irq, &d->chip, handle_level_irq,
  104. "level");
  105. irq_set_chip_data(irq, (void *)data[primary]);
  106. /*
  107. * set priority level
  108. */
  109. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  110. /* enable secondary masking method if present */
  111. if (data[!primary])
  112. _intc_enable(irq_data, data[!primary]);
  113. /* add irq to d->prio list if priority is available */
  114. if (data[1]) {
  115. hp = d->prio + d->nr_prio;
  116. hp->irq = irq;
  117. hp->handle = data[1];
  118. if (primary) {
  119. /*
  120. * only secondary priority should access registers, so
  121. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  122. */
  123. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  124. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  125. }
  126. d->nr_prio++;
  127. }
  128. /* add irq to d->sense list if sense is available */
  129. data[0] = intc_get_sense_handle(desc, d, enum_id);
  130. if (data[0]) {
  131. (d->sense + d->nr_sense)->irq = irq;
  132. (d->sense + d->nr_sense)->handle = data[0];
  133. d->nr_sense++;
  134. }
  135. /* irq should be disabled by default */
  136. d->chip.irq_mask(irq_data);
  137. intc_set_ack_handle(irq, desc, d, enum_id);
  138. intc_set_dist_handle(irq, desc, d, enum_id);
  139. activate_irq(irq);
  140. }
  141. static unsigned int __init save_reg(struct intc_desc_int *d,
  142. unsigned int cnt,
  143. unsigned long value,
  144. unsigned int smp)
  145. {
  146. if (value) {
  147. value = intc_phys_to_virt(d, value);
  148. d->reg[cnt] = value;
  149. #ifdef CONFIG_SMP
  150. d->smp[cnt] = smp;
  151. #endif
  152. return 1;
  153. }
  154. return 0;
  155. }
  156. int __init register_intc_controller(struct intc_desc *desc)
  157. {
  158. unsigned int i, k, smp;
  159. struct intc_hw_desc *hw = &desc->hw;
  160. struct intc_desc_int *d;
  161. struct resource *res;
  162. pr_info("Registered controller '%s' with %u IRQs\n",
  163. desc->name, hw->nr_vectors);
  164. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  165. if (!d)
  166. goto err0;
  167. INIT_LIST_HEAD(&d->list);
  168. list_add_tail(&d->list, &intc_list);
  169. raw_spin_lock_init(&d->lock);
  170. INIT_RADIX_TREE(&d->tree, GFP_ATOMIC);
  171. d->index = nr_intc_controllers;
  172. if (desc->num_resources) {
  173. d->nr_windows = desc->num_resources;
  174. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  175. GFP_NOWAIT);
  176. if (!d->window)
  177. goto err1;
  178. for (k = 0; k < d->nr_windows; k++) {
  179. res = desc->resource + k;
  180. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  181. d->window[k].phys = res->start;
  182. d->window[k].size = resource_size(res);
  183. d->window[k].virt = ioremap_nocache(res->start,
  184. resource_size(res));
  185. if (!d->window[k].virt)
  186. goto err2;
  187. }
  188. }
  189. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  190. #ifdef CONFIG_INTC_BALANCING
  191. if (d->nr_reg)
  192. d->nr_reg += hw->nr_mask_regs;
  193. #endif
  194. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  195. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  196. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  197. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  198. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  199. if (!d->reg)
  200. goto err2;
  201. #ifdef CONFIG_SMP
  202. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  203. if (!d->smp)
  204. goto err3;
  205. #endif
  206. k = 0;
  207. if (hw->mask_regs) {
  208. for (i = 0; i < hw->nr_mask_regs; i++) {
  209. smp = IS_SMP(hw->mask_regs[i]);
  210. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  211. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  212. #ifdef CONFIG_INTC_BALANCING
  213. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  214. #endif
  215. }
  216. }
  217. if (hw->prio_regs) {
  218. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  219. GFP_NOWAIT);
  220. if (!d->prio)
  221. goto err4;
  222. for (i = 0; i < hw->nr_prio_regs; i++) {
  223. smp = IS_SMP(hw->prio_regs[i]);
  224. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  225. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  226. }
  227. sort(d->prio, hw->nr_prio_regs, sizeof(*d->prio),
  228. intc_handle_int_cmp, NULL);
  229. }
  230. if (hw->sense_regs) {
  231. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  232. GFP_NOWAIT);
  233. if (!d->sense)
  234. goto err5;
  235. for (i = 0; i < hw->nr_sense_regs; i++)
  236. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  237. sort(d->sense, hw->nr_sense_regs, sizeof(*d->sense),
  238. intc_handle_int_cmp, NULL);
  239. }
  240. if (hw->subgroups)
  241. for (i = 0; i < hw->nr_subgroups; i++)
  242. if (hw->subgroups[i].reg)
  243. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  244. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  245. d->chip.name = desc->name;
  246. if (hw->ack_regs)
  247. for (i = 0; i < hw->nr_ack_regs; i++)
  248. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  249. else
  250. d->chip.irq_mask_ack = d->chip.irq_disable;
  251. /* disable bits matching force_disable before registering irqs */
  252. if (desc->force_disable)
  253. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  254. /* disable bits matching force_enable before registering irqs */
  255. if (desc->force_enable)
  256. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  257. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  258. /* register the vectors one by one */
  259. for (i = 0; i < hw->nr_vectors; i++) {
  260. struct intc_vect *vect = hw->vectors + i;
  261. unsigned int irq = evt2irq(vect->vect);
  262. int res;
  263. if (!vect->enum_id)
  264. continue;
  265. res = irq_alloc_desc_at(irq, numa_node_id());
  266. if (res != irq && res != -EEXIST) {
  267. pr_err("can't get irq_desc for %d\n", irq);
  268. continue;
  269. }
  270. intc_irq_xlate_set(irq, vect->enum_id, d);
  271. intc_register_irq(desc, d, vect->enum_id, irq);
  272. for (k = i + 1; k < hw->nr_vectors; k++) {
  273. struct intc_vect *vect2 = hw->vectors + k;
  274. unsigned int irq2 = evt2irq(vect2->vect);
  275. if (vect->enum_id != vect2->enum_id)
  276. continue;
  277. /*
  278. * In the case of multi-evt handling and sparse
  279. * IRQ support, each vector still needs to have
  280. * its own backing irq_desc.
  281. */
  282. res = irq_alloc_desc_at(irq2, numa_node_id());
  283. if (res != irq2 && res != -EEXIST) {
  284. pr_err("can't get irq_desc for %d\n", irq2);
  285. continue;
  286. }
  287. vect2->enum_id = 0;
  288. /* redirect this interrupts to the first one */
  289. irq_set_chip(irq2, &dummy_irq_chip);
  290. irq_set_chained_handler(irq2, intc_redirect_irq);
  291. irq_set_handler_data(irq2, (void *)irq);
  292. }
  293. }
  294. intc_subgroup_init(desc, d);
  295. /* enable bits matching force_enable after registering irqs */
  296. if (desc->force_enable)
  297. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  298. d->skip_suspend = desc->skip_syscore_suspend;
  299. nr_intc_controllers++;
  300. return 0;
  301. err5:
  302. kfree(d->prio);
  303. err4:
  304. #ifdef CONFIG_SMP
  305. kfree(d->smp);
  306. err3:
  307. #endif
  308. kfree(d->reg);
  309. err2:
  310. for (k = 0; k < d->nr_windows; k++)
  311. if (d->window[k].virt)
  312. iounmap(d->window[k].virt);
  313. kfree(d->window);
  314. err1:
  315. kfree(d);
  316. err0:
  317. pr_err("unable to allocate INTC memory\n");
  318. return -ENOMEM;
  319. }
  320. static int intc_suspend(void)
  321. {
  322. struct intc_desc_int *d;
  323. list_for_each_entry(d, &intc_list, list) {
  324. int irq;
  325. if (d->skip_suspend)
  326. continue;
  327. /* enable wakeup irqs belonging to this intc controller */
  328. for_each_active_irq(irq) {
  329. struct irq_data *data;
  330. struct irq_chip *chip;
  331. data = irq_get_irq_data(irq);
  332. chip = irq_data_get_irq_chip(data);
  333. if (chip != &d->chip)
  334. continue;
  335. if (irqd_is_wakeup_set(data))
  336. chip->irq_enable(data);
  337. }
  338. }
  339. return 0;
  340. }
  341. static void intc_resume(void)
  342. {
  343. struct intc_desc_int *d;
  344. list_for_each_entry(d, &intc_list, list) {
  345. int irq;
  346. if (d->skip_suspend)
  347. continue;
  348. for_each_active_irq(irq) {
  349. struct irq_data *data;
  350. struct irq_chip *chip;
  351. data = irq_get_irq_data(irq);
  352. chip = irq_data_get_irq_chip(data);
  353. /*
  354. * This will catch the redirect and VIRQ cases
  355. * due to the dummy_irq_chip being inserted.
  356. */
  357. if (chip != &d->chip)
  358. continue;
  359. if (irqd_irq_disabled(data))
  360. chip->irq_disable(data);
  361. else
  362. chip->irq_enable(data);
  363. }
  364. }
  365. }
  366. struct syscore_ops intc_syscore_ops = {
  367. .suspend = intc_suspend,
  368. .resume = intc_resume,
  369. };
  370. struct bus_type intc_subsys = {
  371. .name = "intc",
  372. .dev_name = "intc",
  373. };
  374. static ssize_t
  375. show_intc_name(struct device *dev, struct device_attribute *attr, char *buf)
  376. {
  377. struct intc_desc_int *d;
  378. d = container_of(dev, struct intc_desc_int, dev);
  379. return sprintf(buf, "%s\n", d->chip.name);
  380. }
  381. static DEVICE_ATTR(name, S_IRUGO, show_intc_name, NULL);
  382. static int __init register_intc_devs(void)
  383. {
  384. struct intc_desc_int *d;
  385. int error;
  386. register_syscore_ops(&intc_syscore_ops);
  387. error = subsys_system_register(&intc_subsys, NULL);
  388. if (!error) {
  389. list_for_each_entry(d, &intc_list, list) {
  390. d->dev.id = d->index;
  391. d->dev.bus = &intc_subsys;
  392. error = device_register(&d->dev);
  393. if (error == 0)
  394. error = device_create_file(&d->dev,
  395. &dev_attr_name);
  396. if (error)
  397. break;
  398. }
  399. }
  400. if (error)
  401. pr_err("device registration error\n");
  402. return error;
  403. }
  404. device_initcall(register_intc_devs);