qla_nx.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_NX_H
  8. #define __QLA_NX_H
  9. /*
  10. * Following are the states of the Phantom. Phantom will set them and
  11. * Host will read to check if the fields are correct.
  12. */
  13. #define PHAN_INITIALIZE_FAILED 0xffff
  14. #define PHAN_INITIALIZE_COMPLETE 0xff01
  15. /* Host writes the following to notify that it has done the init-handshake */
  16. #define PHAN_INITIALIZE_ACK 0xf00f
  17. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  18. /*CRB_RELATED*/
  19. #define QLA82XX_CRB_BASE QLA82XX_CAM_RAM(0x200)
  20. #define QLA82XX_REG(X) (QLA82XX_CRB_BASE+(X))
  21. #define CRB_CMDPEG_STATE QLA82XX_REG(0x50)
  22. #define CRB_RCVPEG_STATE QLA82XX_REG(0x13c)
  23. #define BOOT_LOADER_DIMM_STATUS QLA82XX_REG(0x54)
  24. #define CRB_DMA_SHIFT QLA82XX_REG(0xcc)
  25. #define QLA82XX_DMA_SHIFT_VALUE 0x55555555
  26. #define QLA82XX_HW_H0_CH_HUB_ADR 0x05
  27. #define QLA82XX_HW_H1_CH_HUB_ADR 0x0E
  28. #define QLA82XX_HW_H2_CH_HUB_ADR 0x03
  29. #define QLA82XX_HW_H3_CH_HUB_ADR 0x01
  30. #define QLA82XX_HW_H4_CH_HUB_ADR 0x06
  31. #define QLA82XX_HW_H5_CH_HUB_ADR 0x07
  32. #define QLA82XX_HW_H6_CH_HUB_ADR 0x08
  33. /* Hub 0 */
  34. #define QLA82XX_HW_MN_CRB_AGT_ADR 0x15
  35. #define QLA82XX_HW_MS_CRB_AGT_ADR 0x25
  36. /* Hub 1 */
  37. #define QLA82XX_HW_PS_CRB_AGT_ADR 0x73
  38. #define QLA82XX_HW_QMS_CRB_AGT_ADR 0x00
  39. #define QLA82XX_HW_RPMX3_CRB_AGT_ADR 0x0b
  40. #define QLA82XX_HW_SQGS0_CRB_AGT_ADR 0x01
  41. #define QLA82XX_HW_SQGS1_CRB_AGT_ADR 0x02
  42. #define QLA82XX_HW_SQGS2_CRB_AGT_ADR 0x03
  43. #define QLA82XX_HW_SQGS3_CRB_AGT_ADR 0x04
  44. #define QLA82XX_HW_C2C0_CRB_AGT_ADR 0x58
  45. #define QLA82XX_HW_C2C1_CRB_AGT_ADR 0x59
  46. #define QLA82XX_HW_C2C2_CRB_AGT_ADR 0x5a
  47. #define QLA82XX_HW_RPMX2_CRB_AGT_ADR 0x0a
  48. #define QLA82XX_HW_RPMX4_CRB_AGT_ADR 0x0c
  49. #define QLA82XX_HW_RPMX7_CRB_AGT_ADR 0x0f
  50. #define QLA82XX_HW_RPMX9_CRB_AGT_ADR 0x12
  51. #define QLA82XX_HW_SMB_CRB_AGT_ADR 0x18
  52. /* Hub 2 */
  53. #define QLA82XX_HW_NIU_CRB_AGT_ADR 0x31
  54. #define QLA82XX_HW_I2C0_CRB_AGT_ADR 0x19
  55. #define QLA82XX_HW_I2C1_CRB_AGT_ADR 0x29
  56. #define QLA82XX_HW_SN_CRB_AGT_ADR 0x10
  57. #define QLA82XX_HW_I2Q_CRB_AGT_ADR 0x20
  58. #define QLA82XX_HW_LPC_CRB_AGT_ADR 0x22
  59. #define QLA82XX_HW_ROMUSB_CRB_AGT_ADR 0x21
  60. #define QLA82XX_HW_QM_CRB_AGT_ADR 0x66
  61. #define QLA82XX_HW_SQG0_CRB_AGT_ADR 0x60
  62. #define QLA82XX_HW_SQG1_CRB_AGT_ADR 0x61
  63. #define QLA82XX_HW_SQG2_CRB_AGT_ADR 0x62
  64. #define QLA82XX_HW_SQG3_CRB_AGT_ADR 0x63
  65. #define QLA82XX_HW_RPMX1_CRB_AGT_ADR 0x09
  66. #define QLA82XX_HW_RPMX5_CRB_AGT_ADR 0x0d
  67. #define QLA82XX_HW_RPMX6_CRB_AGT_ADR 0x0e
  68. #define QLA82XX_HW_RPMX8_CRB_AGT_ADR 0x11
  69. /* Hub 3 */
  70. #define QLA82XX_HW_PH_CRB_AGT_ADR 0x1A
  71. #define QLA82XX_HW_SRE_CRB_AGT_ADR 0x50
  72. #define QLA82XX_HW_EG_CRB_AGT_ADR 0x51
  73. #define QLA82XX_HW_RPMX0_CRB_AGT_ADR 0x08
  74. /* Hub 4 */
  75. #define QLA82XX_HW_PEGN0_CRB_AGT_ADR 0x40
  76. #define QLA82XX_HW_PEGN1_CRB_AGT_ADR 0x41
  77. #define QLA82XX_HW_PEGN2_CRB_AGT_ADR 0x42
  78. #define QLA82XX_HW_PEGN3_CRB_AGT_ADR 0x43
  79. #define QLA82XX_HW_PEGNI_CRB_AGT_ADR 0x44
  80. #define QLA82XX_HW_PEGND_CRB_AGT_ADR 0x45
  81. #define QLA82XX_HW_PEGNC_CRB_AGT_ADR 0x46
  82. #define QLA82XX_HW_PEGR0_CRB_AGT_ADR 0x47
  83. #define QLA82XX_HW_PEGR1_CRB_AGT_ADR 0x48
  84. #define QLA82XX_HW_PEGR2_CRB_AGT_ADR 0x49
  85. #define QLA82XX_HW_PEGR3_CRB_AGT_ADR 0x4a
  86. #define QLA82XX_HW_PEGN4_CRB_AGT_ADR 0x4b
  87. /* Hub 5 */
  88. #define QLA82XX_HW_PEGS0_CRB_AGT_ADR 0x40
  89. #define QLA82XX_HW_PEGS1_CRB_AGT_ADR 0x41
  90. #define QLA82XX_HW_PEGS2_CRB_AGT_ADR 0x42
  91. #define QLA82XX_HW_PEGS3_CRB_AGT_ADR 0x43
  92. #define QLA82XX_HW_PEGSI_CRB_AGT_ADR 0x44
  93. #define QLA82XX_HW_PEGSD_CRB_AGT_ADR 0x45
  94. #define QLA82XX_HW_PEGSC_CRB_AGT_ADR 0x46
  95. /* Hub 6 */
  96. #define QLA82XX_HW_CAS0_CRB_AGT_ADR 0x46
  97. #define QLA82XX_HW_CAS1_CRB_AGT_ADR 0x47
  98. #define QLA82XX_HW_CAS2_CRB_AGT_ADR 0x48
  99. #define QLA82XX_HW_CAS3_CRB_AGT_ADR 0x49
  100. #define QLA82XX_HW_NCM_CRB_AGT_ADR 0x16
  101. #define QLA82XX_HW_TMR_CRB_AGT_ADR 0x17
  102. #define QLA82XX_HW_XDMA_CRB_AGT_ADR 0x05
  103. #define QLA82XX_HW_OCM0_CRB_AGT_ADR 0x06
  104. #define QLA82XX_HW_OCM1_CRB_AGT_ADR 0x07
  105. /* This field defines PCI/X adr [25:20] of agents on the CRB */
  106. /* */
  107. #define QLA82XX_HW_PX_MAP_CRB_PH 0
  108. #define QLA82XX_HW_PX_MAP_CRB_PS 1
  109. #define QLA82XX_HW_PX_MAP_CRB_MN 2
  110. #define QLA82XX_HW_PX_MAP_CRB_MS 3
  111. #define QLA82XX_HW_PX_MAP_CRB_SRE 5
  112. #define QLA82XX_HW_PX_MAP_CRB_NIU 6
  113. #define QLA82XX_HW_PX_MAP_CRB_QMN 7
  114. #define QLA82XX_HW_PX_MAP_CRB_SQN0 8
  115. #define QLA82XX_HW_PX_MAP_CRB_SQN1 9
  116. #define QLA82XX_HW_PX_MAP_CRB_SQN2 10
  117. #define QLA82XX_HW_PX_MAP_CRB_SQN3 11
  118. #define QLA82XX_HW_PX_MAP_CRB_QMS 12
  119. #define QLA82XX_HW_PX_MAP_CRB_SQS0 13
  120. #define QLA82XX_HW_PX_MAP_CRB_SQS1 14
  121. #define QLA82XX_HW_PX_MAP_CRB_SQS2 15
  122. #define QLA82XX_HW_PX_MAP_CRB_SQS3 16
  123. #define QLA82XX_HW_PX_MAP_CRB_PGN0 17
  124. #define QLA82XX_HW_PX_MAP_CRB_PGN1 18
  125. #define QLA82XX_HW_PX_MAP_CRB_PGN2 19
  126. #define QLA82XX_HW_PX_MAP_CRB_PGN3 20
  127. #define QLA82XX_HW_PX_MAP_CRB_PGN4 QLA82XX_HW_PX_MAP_CRB_SQS2
  128. #define QLA82XX_HW_PX_MAP_CRB_PGND 21
  129. #define QLA82XX_HW_PX_MAP_CRB_PGNI 22
  130. #define QLA82XX_HW_PX_MAP_CRB_PGS0 23
  131. #define QLA82XX_HW_PX_MAP_CRB_PGS1 24
  132. #define QLA82XX_HW_PX_MAP_CRB_PGS2 25
  133. #define QLA82XX_HW_PX_MAP_CRB_PGS3 26
  134. #define QLA82XX_HW_PX_MAP_CRB_PGSD 27
  135. #define QLA82XX_HW_PX_MAP_CRB_PGSI 28
  136. #define QLA82XX_HW_PX_MAP_CRB_SN 29
  137. #define QLA82XX_HW_PX_MAP_CRB_EG 31
  138. #define QLA82XX_HW_PX_MAP_CRB_PH2 32
  139. #define QLA82XX_HW_PX_MAP_CRB_PS2 33
  140. #define QLA82XX_HW_PX_MAP_CRB_CAM 34
  141. #define QLA82XX_HW_PX_MAP_CRB_CAS0 35
  142. #define QLA82XX_HW_PX_MAP_CRB_CAS1 36
  143. #define QLA82XX_HW_PX_MAP_CRB_CAS2 37
  144. #define QLA82XX_HW_PX_MAP_CRB_C2C0 38
  145. #define QLA82XX_HW_PX_MAP_CRB_C2C1 39
  146. #define QLA82XX_HW_PX_MAP_CRB_TIMR 40
  147. #define QLA82XX_HW_PX_MAP_CRB_RPMX1 42
  148. #define QLA82XX_HW_PX_MAP_CRB_RPMX2 43
  149. #define QLA82XX_HW_PX_MAP_CRB_RPMX3 44
  150. #define QLA82XX_HW_PX_MAP_CRB_RPMX4 45
  151. #define QLA82XX_HW_PX_MAP_CRB_RPMX5 46
  152. #define QLA82XX_HW_PX_MAP_CRB_RPMX6 47
  153. #define QLA82XX_HW_PX_MAP_CRB_RPMX7 48
  154. #define QLA82XX_HW_PX_MAP_CRB_XDMA 49
  155. #define QLA82XX_HW_PX_MAP_CRB_I2Q 50
  156. #define QLA82XX_HW_PX_MAP_CRB_ROMUSB 51
  157. #define QLA82XX_HW_PX_MAP_CRB_CAS3 52
  158. #define QLA82XX_HW_PX_MAP_CRB_RPMX0 53
  159. #define QLA82XX_HW_PX_MAP_CRB_RPMX8 54
  160. #define QLA82XX_HW_PX_MAP_CRB_RPMX9 55
  161. #define QLA82XX_HW_PX_MAP_CRB_OCM0 56
  162. #define QLA82XX_HW_PX_MAP_CRB_OCM1 57
  163. #define QLA82XX_HW_PX_MAP_CRB_SMB 58
  164. #define QLA82XX_HW_PX_MAP_CRB_I2C0 59
  165. #define QLA82XX_HW_PX_MAP_CRB_I2C1 60
  166. #define QLA82XX_HW_PX_MAP_CRB_LPC 61
  167. #define QLA82XX_HW_PX_MAP_CRB_PGNC 62
  168. #define QLA82XX_HW_PX_MAP_CRB_PGR0 63
  169. #define QLA82XX_HW_PX_MAP_CRB_PGR1 4
  170. #define QLA82XX_HW_PX_MAP_CRB_PGR2 30
  171. #define QLA82XX_HW_PX_MAP_CRB_PGR3 41
  172. /* This field defines CRB adr [31:20] of the agents */
  173. /* */
  174. #define QLA82XX_HW_CRB_HUB_AGT_ADR_MN ((QLA82XX_HW_H0_CH_HUB_ADR << 7) | \
  175. QLA82XX_HW_MN_CRB_AGT_ADR)
  176. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PH ((QLA82XX_HW_H0_CH_HUB_ADR << 7) | \
  177. QLA82XX_HW_PH_CRB_AGT_ADR)
  178. #define QLA82XX_HW_CRB_HUB_AGT_ADR_MS ((QLA82XX_HW_H0_CH_HUB_ADR << 7) | \
  179. QLA82XX_HW_MS_CRB_AGT_ADR)
  180. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PS ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  181. QLA82XX_HW_PS_CRB_AGT_ADR)
  182. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SS ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  183. QLA82XX_HW_SS_CRB_AGT_ADR)
  184. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  185. QLA82XX_HW_RPMX3_CRB_AGT_ADR)
  186. #define QLA82XX_HW_CRB_HUB_AGT_ADR_QMS ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  187. QLA82XX_HW_QMS_CRB_AGT_ADR)
  188. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQS0 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  189. QLA82XX_HW_SQGS0_CRB_AGT_ADR)
  190. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQS1 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  191. QLA82XX_HW_SQGS1_CRB_AGT_ADR)
  192. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQS2 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  193. QLA82XX_HW_SQGS2_CRB_AGT_ADR)
  194. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQS3 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  195. QLA82XX_HW_SQGS3_CRB_AGT_ADR)
  196. #define QLA82XX_HW_CRB_HUB_AGT_ADR_C2C0 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  197. QLA82XX_HW_C2C0_CRB_AGT_ADR)
  198. #define QLA82XX_HW_CRB_HUB_AGT_ADR_C2C1 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  199. QLA82XX_HW_C2C1_CRB_AGT_ADR)
  200. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  201. QLA82XX_HW_RPMX2_CRB_AGT_ADR)
  202. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  203. QLA82XX_HW_RPMX4_CRB_AGT_ADR)
  204. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  205. QLA82XX_HW_RPMX7_CRB_AGT_ADR)
  206. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9 ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  207. QLA82XX_HW_RPMX9_CRB_AGT_ADR)
  208. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SMB ((QLA82XX_HW_H1_CH_HUB_ADR << 7) | \
  209. QLA82XX_HW_SMB_CRB_AGT_ADR)
  210. #define QLA82XX_HW_CRB_HUB_AGT_ADR_NIU ((QLA82XX_HW_H2_CH_HUB_ADR << 7) | \
  211. QLA82XX_HW_NIU_CRB_AGT_ADR)
  212. #define QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0 ((QLA82XX_HW_H2_CH_HUB_ADR << 7) | \
  213. QLA82XX_HW_I2C0_CRB_AGT_ADR)
  214. #define QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1 ((QLA82XX_HW_H2_CH_HUB_ADR << 7) | \
  215. QLA82XX_HW_I2C1_CRB_AGT_ADR)
  216. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SRE ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  217. QLA82XX_HW_SRE_CRB_AGT_ADR)
  218. #define QLA82XX_HW_CRB_HUB_AGT_ADR_EG ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  219. QLA82XX_HW_EG_CRB_AGT_ADR)
  220. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  221. QLA82XX_HW_RPMX0_CRB_AGT_ADR)
  222. #define QLA82XX_HW_CRB_HUB_AGT_ADR_QMN ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  223. QLA82XX_HW_QM_CRB_AGT_ADR)
  224. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  225. QLA82XX_HW_SQG0_CRB_AGT_ADR)
  226. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  227. QLA82XX_HW_SQG1_CRB_AGT_ADR)
  228. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  229. QLA82XX_HW_SQG2_CRB_AGT_ADR)
  230. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  231. QLA82XX_HW_SQG3_CRB_AGT_ADR)
  232. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  233. QLA82XX_HW_RPMX1_CRB_AGT_ADR)
  234. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  235. QLA82XX_HW_RPMX5_CRB_AGT_ADR)
  236. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  237. QLA82XX_HW_RPMX6_CRB_AGT_ADR)
  238. #define QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  239. QLA82XX_HW_RPMX8_CRB_AGT_ADR)
  240. #define QLA82XX_HW_CRB_HUB_AGT_ADR_CAS0 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  241. QLA82XX_HW_CAS0_CRB_AGT_ADR)
  242. #define QLA82XX_HW_CRB_HUB_AGT_ADR_CAS1 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  243. QLA82XX_HW_CAS1_CRB_AGT_ADR)
  244. #define QLA82XX_HW_CRB_HUB_AGT_ADR_CAS2 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  245. QLA82XX_HW_CAS2_CRB_AGT_ADR)
  246. #define QLA82XX_HW_CRB_HUB_AGT_ADR_CAS3 ((QLA82XX_HW_H3_CH_HUB_ADR << 7) | \
  247. QLA82XX_HW_CAS3_CRB_AGT_ADR)
  248. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  249. QLA82XX_HW_PEGNI_CRB_AGT_ADR)
  250. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGND ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  251. QLA82XX_HW_PEGND_CRB_AGT_ADR)
  252. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  253. QLA82XX_HW_PEGN0_CRB_AGT_ADR)
  254. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  255. QLA82XX_HW_PEGN1_CRB_AGT_ADR)
  256. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  257. QLA82XX_HW_PEGN2_CRB_AGT_ADR)
  258. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  259. QLA82XX_HW_PEGN3_CRB_AGT_ADR)
  260. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  261. QLA82XX_HW_PEGN4_CRB_AGT_ADR)
  262. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  263. QLA82XX_HW_PEGNC_CRB_AGT_ADR)
  264. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGR0 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  265. QLA82XX_HW_PEGR0_CRB_AGT_ADR)
  266. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGR1 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  267. QLA82XX_HW_PEGR1_CRB_AGT_ADR)
  268. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGR2 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  269. QLA82XX_HW_PEGR2_CRB_AGT_ADR)
  270. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGR3 ((QLA82XX_HW_H4_CH_HUB_ADR << 7) | \
  271. QLA82XX_HW_PEGR3_CRB_AGT_ADR)
  272. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  273. QLA82XX_HW_PEGSI_CRB_AGT_ADR)
  274. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGSD ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  275. QLA82XX_HW_PEGSD_CRB_AGT_ADR)
  276. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0 ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  277. QLA82XX_HW_PEGS0_CRB_AGT_ADR)
  278. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1 ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  279. QLA82XX_HW_PEGS1_CRB_AGT_ADR)
  280. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2 ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  281. QLA82XX_HW_PEGS2_CRB_AGT_ADR)
  282. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3 ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  283. QLA82XX_HW_PEGS3_CRB_AGT_ADR)
  284. #define QLA82XX_HW_CRB_HUB_AGT_ADR_PGSC ((QLA82XX_HW_H5_CH_HUB_ADR << 7) | \
  285. QLA82XX_HW_PEGSC_CRB_AGT_ADR)
  286. #define QLA82XX_HW_CRB_HUB_AGT_ADR_CAM ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  287. QLA82XX_HW_NCM_CRB_AGT_ADR)
  288. #define QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  289. QLA82XX_HW_TMR_CRB_AGT_ADR)
  290. #define QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  291. QLA82XX_HW_XDMA_CRB_AGT_ADR)
  292. #define QLA82XX_HW_CRB_HUB_AGT_ADR_SN ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  293. QLA82XX_HW_SN_CRB_AGT_ADR)
  294. #define QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  295. QLA82XX_HW_I2Q_CRB_AGT_ADR)
  296. #define QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  297. QLA82XX_HW_ROMUSB_CRB_AGT_ADR)
  298. #define QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0 ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  299. QLA82XX_HW_OCM0_CRB_AGT_ADR)
  300. #define QLA82XX_HW_CRB_HUB_AGT_ADR_OCM1 ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  301. QLA82XX_HW_OCM1_CRB_AGT_ADR)
  302. #define QLA82XX_HW_CRB_HUB_AGT_ADR_LPC ((QLA82XX_HW_H6_CH_HUB_ADR << 7) | \
  303. QLA82XX_HW_LPC_CRB_AGT_ADR)
  304. #define ROMUSB_GLB (QLA82XX_CRB_ROMUSB + 0x00000)
  305. #define QLA82XX_ROMUSB_GLB_PEGTUNE_DONE (ROMUSB_GLB + 0x005c)
  306. #define QLA82XX_ROMUSB_GLB_STATUS (ROMUSB_GLB + 0x0004)
  307. #define QLA82XX_ROMUSB_GLB_SW_RESET (ROMUSB_GLB + 0x0008)
  308. #define QLA82XX_ROMUSB_ROM_ADDRESS (ROMUSB_ROM + 0x0008)
  309. #define QLA82XX_ROMUSB_ROM_WDATA (ROMUSB_ROM + 0x000c)
  310. #define QLA82XX_ROMUSB_ROM_ABYTE_CNT (ROMUSB_ROM + 0x0010)
  311. #define QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT (ROMUSB_ROM + 0x0014)
  312. #define QLA82XX_ROMUSB_ROM_RDATA (ROMUSB_ROM + 0x0018)
  313. #define ROMUSB_ROM (QLA82XX_CRB_ROMUSB + 0x10000)
  314. #define QLA82XX_ROMUSB_ROM_INSTR_OPCODE (ROMUSB_ROM + 0x0004)
  315. #define QLA82XX_ROMUSB_GLB_CAS_RST (ROMUSB_GLB + 0x0038)
  316. /* Lock IDs for ROM lock */
  317. #define ROM_LOCK_DRIVER 0x0d417340
  318. #define QLA82XX_PCI_CRB_WINDOWSIZE 0x00100000 /* all are 1MB windows */
  319. #define QLA82XX_PCI_CRB_WINDOW(A) \
  320. (QLA82XX_PCI_CRBSPACE + (A)*QLA82XX_PCI_CRB_WINDOWSIZE)
  321. #define QLA82XX_CRB_C2C_0 \
  322. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_C2C0)
  323. #define QLA82XX_CRB_C2C_1 \
  324. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_C2C1)
  325. #define QLA82XX_CRB_C2C_2 \
  326. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_C2C2)
  327. #define QLA82XX_CRB_CAM \
  328. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_CAM)
  329. #define QLA82XX_CRB_CASPER \
  330. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_CAS)
  331. #define QLA82XX_CRB_CASPER_0 \
  332. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_CAS0)
  333. #define QLA82XX_CRB_CASPER_1 \
  334. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_CAS1)
  335. #define QLA82XX_CRB_CASPER_2 \
  336. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_CAS2)
  337. #define QLA82XX_CRB_DDR_MD \
  338. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_MS)
  339. #define QLA82XX_CRB_DDR_NET \
  340. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_MN)
  341. #define QLA82XX_CRB_EPG \
  342. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_EG)
  343. #define QLA82XX_CRB_I2Q \
  344. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_I2Q)
  345. #define QLA82XX_CRB_NIU \
  346. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_NIU)
  347. #define QLA82XX_CRB_PCIX_HOST \
  348. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PH)
  349. #define QLA82XX_CRB_PCIX_HOST2 \
  350. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PH2)
  351. #define QLA82XX_CRB_PCIX_MD \
  352. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PS)
  353. #define QLA82XX_CRB_PCIE \
  354. QLA82XX_CRB_PCIX_MD
  355. /* window 1 pcie slot */
  356. #define QLA82XX_CRB_PCIE2 \
  357. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PS2)
  358. #define QLA82XX_CRB_PEG_MD_0 \
  359. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGS0)
  360. #define QLA82XX_CRB_PEG_MD_1 \
  361. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGS1)
  362. #define QLA82XX_CRB_PEG_MD_2 \
  363. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGS2)
  364. #define QLA82XX_CRB_PEG_MD_3 \
  365. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGS3)
  366. #define QLA82XX_CRB_PEG_MD_3 \
  367. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGS3)
  368. #define QLA82XX_CRB_PEG_MD_D \
  369. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGSD)
  370. #define QLA82XX_CRB_PEG_MD_I \
  371. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGSI)
  372. #define QLA82XX_CRB_PEG_NET_0 \
  373. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGN0)
  374. #define QLA82XX_CRB_PEG_NET_1 \
  375. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGN1)
  376. #define QLA82XX_CRB_PEG_NET_2 \
  377. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGN2)
  378. #define QLA82XX_CRB_PEG_NET_3 \
  379. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGN3)
  380. #define QLA82XX_CRB_PEG_NET_4 \
  381. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGN4)
  382. #define QLA82XX_CRB_PEG_NET_D \
  383. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGND)
  384. #define QLA82XX_CRB_PEG_NET_I \
  385. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_PGNI)
  386. #define QLA82XX_CRB_PQM_MD \
  387. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_QMS)
  388. #define QLA82XX_CRB_PQM_NET \
  389. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_QMN)
  390. #define QLA82XX_CRB_QDR_MD \
  391. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SS)
  392. #define QLA82XX_CRB_QDR_NET \
  393. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SN)
  394. #define QLA82XX_CRB_ROMUSB \
  395. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_ROMUSB)
  396. #define QLA82XX_CRB_RPMX_0 \
  397. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX0)
  398. #define QLA82XX_CRB_RPMX_1 \
  399. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX1)
  400. #define QLA82XX_CRB_RPMX_2 \
  401. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX2)
  402. #define QLA82XX_CRB_RPMX_3 \
  403. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX3)
  404. #define QLA82XX_CRB_RPMX_4 \
  405. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX4)
  406. #define QLA82XX_CRB_RPMX_5 \
  407. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX5)
  408. #define QLA82XX_CRB_RPMX_6 \
  409. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX6)
  410. #define QLA82XX_CRB_RPMX_7 \
  411. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_RPMX7)
  412. #define QLA82XX_CRB_SQM_MD_0 \
  413. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQS0)
  414. #define QLA82XX_CRB_SQM_MD_1 \
  415. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQS1)
  416. #define QLA82XX_CRB_SQM_MD_2 \
  417. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQS2)
  418. #define QLA82XX_CRB_SQM_MD_3 \
  419. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQS3)
  420. #define QLA82XX_CRB_SQM_NET_0 \
  421. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQN0)
  422. #define QLA82XX_CRB_SQM_NET_1 \
  423. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQN1)
  424. #define QLA82XX_CRB_SQM_NET_2 \
  425. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQN2)
  426. #define QLA82XX_CRB_SQM_NET_3 \
  427. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SQN3)
  428. #define QLA82XX_CRB_SRE \
  429. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SRE)
  430. #define QLA82XX_CRB_TIMER \
  431. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_TIMR)
  432. #define QLA82XX_CRB_XDMA \
  433. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_XDMA)
  434. #define QLA82XX_CRB_I2C0 \
  435. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_I2C0)
  436. #define QLA82XX_CRB_I2C1 \
  437. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_I2C1)
  438. #define QLA82XX_CRB_OCM0 \
  439. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_OCM0)
  440. #define QLA82XX_CRB_SMB \
  441. QLA82XX_PCI_CRB_WINDOW(QLA82XX_HW_PX_MAP_CRB_SMB)
  442. #define QLA82XX_CRB_MAX \
  443. QLA82XX_PCI_CRB_WINDOW(64)
  444. /*
  445. * ====================== BASE ADDRESSES ON-CHIP ======================
  446. * Base addresses of major components on-chip.
  447. * ====================== BASE ADDRESSES ON-CHIP ======================
  448. */
  449. #define QLA82XX_ADDR_DDR_NET (0x0000000000000000ULL)
  450. #define QLA82XX_ADDR_DDR_NET_MAX (0x000000000fffffffULL)
  451. /* Imbus address bit used to indicate a host address. This bit is
  452. * eliminated by the pcie bar and bar select before presentation
  453. * over pcie. */
  454. /* host memory via IMBUS */
  455. #define QLA82XX_P2_ADDR_PCIE (0x0000000800000000ULL)
  456. #define QLA82XX_P3_ADDR_PCIE (0x0000008000000000ULL)
  457. #define QLA82XX_ADDR_PCIE_MAX (0x0000000FFFFFFFFFULL)
  458. #define QLA82XX_ADDR_OCM0 (0x0000000200000000ULL)
  459. #define QLA82XX_ADDR_OCM0_MAX (0x00000002000fffffULL)
  460. #define QLA82XX_ADDR_OCM1 (0x0000000200400000ULL)
  461. #define QLA82XX_ADDR_OCM1_MAX (0x00000002004fffffULL)
  462. #define QLA82XX_ADDR_QDR_NET (0x0000000300000000ULL)
  463. #define QLA82XX_P3_ADDR_QDR_NET_MAX (0x0000000303ffffffULL)
  464. #define QLA82XX_PCI_CRBSPACE (unsigned long)0x06000000
  465. #define QLA82XX_PCI_DIRECT_CRB (unsigned long)0x04400000
  466. #define QLA82XX_PCI_CAMQM (unsigned long)0x04800000
  467. #define QLA82XX_PCI_CAMQM_MAX (unsigned long)0x04ffffff
  468. #define QLA82XX_PCI_DDR_NET (unsigned long)0x00000000
  469. #define QLA82XX_PCI_QDR_NET (unsigned long)0x04000000
  470. #define QLA82XX_PCI_QDR_NET_MAX (unsigned long)0x043fffff
  471. /*
  472. * Register offsets for MN
  473. */
  474. #define MIU_CONTROL (0x000)
  475. #define MIU_TAG (0x004)
  476. #define MIU_TEST_AGT_CTRL (0x090)
  477. #define MIU_TEST_AGT_ADDR_LO (0x094)
  478. #define MIU_TEST_AGT_ADDR_HI (0x098)
  479. #define MIU_TEST_AGT_WRDATA_LO (0x0a0)
  480. #define MIU_TEST_AGT_WRDATA_HI (0x0a4)
  481. #define MIU_TEST_AGT_WRDATA(i) (0x0a0+(4*(i)))
  482. #define MIU_TEST_AGT_RDDATA_LO (0x0a8)
  483. #define MIU_TEST_AGT_RDDATA_HI (0x0ac)
  484. #define MIU_TEST_AGT_RDDATA(i) (0x0a8+(4*(i)))
  485. #define MIU_TEST_AGT_ADDR_MASK 0xfffffff8
  486. #define MIU_TEST_AGT_UPPER_ADDR(off) (0)
  487. /* MIU_TEST_AGT_CTRL flags. work for SIU as well */
  488. #define MIU_TA_CTL_START 1
  489. #define MIU_TA_CTL_ENABLE 2
  490. #define MIU_TA_CTL_WRITE 4
  491. #define MIU_TA_CTL_BUSY 8
  492. /*CAM RAM */
  493. # define QLA82XX_CAM_RAM_BASE (QLA82XX_CRB_CAM + 0x02000)
  494. # define QLA82XX_CAM_RAM(reg) (QLA82XX_CAM_RAM_BASE + (reg))
  495. #define QLA82XX_PORT_MODE_ADDR (QLA82XX_CAM_RAM(0x24))
  496. #define QLA82XX_PEG_HALT_STATUS1 (QLA82XX_CAM_RAM(0xa8))
  497. #define QLA82XX_PEG_HALT_STATUS2 (QLA82XX_CAM_RAM(0xac))
  498. #define QLA82XX_PEG_ALIVE_COUNTER (QLA82XX_CAM_RAM(0xb0))
  499. #define QLA82XX_CAMRAM_DB1 (QLA82XX_CAM_RAM(0x1b8))
  500. #define QLA82XX_CAMRAM_DB2 (QLA82XX_CAM_RAM(0x1bc))
  501. #define HALT_STATUS_UNRECOVERABLE 0x80000000
  502. #define HALT_STATUS_RECOVERABLE 0x40000000
  503. /* Driver Coexistence Defines */
  504. #define QLA82XX_CRB_DRV_ACTIVE (QLA82XX_CAM_RAM(0x138))
  505. #define QLA82XX_CRB_DEV_STATE (QLA82XX_CAM_RAM(0x140))
  506. #define QLA82XX_CRB_DRV_STATE (QLA82XX_CAM_RAM(0x144))
  507. #define QLA82XX_CRB_DRV_SCRATCH (QLA82XX_CAM_RAM(0x148))
  508. #define QLA82XX_CRB_DEV_PART_INFO (QLA82XX_CAM_RAM(0x14c))
  509. #define QLA82XX_CRB_DRV_IDC_VERSION (QLA82XX_CAM_RAM(0x174))
  510. /* Every driver should use these Device State */
  511. #define QLA82XX_DEV_COLD 1
  512. #define QLA82XX_DEV_INITIALIZING 2
  513. #define QLA82XX_DEV_READY 3
  514. #define QLA82XX_DEV_NEED_RESET 4
  515. #define QLA82XX_DEV_NEED_QUIESCENT 5
  516. #define QLA82XX_DEV_FAILED 6
  517. #define QLA82XX_DEV_QUIESCENT 7
  518. #define MAX_STATES 8 /* Increment if new state added */
  519. #define QLA82XX_IDC_VERSION 1
  520. #define QLA82XX_ROM_DEV_INIT_TIMEOUT 30
  521. #define QLA82XX_ROM_DRV_RESET_ACK_TIMEOUT 10
  522. #define QLA82XX_ROM_LOCK_ID (QLA82XX_CAM_RAM(0x100))
  523. #define QLA82XX_CRB_WIN_LOCK_ID (QLA82XX_CAM_RAM(0x124))
  524. #define QLA82XX_FW_VERSION_MAJOR (QLA82XX_CAM_RAM(0x150))
  525. #define QLA82XX_FW_VERSION_MINOR (QLA82XX_CAM_RAM(0x154))
  526. #define QLA82XX_FW_VERSION_SUB (QLA82XX_CAM_RAM(0x158))
  527. #define QLA82XX_PCIE_REG(reg) (QLA82XX_CRB_PCIE + (reg))
  528. #define PCIE_CHICKEN3 (0x120c8)
  529. #define PCIE_SETUP_FUNCTION (0x12040)
  530. #define PCIE_SETUP_FUNCTION2 (0x12048)
  531. #define QLA82XX_PCIX_PS_REG(reg) (QLA82XX_CRB_PCIX_MD + (reg))
  532. #define QLA82XX_PCIX_PS2_REG(reg) (QLA82XX_CRB_PCIE2 + (reg))
  533. #define PCIE_SEM2_LOCK (0x1c010) /* Flash lock */
  534. #define PCIE_SEM2_UNLOCK (0x1c014) /* Flash unlock */
  535. #define PCIE_SEM5_LOCK (0x1c028) /* Coexistence lock */
  536. #define PCIE_SEM5_UNLOCK (0x1c02c) /* Coexistence unlock */
  537. #define PCIE_SEM7_LOCK (0x1c038) /* crb win lock */
  538. #define PCIE_SEM7_UNLOCK (0x1c03c) /* crbwin unlock*/
  539. /* Different drive state */
  540. #define QLA82XX_DRVST_NOT_RDY 0
  541. #define QLA82XX_DRVST_RST_RDY 1
  542. #define QLA82XX_DRVST_QSNT_RDY 2
  543. /* Different drive active state */
  544. #define QLA82XX_DRV_NOT_ACTIVE 0
  545. #define QLA82XX_DRV_ACTIVE 1
  546. /*
  547. * The PCI VendorID and DeviceID for our board.
  548. */
  549. #define PCI_DEVICE_ID_QLOGIC_ISP8021 0x8021
  550. #define QLA82XX_MSIX_TBL_SPACE 8192
  551. #define QLA82XX_PCI_REG_MSIX_TBL 0x44
  552. #define QLA82XX_PCI_MSIX_CONTROL 0x40
  553. struct crb_128M_2M_sub_block_map {
  554. unsigned valid;
  555. unsigned start_128M;
  556. unsigned end_128M;
  557. unsigned start_2M;
  558. };
  559. struct crb_128M_2M_block_map {
  560. struct crb_128M_2M_sub_block_map sub_block[16];
  561. };
  562. struct crb_addr_pair {
  563. long addr;
  564. long data;
  565. };
  566. #define ADDR_ERROR ((unsigned long) 0xffffffff)
  567. #define MAX_CTL_CHECK 1000
  568. /***************************************************************************
  569. * PCI related defines.
  570. **************************************************************************/
  571. /*
  572. * Interrupt related defines.
  573. */
  574. #define PCIX_TARGET_STATUS (0x10118)
  575. #define PCIX_TARGET_STATUS_F1 (0x10160)
  576. #define PCIX_TARGET_STATUS_F2 (0x10164)
  577. #define PCIX_TARGET_STATUS_F3 (0x10168)
  578. #define PCIX_TARGET_STATUS_F4 (0x10360)
  579. #define PCIX_TARGET_STATUS_F5 (0x10364)
  580. #define PCIX_TARGET_STATUS_F6 (0x10368)
  581. #define PCIX_TARGET_STATUS_F7 (0x1036c)
  582. #define PCIX_TARGET_MASK (0x10128)
  583. #define PCIX_TARGET_MASK_F1 (0x10170)
  584. #define PCIX_TARGET_MASK_F2 (0x10174)
  585. #define PCIX_TARGET_MASK_F3 (0x10178)
  586. #define PCIX_TARGET_MASK_F4 (0x10370)
  587. #define PCIX_TARGET_MASK_F5 (0x10374)
  588. #define PCIX_TARGET_MASK_F6 (0x10378)
  589. #define PCIX_TARGET_MASK_F7 (0x1037c)
  590. /*
  591. * Message Signaled Interrupts
  592. */
  593. #define PCIX_MSI_F0 (0x13000)
  594. #define PCIX_MSI_F1 (0x13004)
  595. #define PCIX_MSI_F2 (0x13008)
  596. #define PCIX_MSI_F3 (0x1300c)
  597. #define PCIX_MSI_F4 (0x13010)
  598. #define PCIX_MSI_F5 (0x13014)
  599. #define PCIX_MSI_F6 (0x13018)
  600. #define PCIX_MSI_F7 (0x1301c)
  601. #define PCIX_MSI_F(FUNC) (0x13000 + ((FUNC) * 4))
  602. #define PCIX_INT_VECTOR (0x10100)
  603. #define PCIX_INT_MASK (0x10104)
  604. /*
  605. * Interrupt state machine and other bits.
  606. */
  607. #define PCIE_MISCCFG_RC (0x1206c)
  608. #define ISR_INT_TARGET_STATUS \
  609. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS))
  610. #define ISR_INT_TARGET_STATUS_F1 \
  611. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F1))
  612. #define ISR_INT_TARGET_STATUS_F2 \
  613. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F2))
  614. #define ISR_INT_TARGET_STATUS_F3 \
  615. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F3))
  616. #define ISR_INT_TARGET_STATUS_F4 \
  617. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F4))
  618. #define ISR_INT_TARGET_STATUS_F5 \
  619. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F5))
  620. #define ISR_INT_TARGET_STATUS_F6 \
  621. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F6))
  622. #define ISR_INT_TARGET_STATUS_F7 \
  623. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_STATUS_F7))
  624. #define ISR_INT_TARGET_MASK \
  625. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK))
  626. #define ISR_INT_TARGET_MASK_F1 \
  627. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F1))
  628. #define ISR_INT_TARGET_MASK_F2 \
  629. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F2))
  630. #define ISR_INT_TARGET_MASK_F3 \
  631. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F3))
  632. #define ISR_INT_TARGET_MASK_F4 \
  633. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F4))
  634. #define ISR_INT_TARGET_MASK_F5 \
  635. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F5))
  636. #define ISR_INT_TARGET_MASK_F6 \
  637. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F6))
  638. #define ISR_INT_TARGET_MASK_F7 \
  639. (QLA82XX_PCIX_PS_REG(PCIX_TARGET_MASK_F7))
  640. #define ISR_INT_VECTOR \
  641. (QLA82XX_PCIX_PS_REG(PCIX_INT_VECTOR))
  642. #define ISR_INT_MASK \
  643. (QLA82XX_PCIX_PS_REG(PCIX_INT_MASK))
  644. #define ISR_INT_STATE_REG \
  645. (QLA82XX_PCIX_PS_REG(PCIE_MISCCFG_RC))
  646. #define ISR_MSI_INT_TRIGGER(FUNC) \
  647. (QLA82XX_PCIX_PS_REG(PCIX_MSI_F(FUNC)))
  648. #define ISR_IS_LEGACY_INTR_IDLE(VAL) (((VAL) & 0x300) == 0)
  649. #define ISR_IS_LEGACY_INTR_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200)
  650. /*
  651. * PCI Interrupt Vector Values.
  652. */
  653. #define PCIX_INT_VECTOR_BIT_F0 0x0080
  654. #define PCIX_INT_VECTOR_BIT_F1 0x0100
  655. #define PCIX_INT_VECTOR_BIT_F2 0x0200
  656. #define PCIX_INT_VECTOR_BIT_F3 0x0400
  657. #define PCIX_INT_VECTOR_BIT_F4 0x0800
  658. #define PCIX_INT_VECTOR_BIT_F5 0x1000
  659. #define PCIX_INT_VECTOR_BIT_F6 0x2000
  660. #define PCIX_INT_VECTOR_BIT_F7 0x4000
  661. struct qla82xx_legacy_intr_set {
  662. uint32_t int_vec_bit;
  663. uint32_t tgt_status_reg;
  664. uint32_t tgt_mask_reg;
  665. uint32_t pci_int_reg;
  666. };
  667. #define QLA82XX_LEGACY_INTR_CONFIG \
  668. { \
  669. { \
  670. .int_vec_bit = PCIX_INT_VECTOR_BIT_F0, \
  671. .tgt_status_reg = ISR_INT_TARGET_STATUS, \
  672. .tgt_mask_reg = ISR_INT_TARGET_MASK, \
  673. .pci_int_reg = ISR_MSI_INT_TRIGGER(0) }, \
  674. \
  675. { \
  676. .int_vec_bit = PCIX_INT_VECTOR_BIT_F1, \
  677. .tgt_status_reg = ISR_INT_TARGET_STATUS_F1, \
  678. .tgt_mask_reg = ISR_INT_TARGET_MASK_F1, \
  679. .pci_int_reg = ISR_MSI_INT_TRIGGER(1) }, \
  680. \
  681. { \
  682. .int_vec_bit = PCIX_INT_VECTOR_BIT_F2, \
  683. .tgt_status_reg = ISR_INT_TARGET_STATUS_F2, \
  684. .tgt_mask_reg = ISR_INT_TARGET_MASK_F2, \
  685. .pci_int_reg = ISR_MSI_INT_TRIGGER(2) }, \
  686. \
  687. { \
  688. .int_vec_bit = PCIX_INT_VECTOR_BIT_F3, \
  689. .tgt_status_reg = ISR_INT_TARGET_STATUS_F3, \
  690. .tgt_mask_reg = ISR_INT_TARGET_MASK_F3, \
  691. .pci_int_reg = ISR_MSI_INT_TRIGGER(3) }, \
  692. \
  693. { \
  694. .int_vec_bit = PCIX_INT_VECTOR_BIT_F4, \
  695. .tgt_status_reg = ISR_INT_TARGET_STATUS_F4, \
  696. .tgt_mask_reg = ISR_INT_TARGET_MASK_F4, \
  697. .pci_int_reg = ISR_MSI_INT_TRIGGER(4) }, \
  698. \
  699. { \
  700. .int_vec_bit = PCIX_INT_VECTOR_BIT_F5, \
  701. .tgt_status_reg = ISR_INT_TARGET_STATUS_F5, \
  702. .tgt_mask_reg = ISR_INT_TARGET_MASK_F5, \
  703. .pci_int_reg = ISR_MSI_INT_TRIGGER(5) }, \
  704. \
  705. { \
  706. .int_vec_bit = PCIX_INT_VECTOR_BIT_F6, \
  707. .tgt_status_reg = ISR_INT_TARGET_STATUS_F6, \
  708. .tgt_mask_reg = ISR_INT_TARGET_MASK_F6, \
  709. .pci_int_reg = ISR_MSI_INT_TRIGGER(6) }, \
  710. \
  711. { \
  712. .int_vec_bit = PCIX_INT_VECTOR_BIT_F7, \
  713. .tgt_status_reg = ISR_INT_TARGET_STATUS_F7, \
  714. .tgt_mask_reg = ISR_INT_TARGET_MASK_F7, \
  715. .pci_int_reg = ISR_MSI_INT_TRIGGER(7) }, \
  716. }
  717. #define BRDCFG_START 0x4000
  718. #define BOOTLD_START 0x10000
  719. #define IMAGE_START 0x100000
  720. #define FLASH_ADDR_START 0x43000
  721. /* Magic number to let user know flash is programmed */
  722. #define QLA82XX_BDINFO_MAGIC 0x12345678
  723. #define QLA82XX_FW_MAGIC_OFFSET (BRDCFG_START + 0x128)
  724. #define FW_SIZE_OFFSET (0x3e840c)
  725. #define QLA82XX_FW_MIN_SIZE 0x3fffff
  726. /* UNIFIED ROMIMAGE START */
  727. #define QLA82XX_URI_FW_MIN_SIZE 0xc8000
  728. #define QLA82XX_URI_DIR_SECT_PRODUCT_TBL 0x0
  729. #define QLA82XX_URI_DIR_SECT_BOOTLD 0x6
  730. #define QLA82XX_URI_DIR_SECT_FW 0x7
  731. /* Offsets */
  732. #define QLA82XX_URI_CHIP_REV_OFF 10
  733. #define QLA82XX_URI_FLAGS_OFF 11
  734. #define QLA82XX_URI_BIOS_VERSION_OFF 12
  735. #define QLA82XX_URI_BOOTLD_IDX_OFF 27
  736. #define QLA82XX_URI_FIRMWARE_IDX_OFF 29
  737. struct qla82xx_uri_table_desc{
  738. uint32_t findex;
  739. uint32_t num_entries;
  740. uint32_t entry_size;
  741. uint32_t reserved[5];
  742. };
  743. struct qla82xx_uri_data_desc{
  744. uint32_t findex;
  745. uint32_t size;
  746. uint32_t reserved[5];
  747. };
  748. /* UNIFIED ROMIMAGE END */
  749. #define QLA82XX_UNIFIED_ROMIMAGE 3
  750. #define QLA82XX_FLASH_ROMIMAGE 4
  751. #define QLA82XX_UNKNOWN_ROMIMAGE 0xff
  752. #define MIU_TEST_AGT_WRDATA_UPPER_LO (0x0b0)
  753. #define MIU_TEST_AGT_WRDATA_UPPER_HI (0x0b4)
  754. #ifndef readq
  755. static inline u64 readq(void __iomem *addr)
  756. {
  757. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  758. }
  759. #endif
  760. #ifndef writeq
  761. static inline void writeq(u64 val, void __iomem *addr)
  762. {
  763. writel(((u32) (val)), (addr));
  764. writel(((u32) (val >> 32)), (addr + 4));
  765. }
  766. #endif
  767. /* Request and response queue size */
  768. #define REQUEST_ENTRY_CNT_82XX 128 /* Number of request entries. */
  769. #define RESPONSE_ENTRY_CNT_82XX 128 /* Number of response entries.*/
  770. /*
  771. * ISP 8021 I/O Register Set structure definitions.
  772. */
  773. struct device_reg_82xx {
  774. uint32_t req_q_out[64]; /* Request Queue out-Pointer (64 * 4) */
  775. uint32_t rsp_q_in[64]; /* Response Queue In-Pointer. */
  776. uint32_t rsp_q_out[64]; /* Response Queue Out-Pointer. */
  777. uint16_t mailbox_in[32]; /* Mail box In registers */
  778. uint16_t unused_1[32];
  779. uint32_t hint; /* Host interrupt register */
  780. #define HINT_MBX_INT_PENDING BIT_0
  781. uint16_t unused_2[62];
  782. uint16_t mailbox_out[32]; /* Mail box Out registers */
  783. uint32_t unused_3[48];
  784. uint32_t host_status; /* host status */
  785. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  786. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  787. uint32_t host_int; /* Interrupt status. */
  788. #define ISRX_NX_RISC_INT BIT_0 /* RISC interrupt. */
  789. };
  790. struct fcp_cmnd {
  791. struct scsi_lun lun;
  792. uint8_t crn;
  793. uint8_t task_attribute;
  794. uint8_t task_management;
  795. uint8_t additional_cdb_len;
  796. uint8_t cdb[260]; /* 256 for CDB len and 4 for FCP_DL */
  797. };
  798. struct dsd_dma {
  799. struct list_head list;
  800. dma_addr_t dsd_list_dma;
  801. void *dsd_addr;
  802. };
  803. #define QLA_DSDS_PER_IOCB 37
  804. #define QLA_DSD_SIZE 12
  805. struct ct6_dsd {
  806. uint16_t fcp_cmnd_len;
  807. dma_addr_t fcp_cmnd_dma;
  808. struct fcp_cmnd *fcp_cmnd;
  809. int dsd_use_cnt;
  810. struct list_head dsd_list;
  811. };
  812. #define MBC_TOGGLE_INTERRUPT 0x10
  813. #define MBC_SET_LED_CONFIG 0x125 /* FCoE specific LED control */
  814. #define MBC_GET_LED_CONFIG 0x126 /* FCoE specific LED control */
  815. /* Flash offset */
  816. #define FLT_REG_BOOTLOAD_82XX 0x72
  817. #define FLT_REG_BOOT_CODE_82XX 0x78
  818. #define FLT_REG_FW_82XX 0x74
  819. #define FLT_REG_GOLD_FW_82XX 0x75
  820. #define FLT_REG_VPD_82XX 0x81
  821. #define FA_VPD_SIZE_82XX 0x400
  822. #define FA_FLASH_LAYOUT_ADDR_82 0xFC400
  823. /******************************************************************************
  824. *
  825. * Definitions specific to M25P flash
  826. *
  827. *******************************************************************************
  828. * Instructions
  829. */
  830. #define M25P_INSTR_WREN 0x06
  831. #define M25P_INSTR_WRDI 0x04
  832. #define M25P_INSTR_RDID 0x9f
  833. #define M25P_INSTR_RDSR 0x05
  834. #define M25P_INSTR_WRSR 0x01
  835. #define M25P_INSTR_READ 0x03
  836. #define M25P_INSTR_FAST_READ 0x0b
  837. #define M25P_INSTR_PP 0x02
  838. #define M25P_INSTR_SE 0xd8
  839. #define M25P_INSTR_BE 0xc7
  840. #define M25P_INSTR_DP 0xb9
  841. #define M25P_INSTR_RES 0xab
  842. /* Minidump related */
  843. /*
  844. * Version of the template
  845. * 4 Bytes
  846. * X.Major.Minor.RELEASE
  847. */
  848. #define QLA82XX_MINIDUMP_VERSION 0x10101
  849. /*
  850. * Entry Type Defines
  851. */
  852. #define QLA82XX_RDNOP 0
  853. #define QLA82XX_RDCRB 1
  854. #define QLA82XX_RDMUX 2
  855. #define QLA82XX_QUEUE 3
  856. #define QLA82XX_BOARD 4
  857. #define QLA82XX_RDSRE 5
  858. #define QLA82XX_RDOCM 6
  859. #define QLA82XX_CACHE 10
  860. #define QLA82XX_L1DAT 11
  861. #define QLA82XX_L1INS 12
  862. #define QLA82XX_L2DTG 21
  863. #define QLA82XX_L2ITG 22
  864. #define QLA82XX_L2DAT 23
  865. #define QLA82XX_L2INS 24
  866. #define QLA82XX_RDROM 71
  867. #define QLA82XX_RDMEM 72
  868. #define QLA82XX_CNTRL 98
  869. #define QLA82XX_TLHDR 99
  870. #define QLA82XX_RDEND 255
  871. /*
  872. * Opcodes for Control Entries.
  873. * These Flags are bit fields.
  874. */
  875. #define QLA82XX_DBG_OPCODE_WR 0x01
  876. #define QLA82XX_DBG_OPCODE_RW 0x02
  877. #define QLA82XX_DBG_OPCODE_AND 0x04
  878. #define QLA82XX_DBG_OPCODE_OR 0x08
  879. #define QLA82XX_DBG_OPCODE_POLL 0x10
  880. #define QLA82XX_DBG_OPCODE_RDSTATE 0x20
  881. #define QLA82XX_DBG_OPCODE_WRSTATE 0x40
  882. #define QLA82XX_DBG_OPCODE_MDSTATE 0x80
  883. /*
  884. * Template Header and Entry Header definitions start here.
  885. */
  886. /*
  887. * Template Header
  888. * Parts of the template header can be modified by the driver.
  889. * These include the saved_state_array, capture_debug_level, driver_timestamp
  890. */
  891. #define QLA82XX_DBG_STATE_ARRAY_LEN 16
  892. #define QLA82XX_DBG_CAP_SIZE_ARRAY_LEN 8
  893. #define QLA82XX_DBG_RSVD_ARRAY_LEN 8
  894. /*
  895. * Driver Flags
  896. */
  897. #define QLA82XX_DBG_SKIPPED_FLAG 0x80 /* driver skipped this entry */
  898. #define QLA82XX_DEFAULT_CAP_MASK 0xFF /* default capture mask */
  899. struct qla82xx_md_template_hdr {
  900. uint32_t entry_type;
  901. uint32_t first_entry_offset;
  902. uint32_t size_of_template;
  903. uint32_t capture_debug_level;
  904. uint32_t num_of_entries;
  905. uint32_t version;
  906. uint32_t driver_timestamp;
  907. uint32_t template_checksum;
  908. uint32_t driver_capture_mask;
  909. uint32_t driver_info[3];
  910. uint32_t saved_state_array[QLA82XX_DBG_STATE_ARRAY_LEN];
  911. uint32_t capture_size_array[QLA82XX_DBG_CAP_SIZE_ARRAY_LEN];
  912. /* markers_array used to capture some special locations on board */
  913. uint32_t markers_array[QLA82XX_DBG_RSVD_ARRAY_LEN];
  914. uint32_t num_of_free_entries; /* For internal use */
  915. uint32_t free_entry_offset; /* For internal use */
  916. uint32_t total_table_size; /* For internal use */
  917. uint32_t bkup_table_offset; /* For internal use */
  918. } __packed;
  919. /*
  920. * Entry Header: Common to All Entry Types
  921. */
  922. /*
  923. * Driver Code is for driver to write some info about the entry.
  924. * Currently not used.
  925. */
  926. typedef struct qla82xx_md_entry_hdr {
  927. uint32_t entry_type;
  928. uint32_t entry_size;
  929. uint32_t entry_capture_size;
  930. struct {
  931. uint8_t entry_capture_mask;
  932. uint8_t entry_code;
  933. uint8_t driver_code;
  934. uint8_t driver_flags;
  935. } d_ctrl;
  936. } __packed qla82xx_md_entry_hdr_t;
  937. /*
  938. * Read CRB entry header
  939. */
  940. struct qla82xx_md_entry_crb {
  941. qla82xx_md_entry_hdr_t h;
  942. uint32_t addr;
  943. struct {
  944. uint8_t addr_stride;
  945. uint8_t state_index_a;
  946. uint16_t poll_timeout;
  947. } crb_strd;
  948. uint32_t data_size;
  949. uint32_t op_count;
  950. struct {
  951. uint8_t opcode;
  952. uint8_t state_index_v;
  953. uint8_t shl;
  954. uint8_t shr;
  955. } crb_ctrl;
  956. uint32_t value_1;
  957. uint32_t value_2;
  958. uint32_t value_3;
  959. } __packed;
  960. /*
  961. * Cache entry header
  962. */
  963. struct qla82xx_md_entry_cache {
  964. qla82xx_md_entry_hdr_t h;
  965. uint32_t tag_reg_addr;
  966. struct {
  967. uint16_t tag_value_stride;
  968. uint16_t init_tag_value;
  969. } addr_ctrl;
  970. uint32_t data_size;
  971. uint32_t op_count;
  972. uint32_t control_addr;
  973. struct {
  974. uint16_t write_value;
  975. uint8_t poll_mask;
  976. uint8_t poll_wait;
  977. } cache_ctrl;
  978. uint32_t read_addr;
  979. struct {
  980. uint8_t read_addr_stride;
  981. uint8_t read_addr_cnt;
  982. uint16_t rsvd_1;
  983. } read_ctrl;
  984. } __packed;
  985. /*
  986. * Read OCM
  987. */
  988. struct qla82xx_md_entry_rdocm {
  989. qla82xx_md_entry_hdr_t h;
  990. uint32_t rsvd_0;
  991. uint32_t rsvd_1;
  992. uint32_t data_size;
  993. uint32_t op_count;
  994. uint32_t rsvd_2;
  995. uint32_t rsvd_3;
  996. uint32_t read_addr;
  997. uint32_t read_addr_stride;
  998. uint32_t read_addr_cntrl;
  999. } __packed;
  1000. /*
  1001. * Read Memory
  1002. */
  1003. struct qla82xx_md_entry_rdmem {
  1004. qla82xx_md_entry_hdr_t h;
  1005. uint32_t rsvd[6];
  1006. uint32_t read_addr;
  1007. uint32_t read_data_size;
  1008. } __packed;
  1009. /*
  1010. * Read ROM
  1011. */
  1012. struct qla82xx_md_entry_rdrom {
  1013. qla82xx_md_entry_hdr_t h;
  1014. uint32_t rsvd[6];
  1015. uint32_t read_addr;
  1016. uint32_t read_data_size;
  1017. } __packed;
  1018. struct qla82xx_md_entry_mux {
  1019. qla82xx_md_entry_hdr_t h;
  1020. uint32_t select_addr;
  1021. uint32_t rsvd_0;
  1022. uint32_t data_size;
  1023. uint32_t op_count;
  1024. uint32_t select_value;
  1025. uint32_t select_value_stride;
  1026. uint32_t read_addr;
  1027. uint32_t rsvd_1;
  1028. } __packed;
  1029. struct qla82xx_md_entry_queue {
  1030. qla82xx_md_entry_hdr_t h;
  1031. uint32_t select_addr;
  1032. struct {
  1033. uint16_t queue_id_stride;
  1034. uint16_t rsvd_0;
  1035. } q_strd;
  1036. uint32_t data_size;
  1037. uint32_t op_count;
  1038. uint32_t rsvd_1;
  1039. uint32_t rsvd_2;
  1040. uint32_t read_addr;
  1041. struct {
  1042. uint8_t read_addr_stride;
  1043. uint8_t read_addr_cnt;
  1044. uint16_t rsvd_3;
  1045. } rd_strd;
  1046. } __packed;
  1047. #define MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE 0x129
  1048. #define RQST_TMPLT_SIZE 0x0
  1049. #define RQST_TMPLT 0x1
  1050. #define MD_DIRECT_ROM_WINDOW 0x42110030
  1051. #define MD_DIRECT_ROM_READ_BASE 0x42150000
  1052. #define MD_MIU_TEST_AGT_CTRL 0x41000090
  1053. #define MD_MIU_TEST_AGT_ADDR_LO 0x41000094
  1054. #define MD_MIU_TEST_AGT_ADDR_HI 0x41000098
  1055. static const int MD_MIU_TEST_AGT_RDDATA[] = { 0x410000A8, 0x410000AC,
  1056. 0x410000B8, 0x410000BC };
  1057. #define CRB_NIU_XG_PAUSE_CTL_P0 0x1
  1058. #define CRB_NIU_XG_PAUSE_CTL_P1 0x8
  1059. #endif