qla_dbg.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0120 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x113e | 0x112c-0x112e |
  15. * | | | 0x113a |
  16. * | Device Discovery | 0x2086 | 0x2020-0x2022 |
  17. * | Queue Command and IO tracing | 0x3030 | 0x3006,0x3008 |
  18. * | | | 0x302d-0x302e |
  19. * | DPC Thread | 0x401c | |
  20. * | Async Events | 0x505d | 0x502b-0x502f |
  21. * | | | 0x5047,0x5052 |
  22. * | Timer Routines | 0x6011 | 0x600e-0x600f |
  23. * | User Space Interactions | 0x709f | 0x7018,0x702e, |
  24. * | | | 0x7039,0x7045, |
  25. * | | | 0x7073-0x7075, |
  26. * | | | 0x708c |
  27. * | Task Management | 0x803c | 0x8025-0x8026 |
  28. * | | | 0x800b,0x8039 |
  29. * | AER/EEH | 0x900f | |
  30. * | Virtual Port | 0xa007 | |
  31. * | ISP82XX Specific | 0xb054 | 0xb053 |
  32. * | MultiQ | 0xc00c | |
  33. * | Misc | 0xd010 | |
  34. * ----------------------------------------------------------------------
  35. */
  36. #include "qla_def.h"
  37. #include <linux/delay.h>
  38. static uint32_t ql_dbg_offset = 0x800;
  39. static inline void
  40. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  41. {
  42. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  43. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  44. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  45. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  46. fw_dump->vendor = htonl(ha->pdev->vendor);
  47. fw_dump->device = htonl(ha->pdev->device);
  48. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  49. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  50. }
  51. static inline void *
  52. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  53. {
  54. struct req_que *req = ha->req_q_map[0];
  55. struct rsp_que *rsp = ha->rsp_q_map[0];
  56. /* Request queue. */
  57. memcpy(ptr, req->ring, req->length *
  58. sizeof(request_t));
  59. /* Response queue. */
  60. ptr += req->length * sizeof(request_t);
  61. memcpy(ptr, rsp->ring, rsp->length *
  62. sizeof(response_t));
  63. return ptr + (rsp->length * sizeof(response_t));
  64. }
  65. static int
  66. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  67. uint32_t ram_dwords, void **nxt)
  68. {
  69. int rval;
  70. uint32_t cnt, stat, timer, dwords, idx;
  71. uint16_t mb0;
  72. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  73. dma_addr_t dump_dma = ha->gid_list_dma;
  74. uint32_t *dump = (uint32_t *)ha->gid_list;
  75. rval = QLA_SUCCESS;
  76. mb0 = 0;
  77. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  78. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  79. dwords = qla2x00_gid_list_size(ha) / 4;
  80. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  81. cnt += dwords, addr += dwords) {
  82. if (cnt + dwords > ram_dwords)
  83. dwords = ram_dwords - cnt;
  84. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  85. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  86. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  87. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  88. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  89. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  90. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  91. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  92. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  93. for (timer = 6000000; timer; timer--) {
  94. /* Check for pending interrupts. */
  95. stat = RD_REG_DWORD(&reg->host_status);
  96. if (stat & HSRX_RISC_INT) {
  97. stat &= 0xff;
  98. if (stat == 0x1 || stat == 0x2 ||
  99. stat == 0x10 || stat == 0x11) {
  100. set_bit(MBX_INTERRUPT,
  101. &ha->mbx_cmd_flags);
  102. mb0 = RD_REG_WORD(&reg->mailbox0);
  103. WRT_REG_DWORD(&reg->hccr,
  104. HCCRX_CLR_RISC_INT);
  105. RD_REG_DWORD(&reg->hccr);
  106. break;
  107. }
  108. /* Clear this intr; it wasn't a mailbox intr */
  109. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  110. RD_REG_DWORD(&reg->hccr);
  111. }
  112. udelay(5);
  113. }
  114. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  115. rval = mb0 & MBS_MASK;
  116. for (idx = 0; idx < dwords; idx++)
  117. ram[cnt + idx] = swab32(dump[idx]);
  118. } else {
  119. rval = QLA_FUNCTION_FAILED;
  120. }
  121. }
  122. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  123. return rval;
  124. }
  125. static int
  126. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  127. uint32_t cram_size, void **nxt)
  128. {
  129. int rval;
  130. /* Code RAM. */
  131. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  132. if (rval != QLA_SUCCESS)
  133. return rval;
  134. /* External Memory. */
  135. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  136. ha->fw_memory_size - 0x100000 + 1, nxt);
  137. }
  138. static uint32_t *
  139. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  140. uint32_t count, uint32_t *buf)
  141. {
  142. uint32_t __iomem *dmp_reg;
  143. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  144. dmp_reg = &reg->iobase_window;
  145. while (count--)
  146. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  147. return buf;
  148. }
  149. static inline int
  150. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  151. {
  152. int rval = QLA_SUCCESS;
  153. uint32_t cnt;
  154. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  155. for (cnt = 30000;
  156. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  157. rval == QLA_SUCCESS; cnt--) {
  158. if (cnt)
  159. udelay(100);
  160. else
  161. rval = QLA_FUNCTION_TIMEOUT;
  162. }
  163. return rval;
  164. }
  165. static int
  166. qla24xx_soft_reset(struct qla_hw_data *ha)
  167. {
  168. int rval = QLA_SUCCESS;
  169. uint32_t cnt;
  170. uint16_t mb0, wd;
  171. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  172. /* Reset RISC. */
  173. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  174. for (cnt = 0; cnt < 30000; cnt++) {
  175. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  176. break;
  177. udelay(10);
  178. }
  179. WRT_REG_DWORD(&reg->ctrl_status,
  180. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  181. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  182. udelay(100);
  183. /* Wait for firmware to complete NVRAM accesses. */
  184. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  185. for (cnt = 10000 ; cnt && mb0; cnt--) {
  186. udelay(5);
  187. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  188. barrier();
  189. }
  190. /* Wait for soft-reset to complete. */
  191. for (cnt = 0; cnt < 30000; cnt++) {
  192. if ((RD_REG_DWORD(&reg->ctrl_status) &
  193. CSRX_ISP_SOFT_RESET) == 0)
  194. break;
  195. udelay(10);
  196. }
  197. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  198. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  199. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  200. rval == QLA_SUCCESS; cnt--) {
  201. if (cnt)
  202. udelay(100);
  203. else
  204. rval = QLA_FUNCTION_TIMEOUT;
  205. }
  206. return rval;
  207. }
  208. static int
  209. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  210. uint32_t ram_words, void **nxt)
  211. {
  212. int rval;
  213. uint32_t cnt, stat, timer, words, idx;
  214. uint16_t mb0;
  215. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  216. dma_addr_t dump_dma = ha->gid_list_dma;
  217. uint16_t *dump = (uint16_t *)ha->gid_list;
  218. rval = QLA_SUCCESS;
  219. mb0 = 0;
  220. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  221. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  222. words = qla2x00_gid_list_size(ha) / 2;
  223. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  224. cnt += words, addr += words) {
  225. if (cnt + words > ram_words)
  226. words = ram_words - cnt;
  227. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  228. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  229. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  230. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  231. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  232. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  233. WRT_MAILBOX_REG(ha, reg, 4, words);
  234. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  235. for (timer = 6000000; timer; timer--) {
  236. /* Check for pending interrupts. */
  237. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  238. if (stat & HSR_RISC_INT) {
  239. stat &= 0xff;
  240. if (stat == 0x1 || stat == 0x2) {
  241. set_bit(MBX_INTERRUPT,
  242. &ha->mbx_cmd_flags);
  243. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  244. /* Release mailbox registers. */
  245. WRT_REG_WORD(&reg->semaphore, 0);
  246. WRT_REG_WORD(&reg->hccr,
  247. HCCR_CLR_RISC_INT);
  248. RD_REG_WORD(&reg->hccr);
  249. break;
  250. } else if (stat == 0x10 || stat == 0x11) {
  251. set_bit(MBX_INTERRUPT,
  252. &ha->mbx_cmd_flags);
  253. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  254. WRT_REG_WORD(&reg->hccr,
  255. HCCR_CLR_RISC_INT);
  256. RD_REG_WORD(&reg->hccr);
  257. break;
  258. }
  259. /* clear this intr; it wasn't a mailbox intr */
  260. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  261. RD_REG_WORD(&reg->hccr);
  262. }
  263. udelay(5);
  264. }
  265. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  266. rval = mb0 & MBS_MASK;
  267. for (idx = 0; idx < words; idx++)
  268. ram[cnt + idx] = swab16(dump[idx]);
  269. } else {
  270. rval = QLA_FUNCTION_FAILED;
  271. }
  272. }
  273. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  274. return rval;
  275. }
  276. static inline void
  277. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  278. uint16_t *buf)
  279. {
  280. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  281. while (count--)
  282. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  283. }
  284. static inline void *
  285. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  286. {
  287. if (!ha->eft)
  288. return ptr;
  289. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  290. return ptr + ntohl(ha->fw_dump->eft_size);
  291. }
  292. static inline void *
  293. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  294. {
  295. uint32_t cnt;
  296. uint32_t *iter_reg;
  297. struct qla2xxx_fce_chain *fcec = ptr;
  298. if (!ha->fce)
  299. return ptr;
  300. *last_chain = &fcec->type;
  301. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  302. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  303. fce_calc_size(ha->fce_bufs));
  304. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  305. fcec->addr_l = htonl(LSD(ha->fce_dma));
  306. fcec->addr_h = htonl(MSD(ha->fce_dma));
  307. iter_reg = fcec->eregs;
  308. for (cnt = 0; cnt < 8; cnt++)
  309. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  310. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  311. return (char *)iter_reg + ntohl(fcec->size);
  312. }
  313. static inline void *
  314. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  315. {
  316. struct qla2xxx_mqueue_chain *q;
  317. struct qla2xxx_mqueue_header *qh;
  318. struct req_que *req;
  319. struct rsp_que *rsp;
  320. int que;
  321. if (!ha->mqenable)
  322. return ptr;
  323. /* Request queues */
  324. for (que = 1; que < ha->max_req_queues; que++) {
  325. req = ha->req_q_map[que];
  326. if (!req)
  327. break;
  328. /* Add chain. */
  329. q = ptr;
  330. *last_chain = &q->type;
  331. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  332. q->chain_size = htonl(
  333. sizeof(struct qla2xxx_mqueue_chain) +
  334. sizeof(struct qla2xxx_mqueue_header) +
  335. (req->length * sizeof(request_t)));
  336. ptr += sizeof(struct qla2xxx_mqueue_chain);
  337. /* Add header. */
  338. qh = ptr;
  339. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  340. qh->number = htonl(que);
  341. qh->size = htonl(req->length * sizeof(request_t));
  342. ptr += sizeof(struct qla2xxx_mqueue_header);
  343. /* Add data. */
  344. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  345. ptr += req->length * sizeof(request_t);
  346. }
  347. /* Response queues */
  348. for (que = 1; que < ha->max_rsp_queues; que++) {
  349. rsp = ha->rsp_q_map[que];
  350. if (!rsp)
  351. break;
  352. /* Add chain. */
  353. q = ptr;
  354. *last_chain = &q->type;
  355. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  356. q->chain_size = htonl(
  357. sizeof(struct qla2xxx_mqueue_chain) +
  358. sizeof(struct qla2xxx_mqueue_header) +
  359. (rsp->length * sizeof(response_t)));
  360. ptr += sizeof(struct qla2xxx_mqueue_chain);
  361. /* Add header. */
  362. qh = ptr;
  363. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  364. qh->number = htonl(que);
  365. qh->size = htonl(rsp->length * sizeof(response_t));
  366. ptr += sizeof(struct qla2xxx_mqueue_header);
  367. /* Add data. */
  368. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  369. ptr += rsp->length * sizeof(response_t);
  370. }
  371. return ptr;
  372. }
  373. static inline void *
  374. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  375. {
  376. uint32_t cnt, que_idx;
  377. uint8_t que_cnt;
  378. struct qla2xxx_mq_chain *mq = ptr;
  379. struct device_reg_25xxmq __iomem *reg;
  380. if (!ha->mqenable || IS_QLA83XX(ha))
  381. return ptr;
  382. mq = ptr;
  383. *last_chain = &mq->type;
  384. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  385. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  386. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  387. ha->max_req_queues : ha->max_rsp_queues;
  388. mq->count = htonl(que_cnt);
  389. for (cnt = 0; cnt < que_cnt; cnt++) {
  390. reg = (struct device_reg_25xxmq *) ((void *)
  391. ha->mqiobase + cnt * QLA_QUE_PAGE);
  392. que_idx = cnt * 4;
  393. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  394. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  395. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  396. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  397. }
  398. return ptr + sizeof(struct qla2xxx_mq_chain);
  399. }
  400. void
  401. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  402. {
  403. struct qla_hw_data *ha = vha->hw;
  404. if (rval != QLA_SUCCESS) {
  405. ql_log(ql_log_warn, vha, 0xd000,
  406. "Failed to dump firmware (%x).\n", rval);
  407. ha->fw_dumped = 0;
  408. } else {
  409. ql_log(ql_log_info, vha, 0xd001,
  410. "Firmware dump saved to temp buffer (%ld/%p).\n",
  411. vha->host_no, ha->fw_dump);
  412. ha->fw_dumped = 1;
  413. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  414. }
  415. }
  416. /**
  417. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  418. * @ha: HA context
  419. * @hardware_locked: Called with the hardware_lock
  420. */
  421. void
  422. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  423. {
  424. int rval;
  425. uint32_t cnt;
  426. struct qla_hw_data *ha = vha->hw;
  427. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  428. uint16_t __iomem *dmp_reg;
  429. unsigned long flags;
  430. struct qla2300_fw_dump *fw;
  431. void *nxt;
  432. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  433. flags = 0;
  434. if (!hardware_locked)
  435. spin_lock_irqsave(&ha->hardware_lock, flags);
  436. if (!ha->fw_dump) {
  437. ql_log(ql_log_warn, vha, 0xd002,
  438. "No buffer available for dump.\n");
  439. goto qla2300_fw_dump_failed;
  440. }
  441. if (ha->fw_dumped) {
  442. ql_log(ql_log_warn, vha, 0xd003,
  443. "Firmware has been previously dumped (%p) "
  444. "-- ignoring request.\n",
  445. ha->fw_dump);
  446. goto qla2300_fw_dump_failed;
  447. }
  448. fw = &ha->fw_dump->isp.isp23;
  449. qla2xxx_prep_dump(ha, ha->fw_dump);
  450. rval = QLA_SUCCESS;
  451. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  452. /* Pause RISC. */
  453. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  454. if (IS_QLA2300(ha)) {
  455. for (cnt = 30000;
  456. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  457. rval == QLA_SUCCESS; cnt--) {
  458. if (cnt)
  459. udelay(100);
  460. else
  461. rval = QLA_FUNCTION_TIMEOUT;
  462. }
  463. } else {
  464. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  465. udelay(10);
  466. }
  467. if (rval == QLA_SUCCESS) {
  468. dmp_reg = &reg->flash_address;
  469. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  470. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  471. dmp_reg = &reg->u.isp2300.req_q_in;
  472. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  473. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  474. dmp_reg = &reg->u.isp2300.mailbox0;
  475. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  476. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  477. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  478. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  479. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  480. qla2xxx_read_window(reg, 48, fw->dma_reg);
  481. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  482. dmp_reg = &reg->risc_hw;
  483. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  484. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  485. WRT_REG_WORD(&reg->pcr, 0x2000);
  486. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  487. WRT_REG_WORD(&reg->pcr, 0x2200);
  488. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  489. WRT_REG_WORD(&reg->pcr, 0x2400);
  490. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  491. WRT_REG_WORD(&reg->pcr, 0x2600);
  492. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  493. WRT_REG_WORD(&reg->pcr, 0x2800);
  494. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  495. WRT_REG_WORD(&reg->pcr, 0x2A00);
  496. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  497. WRT_REG_WORD(&reg->pcr, 0x2C00);
  498. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  499. WRT_REG_WORD(&reg->pcr, 0x2E00);
  500. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  501. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  502. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  503. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  504. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  505. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  506. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  507. /* Reset RISC. */
  508. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  509. for (cnt = 0; cnt < 30000; cnt++) {
  510. if ((RD_REG_WORD(&reg->ctrl_status) &
  511. CSR_ISP_SOFT_RESET) == 0)
  512. break;
  513. udelay(10);
  514. }
  515. }
  516. if (!IS_QLA2300(ha)) {
  517. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  518. rval == QLA_SUCCESS; cnt--) {
  519. if (cnt)
  520. udelay(100);
  521. else
  522. rval = QLA_FUNCTION_TIMEOUT;
  523. }
  524. }
  525. /* Get RISC SRAM. */
  526. if (rval == QLA_SUCCESS)
  527. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  528. sizeof(fw->risc_ram) / 2, &nxt);
  529. /* Get stack SRAM. */
  530. if (rval == QLA_SUCCESS)
  531. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  532. sizeof(fw->stack_ram) / 2, &nxt);
  533. /* Get data SRAM. */
  534. if (rval == QLA_SUCCESS)
  535. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  536. ha->fw_memory_size - 0x11000 + 1, &nxt);
  537. if (rval == QLA_SUCCESS)
  538. qla2xxx_copy_queues(ha, nxt);
  539. qla2xxx_dump_post_process(base_vha, rval);
  540. qla2300_fw_dump_failed:
  541. if (!hardware_locked)
  542. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  543. }
  544. /**
  545. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  546. * @ha: HA context
  547. * @hardware_locked: Called with the hardware_lock
  548. */
  549. void
  550. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  551. {
  552. int rval;
  553. uint32_t cnt, timer;
  554. uint16_t risc_address;
  555. uint16_t mb0, mb2;
  556. struct qla_hw_data *ha = vha->hw;
  557. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  558. uint16_t __iomem *dmp_reg;
  559. unsigned long flags;
  560. struct qla2100_fw_dump *fw;
  561. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  562. risc_address = 0;
  563. mb0 = mb2 = 0;
  564. flags = 0;
  565. if (!hardware_locked)
  566. spin_lock_irqsave(&ha->hardware_lock, flags);
  567. if (!ha->fw_dump) {
  568. ql_log(ql_log_warn, vha, 0xd004,
  569. "No buffer available for dump.\n");
  570. goto qla2100_fw_dump_failed;
  571. }
  572. if (ha->fw_dumped) {
  573. ql_log(ql_log_warn, vha, 0xd005,
  574. "Firmware has been previously dumped (%p) "
  575. "-- ignoring request.\n",
  576. ha->fw_dump);
  577. goto qla2100_fw_dump_failed;
  578. }
  579. fw = &ha->fw_dump->isp.isp21;
  580. qla2xxx_prep_dump(ha, ha->fw_dump);
  581. rval = QLA_SUCCESS;
  582. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  583. /* Pause RISC. */
  584. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  585. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  586. rval == QLA_SUCCESS; cnt--) {
  587. if (cnt)
  588. udelay(100);
  589. else
  590. rval = QLA_FUNCTION_TIMEOUT;
  591. }
  592. if (rval == QLA_SUCCESS) {
  593. dmp_reg = &reg->flash_address;
  594. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  595. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  596. dmp_reg = &reg->u.isp2100.mailbox0;
  597. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  598. if (cnt == 8)
  599. dmp_reg = &reg->u_end.isp2200.mailbox8;
  600. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  601. }
  602. dmp_reg = &reg->u.isp2100.unused_2[0];
  603. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  604. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  605. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  606. dmp_reg = &reg->risc_hw;
  607. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  608. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  609. WRT_REG_WORD(&reg->pcr, 0x2000);
  610. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  611. WRT_REG_WORD(&reg->pcr, 0x2100);
  612. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  613. WRT_REG_WORD(&reg->pcr, 0x2200);
  614. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  615. WRT_REG_WORD(&reg->pcr, 0x2300);
  616. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  617. WRT_REG_WORD(&reg->pcr, 0x2400);
  618. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  619. WRT_REG_WORD(&reg->pcr, 0x2500);
  620. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  621. WRT_REG_WORD(&reg->pcr, 0x2600);
  622. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  623. WRT_REG_WORD(&reg->pcr, 0x2700);
  624. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  625. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  626. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  627. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  628. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  629. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  630. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  631. /* Reset the ISP. */
  632. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  633. }
  634. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  635. rval == QLA_SUCCESS; cnt--) {
  636. if (cnt)
  637. udelay(100);
  638. else
  639. rval = QLA_FUNCTION_TIMEOUT;
  640. }
  641. /* Pause RISC. */
  642. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  643. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  644. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  645. for (cnt = 30000;
  646. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  647. rval == QLA_SUCCESS; cnt--) {
  648. if (cnt)
  649. udelay(100);
  650. else
  651. rval = QLA_FUNCTION_TIMEOUT;
  652. }
  653. if (rval == QLA_SUCCESS) {
  654. /* Set memory configuration and timing. */
  655. if (IS_QLA2100(ha))
  656. WRT_REG_WORD(&reg->mctr, 0xf1);
  657. else
  658. WRT_REG_WORD(&reg->mctr, 0xf2);
  659. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  660. /* Release RISC. */
  661. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  662. }
  663. }
  664. if (rval == QLA_SUCCESS) {
  665. /* Get RISC SRAM. */
  666. risc_address = 0x1000;
  667. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  668. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  669. }
  670. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  671. cnt++, risc_address++) {
  672. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  673. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  674. for (timer = 6000000; timer != 0; timer--) {
  675. /* Check for pending interrupts. */
  676. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  677. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  678. set_bit(MBX_INTERRUPT,
  679. &ha->mbx_cmd_flags);
  680. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  681. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  682. WRT_REG_WORD(&reg->semaphore, 0);
  683. WRT_REG_WORD(&reg->hccr,
  684. HCCR_CLR_RISC_INT);
  685. RD_REG_WORD(&reg->hccr);
  686. break;
  687. }
  688. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  689. RD_REG_WORD(&reg->hccr);
  690. }
  691. udelay(5);
  692. }
  693. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  694. rval = mb0 & MBS_MASK;
  695. fw->risc_ram[cnt] = htons(mb2);
  696. } else {
  697. rval = QLA_FUNCTION_FAILED;
  698. }
  699. }
  700. if (rval == QLA_SUCCESS)
  701. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  702. qla2xxx_dump_post_process(base_vha, rval);
  703. qla2100_fw_dump_failed:
  704. if (!hardware_locked)
  705. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  706. }
  707. void
  708. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  709. {
  710. int rval;
  711. uint32_t cnt;
  712. uint32_t risc_address;
  713. struct qla_hw_data *ha = vha->hw;
  714. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  715. uint32_t __iomem *dmp_reg;
  716. uint32_t *iter_reg;
  717. uint16_t __iomem *mbx_reg;
  718. unsigned long flags;
  719. struct qla24xx_fw_dump *fw;
  720. uint32_t ext_mem_cnt;
  721. void *nxt;
  722. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  723. if (IS_QLA82XX(ha))
  724. return;
  725. risc_address = ext_mem_cnt = 0;
  726. flags = 0;
  727. if (!hardware_locked)
  728. spin_lock_irqsave(&ha->hardware_lock, flags);
  729. if (!ha->fw_dump) {
  730. ql_log(ql_log_warn, vha, 0xd006,
  731. "No buffer available for dump.\n");
  732. goto qla24xx_fw_dump_failed;
  733. }
  734. if (ha->fw_dumped) {
  735. ql_log(ql_log_warn, vha, 0xd007,
  736. "Firmware has been previously dumped (%p) "
  737. "-- ignoring request.\n",
  738. ha->fw_dump);
  739. goto qla24xx_fw_dump_failed;
  740. }
  741. fw = &ha->fw_dump->isp.isp24;
  742. qla2xxx_prep_dump(ha, ha->fw_dump);
  743. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  744. /* Pause RISC. */
  745. rval = qla24xx_pause_risc(reg);
  746. if (rval != QLA_SUCCESS)
  747. goto qla24xx_fw_dump_failed_0;
  748. /* Host interface registers. */
  749. dmp_reg = &reg->flash_addr;
  750. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  751. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  752. /* Disable interrupts. */
  753. WRT_REG_DWORD(&reg->ictrl, 0);
  754. RD_REG_DWORD(&reg->ictrl);
  755. /* Shadow registers. */
  756. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  757. RD_REG_DWORD(&reg->iobase_addr);
  758. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  759. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  760. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  761. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  762. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  763. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  764. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  765. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  766. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  767. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  768. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  769. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  770. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  771. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  772. /* Mailbox registers. */
  773. mbx_reg = &reg->mailbox0;
  774. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  775. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  776. /* Transfer sequence registers. */
  777. iter_reg = fw->xseq_gp_reg;
  778. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  779. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  781. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  782. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  783. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  784. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  785. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  786. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  787. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  788. /* Receive sequence registers. */
  789. iter_reg = fw->rseq_gp_reg;
  790. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  795. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  796. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  797. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  798. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  799. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  800. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  801. /* Command DMA registers. */
  802. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  803. /* Queues. */
  804. iter_reg = fw->req0_dma_reg;
  805. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  806. dmp_reg = &reg->iobase_q;
  807. for (cnt = 0; cnt < 7; cnt++)
  808. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  809. iter_reg = fw->resp0_dma_reg;
  810. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  811. dmp_reg = &reg->iobase_q;
  812. for (cnt = 0; cnt < 7; cnt++)
  813. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  814. iter_reg = fw->req1_dma_reg;
  815. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  816. dmp_reg = &reg->iobase_q;
  817. for (cnt = 0; cnt < 7; cnt++)
  818. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  819. /* Transmit DMA registers. */
  820. iter_reg = fw->xmt0_dma_reg;
  821. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  822. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  823. iter_reg = fw->xmt1_dma_reg;
  824. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  825. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  826. iter_reg = fw->xmt2_dma_reg;
  827. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  828. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  829. iter_reg = fw->xmt3_dma_reg;
  830. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  831. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  832. iter_reg = fw->xmt4_dma_reg;
  833. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  834. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  835. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  836. /* Receive DMA registers. */
  837. iter_reg = fw->rcvt0_data_dma_reg;
  838. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  839. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  840. iter_reg = fw->rcvt1_data_dma_reg;
  841. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  842. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  843. /* RISC registers. */
  844. iter_reg = fw->risc_gp_reg;
  845. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  852. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  853. /* Local memory controller registers. */
  854. iter_reg = fw->lmc_reg;
  855. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  856. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  857. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  858. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  859. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  860. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  861. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  862. /* Fibre Protocol Module registers. */
  863. iter_reg = fw->fpm_hdw_reg;
  864. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  865. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  866. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  867. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  869. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  870. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  871. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  872. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  873. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  874. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  875. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  876. /* Frame Buffer registers. */
  877. iter_reg = fw->fb_hdw_reg;
  878. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  879. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  880. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  881. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  882. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  883. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  884. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  885. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  886. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  887. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  888. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  889. rval = qla24xx_soft_reset(ha);
  890. if (rval != QLA_SUCCESS)
  891. goto qla24xx_fw_dump_failed_0;
  892. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  893. &nxt);
  894. if (rval != QLA_SUCCESS)
  895. goto qla24xx_fw_dump_failed_0;
  896. nxt = qla2xxx_copy_queues(ha, nxt);
  897. qla24xx_copy_eft(ha, nxt);
  898. qla24xx_fw_dump_failed_0:
  899. qla2xxx_dump_post_process(base_vha, rval);
  900. qla24xx_fw_dump_failed:
  901. if (!hardware_locked)
  902. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  903. }
  904. void
  905. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  906. {
  907. int rval;
  908. uint32_t cnt;
  909. uint32_t risc_address;
  910. struct qla_hw_data *ha = vha->hw;
  911. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  912. uint32_t __iomem *dmp_reg;
  913. uint32_t *iter_reg;
  914. uint16_t __iomem *mbx_reg;
  915. unsigned long flags;
  916. struct qla25xx_fw_dump *fw;
  917. uint32_t ext_mem_cnt;
  918. void *nxt, *nxt_chain;
  919. uint32_t *last_chain = NULL;
  920. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  921. risc_address = ext_mem_cnt = 0;
  922. flags = 0;
  923. if (!hardware_locked)
  924. spin_lock_irqsave(&ha->hardware_lock, flags);
  925. if (!ha->fw_dump) {
  926. ql_log(ql_log_warn, vha, 0xd008,
  927. "No buffer available for dump.\n");
  928. goto qla25xx_fw_dump_failed;
  929. }
  930. if (ha->fw_dumped) {
  931. ql_log(ql_log_warn, vha, 0xd009,
  932. "Firmware has been previously dumped (%p) "
  933. "-- ignoring request.\n",
  934. ha->fw_dump);
  935. goto qla25xx_fw_dump_failed;
  936. }
  937. fw = &ha->fw_dump->isp.isp25;
  938. qla2xxx_prep_dump(ha, ha->fw_dump);
  939. ha->fw_dump->version = __constant_htonl(2);
  940. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  941. /* Pause RISC. */
  942. rval = qla24xx_pause_risc(reg);
  943. if (rval != QLA_SUCCESS)
  944. goto qla25xx_fw_dump_failed_0;
  945. /* Host/Risc registers. */
  946. iter_reg = fw->host_risc_reg;
  947. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  948. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  949. /* PCIe registers. */
  950. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  951. RD_REG_DWORD(&reg->iobase_addr);
  952. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  953. dmp_reg = &reg->iobase_c4;
  954. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  955. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  956. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  957. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  958. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  959. RD_REG_DWORD(&reg->iobase_window);
  960. /* Host interface registers. */
  961. dmp_reg = &reg->flash_addr;
  962. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  963. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  964. /* Disable interrupts. */
  965. WRT_REG_DWORD(&reg->ictrl, 0);
  966. RD_REG_DWORD(&reg->ictrl);
  967. /* Shadow registers. */
  968. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  969. RD_REG_DWORD(&reg->iobase_addr);
  970. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  971. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  972. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  973. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  974. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  975. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  976. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  977. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  978. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  979. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  980. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  981. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  982. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  983. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  984. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  985. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  986. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  987. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  988. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  989. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  990. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  991. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  992. /* RISC I/O register. */
  993. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  994. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  995. /* Mailbox registers. */
  996. mbx_reg = &reg->mailbox0;
  997. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  998. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  999. /* Transfer sequence registers. */
  1000. iter_reg = fw->xseq_gp_reg;
  1001. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1002. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1003. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1004. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1005. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1006. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1007. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1008. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1009. iter_reg = fw->xseq_0_reg;
  1010. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1011. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1012. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1013. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1014. /* Receive sequence registers. */
  1015. iter_reg = fw->rseq_gp_reg;
  1016. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1017. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1019. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1020. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1021. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1022. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1023. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1024. iter_reg = fw->rseq_0_reg;
  1025. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1026. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1027. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1028. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1029. /* Auxiliary sequence registers. */
  1030. iter_reg = fw->aseq_gp_reg;
  1031. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1032. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1034. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1036. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1037. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1038. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1039. iter_reg = fw->aseq_0_reg;
  1040. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1041. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1042. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1043. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1044. /* Command DMA registers. */
  1045. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1046. /* Queues. */
  1047. iter_reg = fw->req0_dma_reg;
  1048. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1049. dmp_reg = &reg->iobase_q;
  1050. for (cnt = 0; cnt < 7; cnt++)
  1051. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1052. iter_reg = fw->resp0_dma_reg;
  1053. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1054. dmp_reg = &reg->iobase_q;
  1055. for (cnt = 0; cnt < 7; cnt++)
  1056. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1057. iter_reg = fw->req1_dma_reg;
  1058. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1059. dmp_reg = &reg->iobase_q;
  1060. for (cnt = 0; cnt < 7; cnt++)
  1061. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1062. /* Transmit DMA registers. */
  1063. iter_reg = fw->xmt0_dma_reg;
  1064. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1065. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1066. iter_reg = fw->xmt1_dma_reg;
  1067. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1068. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1069. iter_reg = fw->xmt2_dma_reg;
  1070. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1071. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1072. iter_reg = fw->xmt3_dma_reg;
  1073. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1074. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1075. iter_reg = fw->xmt4_dma_reg;
  1076. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1077. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1078. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1079. /* Receive DMA registers. */
  1080. iter_reg = fw->rcvt0_data_dma_reg;
  1081. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1082. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1083. iter_reg = fw->rcvt1_data_dma_reg;
  1084. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1085. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1086. /* RISC registers. */
  1087. iter_reg = fw->risc_gp_reg;
  1088. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1095. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1096. /* Local memory controller registers. */
  1097. iter_reg = fw->lmc_reg;
  1098. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1103. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1104. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1105. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1106. /* Fibre Protocol Module registers. */
  1107. iter_reg = fw->fpm_hdw_reg;
  1108. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1109. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1110. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1111. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1112. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1113. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1114. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1115. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1116. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1117. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1118. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1119. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1120. /* Frame Buffer registers. */
  1121. iter_reg = fw->fb_hdw_reg;
  1122. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1123. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1124. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1125. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1126. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1127. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1128. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1129. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1130. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1131. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1132. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1133. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1134. /* Multi queue registers */
  1135. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1136. &last_chain);
  1137. rval = qla24xx_soft_reset(ha);
  1138. if (rval != QLA_SUCCESS)
  1139. goto qla25xx_fw_dump_failed_0;
  1140. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1141. &nxt);
  1142. if (rval != QLA_SUCCESS)
  1143. goto qla25xx_fw_dump_failed_0;
  1144. nxt = qla2xxx_copy_queues(ha, nxt);
  1145. nxt = qla24xx_copy_eft(ha, nxt);
  1146. /* Chain entries -- started with MQ. */
  1147. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1148. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1149. if (last_chain) {
  1150. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1151. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1152. }
  1153. /* Adjust valid length. */
  1154. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1155. qla25xx_fw_dump_failed_0:
  1156. qla2xxx_dump_post_process(base_vha, rval);
  1157. qla25xx_fw_dump_failed:
  1158. if (!hardware_locked)
  1159. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1160. }
  1161. void
  1162. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1163. {
  1164. int rval;
  1165. uint32_t cnt;
  1166. uint32_t risc_address;
  1167. struct qla_hw_data *ha = vha->hw;
  1168. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1169. uint32_t __iomem *dmp_reg;
  1170. uint32_t *iter_reg;
  1171. uint16_t __iomem *mbx_reg;
  1172. unsigned long flags;
  1173. struct qla81xx_fw_dump *fw;
  1174. uint32_t ext_mem_cnt;
  1175. void *nxt, *nxt_chain;
  1176. uint32_t *last_chain = NULL;
  1177. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1178. risc_address = ext_mem_cnt = 0;
  1179. flags = 0;
  1180. if (!hardware_locked)
  1181. spin_lock_irqsave(&ha->hardware_lock, flags);
  1182. if (!ha->fw_dump) {
  1183. ql_log(ql_log_warn, vha, 0xd00a,
  1184. "No buffer available for dump.\n");
  1185. goto qla81xx_fw_dump_failed;
  1186. }
  1187. if (ha->fw_dumped) {
  1188. ql_log(ql_log_warn, vha, 0xd00b,
  1189. "Firmware has been previously dumped (%p) "
  1190. "-- ignoring request.\n",
  1191. ha->fw_dump);
  1192. goto qla81xx_fw_dump_failed;
  1193. }
  1194. fw = &ha->fw_dump->isp.isp81;
  1195. qla2xxx_prep_dump(ha, ha->fw_dump);
  1196. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1197. /* Pause RISC. */
  1198. rval = qla24xx_pause_risc(reg);
  1199. if (rval != QLA_SUCCESS)
  1200. goto qla81xx_fw_dump_failed_0;
  1201. /* Host/Risc registers. */
  1202. iter_reg = fw->host_risc_reg;
  1203. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1204. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1205. /* PCIe registers. */
  1206. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1207. RD_REG_DWORD(&reg->iobase_addr);
  1208. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1209. dmp_reg = &reg->iobase_c4;
  1210. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1211. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1212. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1213. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1214. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1215. RD_REG_DWORD(&reg->iobase_window);
  1216. /* Host interface registers. */
  1217. dmp_reg = &reg->flash_addr;
  1218. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1219. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1220. /* Disable interrupts. */
  1221. WRT_REG_DWORD(&reg->ictrl, 0);
  1222. RD_REG_DWORD(&reg->ictrl);
  1223. /* Shadow registers. */
  1224. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1225. RD_REG_DWORD(&reg->iobase_addr);
  1226. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1227. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1228. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1229. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1230. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1231. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1232. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1233. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1234. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1235. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1236. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1237. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1238. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1239. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1240. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1241. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1242. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1243. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1244. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1245. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1246. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1247. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1248. /* RISC I/O register. */
  1249. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1250. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1251. /* Mailbox registers. */
  1252. mbx_reg = &reg->mailbox0;
  1253. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1254. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1255. /* Transfer sequence registers. */
  1256. iter_reg = fw->xseq_gp_reg;
  1257. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1258. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1259. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1260. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1261. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1262. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1263. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1264. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1265. iter_reg = fw->xseq_0_reg;
  1266. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1267. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1268. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1269. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1270. /* Receive sequence registers. */
  1271. iter_reg = fw->rseq_gp_reg;
  1272. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1273. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1274. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1279. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1280. iter_reg = fw->rseq_0_reg;
  1281. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1282. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1283. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1284. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1285. /* Auxiliary sequence registers. */
  1286. iter_reg = fw->aseq_gp_reg;
  1287. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1292. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1294. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1295. iter_reg = fw->aseq_0_reg;
  1296. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1297. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1298. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1299. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1300. /* Command DMA registers. */
  1301. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1302. /* Queues. */
  1303. iter_reg = fw->req0_dma_reg;
  1304. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1305. dmp_reg = &reg->iobase_q;
  1306. for (cnt = 0; cnt < 7; cnt++)
  1307. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1308. iter_reg = fw->resp0_dma_reg;
  1309. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1310. dmp_reg = &reg->iobase_q;
  1311. for (cnt = 0; cnt < 7; cnt++)
  1312. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1313. iter_reg = fw->req1_dma_reg;
  1314. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1315. dmp_reg = &reg->iobase_q;
  1316. for (cnt = 0; cnt < 7; cnt++)
  1317. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1318. /* Transmit DMA registers. */
  1319. iter_reg = fw->xmt0_dma_reg;
  1320. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1321. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1322. iter_reg = fw->xmt1_dma_reg;
  1323. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1324. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1325. iter_reg = fw->xmt2_dma_reg;
  1326. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1327. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1328. iter_reg = fw->xmt3_dma_reg;
  1329. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1330. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1331. iter_reg = fw->xmt4_dma_reg;
  1332. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1333. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1334. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1335. /* Receive DMA registers. */
  1336. iter_reg = fw->rcvt0_data_dma_reg;
  1337. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1338. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1339. iter_reg = fw->rcvt1_data_dma_reg;
  1340. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1341. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1342. /* RISC registers. */
  1343. iter_reg = fw->risc_gp_reg;
  1344. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1351. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1352. /* Local memory controller registers. */
  1353. iter_reg = fw->lmc_reg;
  1354. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1359. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1360. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1361. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1362. /* Fibre Protocol Module registers. */
  1363. iter_reg = fw->fpm_hdw_reg;
  1364. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1365. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1366. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1367. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1368. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1369. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1370. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1371. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1372. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1373. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1374. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1375. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1376. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1377. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1378. /* Frame Buffer registers. */
  1379. iter_reg = fw->fb_hdw_reg;
  1380. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1381. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1382. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1383. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1384. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1385. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1386. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1387. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1388. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1389. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1390. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1391. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1392. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1393. /* Multi queue registers */
  1394. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1395. &last_chain);
  1396. rval = qla24xx_soft_reset(ha);
  1397. if (rval != QLA_SUCCESS)
  1398. goto qla81xx_fw_dump_failed_0;
  1399. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1400. &nxt);
  1401. if (rval != QLA_SUCCESS)
  1402. goto qla81xx_fw_dump_failed_0;
  1403. nxt = qla2xxx_copy_queues(ha, nxt);
  1404. nxt = qla24xx_copy_eft(ha, nxt);
  1405. /* Chain entries -- started with MQ. */
  1406. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1407. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1408. if (last_chain) {
  1409. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1410. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1411. }
  1412. /* Adjust valid length. */
  1413. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1414. qla81xx_fw_dump_failed_0:
  1415. qla2xxx_dump_post_process(base_vha, rval);
  1416. qla81xx_fw_dump_failed:
  1417. if (!hardware_locked)
  1418. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1419. }
  1420. void
  1421. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1422. {
  1423. int rval;
  1424. uint32_t cnt, reg_data;
  1425. uint32_t risc_address;
  1426. struct qla_hw_data *ha = vha->hw;
  1427. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1428. uint32_t __iomem *dmp_reg;
  1429. uint32_t *iter_reg;
  1430. uint16_t __iomem *mbx_reg;
  1431. unsigned long flags;
  1432. struct qla83xx_fw_dump *fw;
  1433. uint32_t ext_mem_cnt;
  1434. void *nxt, *nxt_chain;
  1435. uint32_t *last_chain = NULL;
  1436. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1437. risc_address = ext_mem_cnt = 0;
  1438. flags = 0;
  1439. if (!hardware_locked)
  1440. spin_lock_irqsave(&ha->hardware_lock, flags);
  1441. if (!ha->fw_dump) {
  1442. ql_log(ql_log_warn, vha, 0xd00c,
  1443. "No buffer available for dump!!!\n");
  1444. goto qla83xx_fw_dump_failed;
  1445. }
  1446. if (ha->fw_dumped) {
  1447. ql_log(ql_log_warn, vha, 0xd00d,
  1448. "Firmware has been previously dumped (%p) -- ignoring "
  1449. "request...\n", ha->fw_dump);
  1450. goto qla83xx_fw_dump_failed;
  1451. }
  1452. fw = &ha->fw_dump->isp.isp83;
  1453. qla2xxx_prep_dump(ha, ha->fw_dump);
  1454. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1455. /* Pause RISC. */
  1456. rval = qla24xx_pause_risc(reg);
  1457. if (rval != QLA_SUCCESS)
  1458. goto qla83xx_fw_dump_failed_0;
  1459. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1460. dmp_reg = &reg->iobase_window;
  1461. reg_data = RD_REG_DWORD(dmp_reg);
  1462. WRT_REG_DWORD(dmp_reg, 0);
  1463. dmp_reg = &reg->unused_4_1[0];
  1464. reg_data = RD_REG_DWORD(dmp_reg);
  1465. WRT_REG_DWORD(dmp_reg, 0);
  1466. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1467. dmp_reg = &reg->unused_4_1[2];
  1468. reg_data = RD_REG_DWORD(dmp_reg);
  1469. WRT_REG_DWORD(dmp_reg, 0);
  1470. /* select PCR and disable ecc checking and correction */
  1471. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1472. RD_REG_DWORD(&reg->iobase_addr);
  1473. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1474. /* Host/Risc registers. */
  1475. iter_reg = fw->host_risc_reg;
  1476. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1477. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1478. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1479. /* PCIe registers. */
  1480. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1481. RD_REG_DWORD(&reg->iobase_addr);
  1482. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1483. dmp_reg = &reg->iobase_c4;
  1484. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1485. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1486. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1487. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1488. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1489. RD_REG_DWORD(&reg->iobase_window);
  1490. /* Host interface registers. */
  1491. dmp_reg = &reg->flash_addr;
  1492. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1493. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1494. /* Disable interrupts. */
  1495. WRT_REG_DWORD(&reg->ictrl, 0);
  1496. RD_REG_DWORD(&reg->ictrl);
  1497. /* Shadow registers. */
  1498. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1499. RD_REG_DWORD(&reg->iobase_addr);
  1500. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1501. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1502. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1503. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1504. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1505. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1506. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1507. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1508. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1509. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1510. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1511. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1512. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1513. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1514. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1515. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1516. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1517. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1518. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1519. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1520. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1521. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1522. /* RISC I/O register. */
  1523. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1524. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1525. /* Mailbox registers. */
  1526. mbx_reg = &reg->mailbox0;
  1527. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1528. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1529. /* Transfer sequence registers. */
  1530. iter_reg = fw->xseq_gp_reg;
  1531. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1532. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1533. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1534. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1535. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1536. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1537. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1538. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1539. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1540. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1541. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1542. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1543. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1544. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1545. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1546. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1547. iter_reg = fw->xseq_0_reg;
  1548. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1549. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1550. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1551. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1552. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1553. /* Receive sequence registers. */
  1554. iter_reg = fw->rseq_gp_reg;
  1555. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1556. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1557. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1558. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1559. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1560. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1561. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1562. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1563. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1564. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1565. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1566. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1567. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1568. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1569. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1570. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1571. iter_reg = fw->rseq_0_reg;
  1572. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1573. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1574. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1575. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1576. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1577. /* Auxiliary sequence registers. */
  1578. iter_reg = fw->aseq_gp_reg;
  1579. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1580. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1581. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1582. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1583. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1584. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1585. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1586. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1587. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1588. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1589. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1590. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1591. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1592. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1594. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1595. iter_reg = fw->aseq_0_reg;
  1596. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1597. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1598. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1599. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1600. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1601. /* Command DMA registers. */
  1602. iter_reg = fw->cmd_dma_reg;
  1603. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1606. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1607. /* Queues. */
  1608. iter_reg = fw->req0_dma_reg;
  1609. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1610. dmp_reg = &reg->iobase_q;
  1611. for (cnt = 0; cnt < 7; cnt++)
  1612. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1613. iter_reg = fw->resp0_dma_reg;
  1614. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1615. dmp_reg = &reg->iobase_q;
  1616. for (cnt = 0; cnt < 7; cnt++)
  1617. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1618. iter_reg = fw->req1_dma_reg;
  1619. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1620. dmp_reg = &reg->iobase_q;
  1621. for (cnt = 0; cnt < 7; cnt++)
  1622. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1623. /* Transmit DMA registers. */
  1624. iter_reg = fw->xmt0_dma_reg;
  1625. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1626. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1627. iter_reg = fw->xmt1_dma_reg;
  1628. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1629. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1630. iter_reg = fw->xmt2_dma_reg;
  1631. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1632. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1633. iter_reg = fw->xmt3_dma_reg;
  1634. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1635. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1636. iter_reg = fw->xmt4_dma_reg;
  1637. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1638. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1639. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1640. /* Receive DMA registers. */
  1641. iter_reg = fw->rcvt0_data_dma_reg;
  1642. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1643. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1644. iter_reg = fw->rcvt1_data_dma_reg;
  1645. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1646. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1647. /* RISC registers. */
  1648. iter_reg = fw->risc_gp_reg;
  1649. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1656. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1657. /* Local memory controller registers. */
  1658. iter_reg = fw->lmc_reg;
  1659. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1662. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1666. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1667. /* Fibre Protocol Module registers. */
  1668. iter_reg = fw->fpm_hdw_reg;
  1669. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1670. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1674. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1675. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1676. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1677. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1678. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1679. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1680. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1681. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1682. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1683. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1684. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1685. /* RQ0 Array registers. */
  1686. iter_reg = fw->rq0_array_reg;
  1687. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1688. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1689. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1690. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1691. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1692. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1693. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1694. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1695. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1696. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1697. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1698. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1699. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1700. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1701. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1702. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1703. /* RQ1 Array registers. */
  1704. iter_reg = fw->rq1_array_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1706. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1707. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1708. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1720. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1721. /* RP0 Array registers. */
  1722. iter_reg = fw->rp0_array_reg;
  1723. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1738. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1739. /* RP1 Array registers. */
  1740. iter_reg = fw->rp1_array_reg;
  1741. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1756. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1757. iter_reg = fw->at0_array_reg;
  1758. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1765. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1766. /* I/O Queue Control registers. */
  1767. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1768. /* Frame Buffer registers. */
  1769. iter_reg = fw->fb_hdw_reg;
  1770. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1796. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1797. /* Multi queue registers */
  1798. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1799. &last_chain);
  1800. rval = qla24xx_soft_reset(ha);
  1801. if (rval != QLA_SUCCESS) {
  1802. ql_log(ql_log_warn, vha, 0xd00e,
  1803. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1804. rval = QLA_SUCCESS;
  1805. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1806. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1807. RD_REG_DWORD(&reg->hccr);
  1808. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1809. RD_REG_DWORD(&reg->hccr);
  1810. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1811. RD_REG_DWORD(&reg->hccr);
  1812. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1813. udelay(5);
  1814. if (!cnt) {
  1815. nxt = fw->code_ram;
  1816. nxt += sizeof(fw->code_ram),
  1817. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1818. goto copy_queue;
  1819. } else
  1820. ql_log(ql_log_warn, vha, 0xd010,
  1821. "bigger hammer success?\n");
  1822. }
  1823. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1824. &nxt);
  1825. if (rval != QLA_SUCCESS)
  1826. goto qla83xx_fw_dump_failed_0;
  1827. copy_queue:
  1828. nxt = qla2xxx_copy_queues(ha, nxt);
  1829. nxt = qla24xx_copy_eft(ha, nxt);
  1830. /* Chain entries -- started with MQ. */
  1831. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1832. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1833. if (last_chain) {
  1834. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1835. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1836. }
  1837. /* Adjust valid length. */
  1838. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1839. qla83xx_fw_dump_failed_0:
  1840. qla2xxx_dump_post_process(base_vha, rval);
  1841. qla83xx_fw_dump_failed:
  1842. if (!hardware_locked)
  1843. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1844. }
  1845. /****************************************************************************/
  1846. /* Driver Debug Functions. */
  1847. /****************************************************************************/
  1848. static inline int
  1849. ql_mask_match(uint32_t level)
  1850. {
  1851. if (ql2xextended_error_logging == 1)
  1852. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1853. return (level & ql2xextended_error_logging) == level;
  1854. }
  1855. /*
  1856. * This function is for formatting and logging debug information.
  1857. * It is to be used when vha is available. It formats the message
  1858. * and logs it to the messages file.
  1859. * parameters:
  1860. * level: The level of the debug messages to be printed.
  1861. * If ql2xextended_error_logging value is correctly set,
  1862. * this message will appear in the messages file.
  1863. * vha: Pointer to the scsi_qla_host_t.
  1864. * id: This is a unique identifier for the level. It identifies the
  1865. * part of the code from where the message originated.
  1866. * msg: The message to be displayed.
  1867. */
  1868. void
  1869. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1870. {
  1871. va_list va;
  1872. struct va_format vaf;
  1873. if (!ql_mask_match(level))
  1874. return;
  1875. va_start(va, fmt);
  1876. vaf.fmt = fmt;
  1877. vaf.va = &va;
  1878. if (vha != NULL) {
  1879. const struct pci_dev *pdev = vha->hw->pdev;
  1880. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1881. pr_warn("%s [%s]-%04x:%ld: %pV",
  1882. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1883. vha->host_no, &vaf);
  1884. } else {
  1885. pr_warn("%s [%s]-%04x: : %pV",
  1886. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1887. }
  1888. va_end(va);
  1889. }
  1890. /*
  1891. * This function is for formatting and logging debug information.
  1892. * It is to be used when vha is not available and pci is availble,
  1893. * i.e., before host allocation. It formats the message and logs it
  1894. * to the messages file.
  1895. * parameters:
  1896. * level: The level of the debug messages to be printed.
  1897. * If ql2xextended_error_logging value is correctly set,
  1898. * this message will appear in the messages file.
  1899. * pdev: Pointer to the struct pci_dev.
  1900. * id: This is a unique id for the level. It identifies the part
  1901. * of the code from where the message originated.
  1902. * msg: The message to be displayed.
  1903. */
  1904. void
  1905. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1906. const char *fmt, ...)
  1907. {
  1908. va_list va;
  1909. struct va_format vaf;
  1910. if (pdev == NULL)
  1911. return;
  1912. if (!ql_mask_match(level))
  1913. return;
  1914. va_start(va, fmt);
  1915. vaf.fmt = fmt;
  1916. vaf.va = &va;
  1917. /* <module-name> <dev-name>:<msg-id> Message */
  1918. pr_warn("%s [%s]-%04x: : %pV",
  1919. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1920. va_end(va);
  1921. }
  1922. /*
  1923. * This function is for formatting and logging log messages.
  1924. * It is to be used when vha is available. It formats the message
  1925. * and logs it to the messages file. All the messages will be logged
  1926. * irrespective of value of ql2xextended_error_logging.
  1927. * parameters:
  1928. * level: The level of the log messages to be printed in the
  1929. * messages file.
  1930. * vha: Pointer to the scsi_qla_host_t
  1931. * id: This is a unique id for the level. It identifies the
  1932. * part of the code from where the message originated.
  1933. * msg: The message to be displayed.
  1934. */
  1935. void
  1936. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1937. {
  1938. va_list va;
  1939. struct va_format vaf;
  1940. char pbuf[128];
  1941. if (level > ql_errlev)
  1942. return;
  1943. if (vha != NULL) {
  1944. const struct pci_dev *pdev = vha->hw->pdev;
  1945. /* <module-name> <msg-id>:<host> Message */
  1946. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  1947. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  1948. } else {
  1949. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1950. QL_MSGHDR, "0000:00:00.0", id);
  1951. }
  1952. pbuf[sizeof(pbuf) - 1] = 0;
  1953. va_start(va, fmt);
  1954. vaf.fmt = fmt;
  1955. vaf.va = &va;
  1956. switch (level) {
  1957. case ql_log_fatal: /* FATAL LOG */
  1958. pr_crit("%s%pV", pbuf, &vaf);
  1959. break;
  1960. case ql_log_warn:
  1961. pr_err("%s%pV", pbuf, &vaf);
  1962. break;
  1963. case ql_log_info:
  1964. pr_warn("%s%pV", pbuf, &vaf);
  1965. break;
  1966. default:
  1967. pr_info("%s%pV", pbuf, &vaf);
  1968. break;
  1969. }
  1970. va_end(va);
  1971. }
  1972. /*
  1973. * This function is for formatting and logging log messages.
  1974. * It is to be used when vha is not available and pci is availble,
  1975. * i.e., before host allocation. It formats the message and logs
  1976. * it to the messages file. All the messages are logged irrespective
  1977. * of the value of ql2xextended_error_logging.
  1978. * parameters:
  1979. * level: The level of the log messages to be printed in the
  1980. * messages file.
  1981. * pdev: Pointer to the struct pci_dev.
  1982. * id: This is a unique id for the level. It identifies the
  1983. * part of the code from where the message originated.
  1984. * msg: The message to be displayed.
  1985. */
  1986. void
  1987. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1988. const char *fmt, ...)
  1989. {
  1990. va_list va;
  1991. struct va_format vaf;
  1992. char pbuf[128];
  1993. if (pdev == NULL)
  1994. return;
  1995. if (level > ql_errlev)
  1996. return;
  1997. /* <module-name> <dev-name>:<msg-id> Message */
  1998. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1999. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2000. pbuf[sizeof(pbuf) - 1] = 0;
  2001. va_start(va, fmt);
  2002. vaf.fmt = fmt;
  2003. vaf.va = &va;
  2004. switch (level) {
  2005. case ql_log_fatal: /* FATAL LOG */
  2006. pr_crit("%s%pV", pbuf, &vaf);
  2007. break;
  2008. case ql_log_warn:
  2009. pr_err("%s%pV", pbuf, &vaf);
  2010. break;
  2011. case ql_log_info:
  2012. pr_warn("%s%pV", pbuf, &vaf);
  2013. break;
  2014. default:
  2015. pr_info("%s%pV", pbuf, &vaf);
  2016. break;
  2017. }
  2018. va_end(va);
  2019. }
  2020. void
  2021. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2022. {
  2023. int i;
  2024. struct qla_hw_data *ha = vha->hw;
  2025. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2026. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2027. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2028. uint16_t __iomem *mbx_reg;
  2029. if (!ql_mask_match(level))
  2030. return;
  2031. if (IS_QLA82XX(ha))
  2032. mbx_reg = &reg82->mailbox_in[0];
  2033. else if (IS_FWI2_CAPABLE(ha))
  2034. mbx_reg = &reg24->mailbox0;
  2035. else
  2036. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2037. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2038. for (i = 0; i < 6; i++)
  2039. ql_dbg(level, vha, id,
  2040. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2041. }
  2042. void
  2043. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2044. uint8_t *b, uint32_t size)
  2045. {
  2046. uint32_t cnt;
  2047. uint8_t c;
  2048. if (!ql_mask_match(level))
  2049. return;
  2050. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2051. "9 Ah Bh Ch Dh Eh Fh\n");
  2052. ql_dbg(level, vha, id, "----------------------------------"
  2053. "----------------------------\n");
  2054. ql_dbg(level, vha, id, " ");
  2055. for (cnt = 0; cnt < size;) {
  2056. c = *b++;
  2057. printk("%02x", (uint32_t) c);
  2058. cnt++;
  2059. if (!(cnt % 16))
  2060. printk("\n");
  2061. else
  2062. printk(" ");
  2063. }
  2064. if (cnt % 16)
  2065. ql_dbg(level, vha, id, "\n");
  2066. }