lpfc_hw4.h 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_be32(name, ptr) \
  44. ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get_le32(name, ptr) \
  46. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  47. #define bf_get(name, ptr) \
  48. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  49. #define bf_set_le32(name, ptr, value) \
  50. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  51. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  52. ~(name##_MASK << name##_SHIFT)))))
  53. #define bf_set(name, ptr, value) \
  54. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  55. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  56. struct dma_address {
  57. uint32_t addr_lo;
  58. uint32_t addr_hi;
  59. };
  60. struct lpfc_sli_intf {
  61. uint32_t word0;
  62. #define lpfc_sli_intf_valid_SHIFT 29
  63. #define lpfc_sli_intf_valid_MASK 0x00000007
  64. #define lpfc_sli_intf_valid_WORD word0
  65. #define LPFC_SLI_INTF_VALID 6
  66. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  67. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  68. #define lpfc_sli_intf_sli_hint2_WORD word0
  69. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  70. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  71. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  72. #define lpfc_sli_intf_sli_hint1_WORD word0
  73. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  74. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  75. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  76. #define lpfc_sli_intf_if_type_SHIFT 12
  77. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  78. #define lpfc_sli_intf_if_type_WORD word0
  79. #define LPFC_SLI_INTF_IF_TYPE_0 0
  80. #define LPFC_SLI_INTF_IF_TYPE_1 1
  81. #define LPFC_SLI_INTF_IF_TYPE_2 2
  82. #define lpfc_sli_intf_sli_family_SHIFT 8
  83. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  84. #define lpfc_sli_intf_sli_family_WORD word0
  85. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  86. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  87. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  88. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  89. #define lpfc_sli_intf_slirev_SHIFT 4
  90. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  91. #define lpfc_sli_intf_slirev_WORD word0
  92. #define LPFC_SLI_INTF_REV_SLI3 3
  93. #define LPFC_SLI_INTF_REV_SLI4 4
  94. #define lpfc_sli_intf_func_type_SHIFT 0
  95. #define lpfc_sli_intf_func_type_MASK 0x00000001
  96. #define lpfc_sli_intf_func_type_WORD word0
  97. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  98. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  99. };
  100. #define LPFC_SLI4_MBX_EMBED true
  101. #define LPFC_SLI4_MBX_NEMBED false
  102. #define LPFC_SLI4_MB_WORD_COUNT 64
  103. #define LPFC_MAX_MQ_PAGE 8
  104. #define LPFC_MAX_WQ_PAGE 8
  105. #define LPFC_MAX_CQ_PAGE 4
  106. #define LPFC_MAX_EQ_PAGE 8
  107. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  108. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  109. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  110. /* Define SLI4 Alignment requirements. */
  111. #define LPFC_ALIGN_16_BYTE 16
  112. #define LPFC_ALIGN_64_BYTE 64
  113. /* Define SLI4 specific definitions. */
  114. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  115. #define LPFC_MBX_CMD_HDR_LENGTH 16
  116. #define LPFC_MBX_ERROR_RANGE 0x4000
  117. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  118. #define LPFC_BMBX_BIT1_ADDR_LO 0
  119. #define LPFC_RPI_HDR_COUNT 64
  120. #define LPFC_HDR_TEMPLATE_SIZE 4096
  121. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  122. #define LPFC_FCF_RECORD_WD_CNT 132
  123. #define LPFC_ENTIRE_FCF_DATABASE 0
  124. #define LPFC_DFLT_FCF_INDEX 0
  125. /* Virtual function numbers */
  126. #define LPFC_VF0 0
  127. #define LPFC_VF1 1
  128. #define LPFC_VF2 2
  129. #define LPFC_VF3 3
  130. #define LPFC_VF4 4
  131. #define LPFC_VF5 5
  132. #define LPFC_VF6 6
  133. #define LPFC_VF7 7
  134. #define LPFC_VF8 8
  135. #define LPFC_VF9 9
  136. #define LPFC_VF10 10
  137. #define LPFC_VF11 11
  138. #define LPFC_VF12 12
  139. #define LPFC_VF13 13
  140. #define LPFC_VF14 14
  141. #define LPFC_VF15 15
  142. #define LPFC_VF16 16
  143. #define LPFC_VF17 17
  144. #define LPFC_VF18 18
  145. #define LPFC_VF19 19
  146. #define LPFC_VF20 20
  147. #define LPFC_VF21 21
  148. #define LPFC_VF22 22
  149. #define LPFC_VF23 23
  150. #define LPFC_VF24 24
  151. #define LPFC_VF25 25
  152. #define LPFC_VF26 26
  153. #define LPFC_VF27 27
  154. #define LPFC_VF28 28
  155. #define LPFC_VF29 29
  156. #define LPFC_VF30 30
  157. #define LPFC_VF31 31
  158. /* PCI function numbers */
  159. #define LPFC_PCI_FUNC0 0
  160. #define LPFC_PCI_FUNC1 1
  161. #define LPFC_PCI_FUNC2 2
  162. #define LPFC_PCI_FUNC3 3
  163. #define LPFC_PCI_FUNC4 4
  164. /* SLI4 interface type-2 PDEV_CTL register */
  165. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  166. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  167. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  168. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  169. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  170. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  171. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  172. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  173. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  174. /* Active interrupt test count */
  175. #define LPFC_ACT_INTR_CNT 4
  176. /* Delay Multiplier constant */
  177. #define LPFC_DMULT_CONST 651042
  178. #define LPFC_MIM_IMAX 636
  179. #define LPFC_FP_DEF_IMAX 10000
  180. #define LPFC_SP_DEF_IMAX 10000
  181. /* PORT_CAPABILITIES constants. */
  182. #define LPFC_MAX_SUPPORTED_PAGES 8
  183. struct ulp_bde64 {
  184. union ULP_BDE_TUS {
  185. uint32_t w;
  186. struct {
  187. #ifdef __BIG_ENDIAN_BITFIELD
  188. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  189. VALUE !! */
  190. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  191. #else /* __LITTLE_ENDIAN_BITFIELD */
  192. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  193. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  194. VALUE !! */
  195. #endif
  196. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  197. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  198. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  199. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  200. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  201. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  202. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  203. } f;
  204. } tus;
  205. uint32_t addrLow;
  206. uint32_t addrHigh;
  207. };
  208. struct lpfc_sli4_flags {
  209. uint32_t word0;
  210. #define lpfc_idx_rsrc_rdy_SHIFT 0
  211. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  212. #define lpfc_idx_rsrc_rdy_WORD word0
  213. #define LPFC_IDX_RSRC_RDY 1
  214. #define lpfc_xri_rsrc_rdy_SHIFT 1
  215. #define lpfc_xri_rsrc_rdy_MASK 0x00000001
  216. #define lpfc_xri_rsrc_rdy_WORD word0
  217. #define LPFC_XRI_RSRC_RDY 1
  218. #define lpfc_rpi_rsrc_rdy_SHIFT 2
  219. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  220. #define lpfc_rpi_rsrc_rdy_WORD word0
  221. #define LPFC_RPI_RSRC_RDY 1
  222. #define lpfc_vpi_rsrc_rdy_SHIFT 3
  223. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  224. #define lpfc_vpi_rsrc_rdy_WORD word0
  225. #define LPFC_VPI_RSRC_RDY 1
  226. #define lpfc_vfi_rsrc_rdy_SHIFT 4
  227. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  228. #define lpfc_vfi_rsrc_rdy_WORD word0
  229. #define LPFC_VFI_RSRC_RDY 1
  230. };
  231. struct sli4_bls_rsp {
  232. uint32_t word0_rsvd; /* Word0 must be reserved */
  233. uint32_t word1;
  234. #define lpfc_abts_orig_SHIFT 0
  235. #define lpfc_abts_orig_MASK 0x00000001
  236. #define lpfc_abts_orig_WORD word1
  237. #define LPFC_ABTS_UNSOL_RSP 1
  238. #define LPFC_ABTS_UNSOL_INT 0
  239. uint32_t word2;
  240. #define lpfc_abts_rxid_SHIFT 0
  241. #define lpfc_abts_rxid_MASK 0x0000FFFF
  242. #define lpfc_abts_rxid_WORD word2
  243. #define lpfc_abts_oxid_SHIFT 16
  244. #define lpfc_abts_oxid_MASK 0x0000FFFF
  245. #define lpfc_abts_oxid_WORD word2
  246. uint32_t word3;
  247. #define lpfc_vndr_code_SHIFT 0
  248. #define lpfc_vndr_code_MASK 0x000000FF
  249. #define lpfc_vndr_code_WORD word3
  250. #define lpfc_rsn_expln_SHIFT 8
  251. #define lpfc_rsn_expln_MASK 0x000000FF
  252. #define lpfc_rsn_expln_WORD word3
  253. #define lpfc_rsn_code_SHIFT 16
  254. #define lpfc_rsn_code_MASK 0x000000FF
  255. #define lpfc_rsn_code_WORD word3
  256. uint32_t word4;
  257. uint32_t word5_rsvd; /* Word5 must be reserved */
  258. };
  259. /* event queue entry structure */
  260. struct lpfc_eqe {
  261. uint32_t word0;
  262. #define lpfc_eqe_resource_id_SHIFT 16
  263. #define lpfc_eqe_resource_id_MASK 0x000000FF
  264. #define lpfc_eqe_resource_id_WORD word0
  265. #define lpfc_eqe_minor_code_SHIFT 4
  266. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  267. #define lpfc_eqe_minor_code_WORD word0
  268. #define lpfc_eqe_major_code_SHIFT 1
  269. #define lpfc_eqe_major_code_MASK 0x00000007
  270. #define lpfc_eqe_major_code_WORD word0
  271. #define lpfc_eqe_valid_SHIFT 0
  272. #define lpfc_eqe_valid_MASK 0x00000001
  273. #define lpfc_eqe_valid_WORD word0
  274. };
  275. /* completion queue entry structure (common fields for all cqe types) */
  276. struct lpfc_cqe {
  277. uint32_t reserved0;
  278. uint32_t reserved1;
  279. uint32_t reserved2;
  280. uint32_t word3;
  281. #define lpfc_cqe_valid_SHIFT 31
  282. #define lpfc_cqe_valid_MASK 0x00000001
  283. #define lpfc_cqe_valid_WORD word3
  284. #define lpfc_cqe_code_SHIFT 16
  285. #define lpfc_cqe_code_MASK 0x000000FF
  286. #define lpfc_cqe_code_WORD word3
  287. };
  288. /* Completion Queue Entry Status Codes */
  289. #define CQE_STATUS_SUCCESS 0x0
  290. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  291. #define CQE_STATUS_REMOTE_STOP 0x2
  292. #define CQE_STATUS_LOCAL_REJECT 0x3
  293. #define CQE_STATUS_NPORT_RJT 0x4
  294. #define CQE_STATUS_FABRIC_RJT 0x5
  295. #define CQE_STATUS_NPORT_BSY 0x6
  296. #define CQE_STATUS_FABRIC_BSY 0x7
  297. #define CQE_STATUS_INTERMED_RSP 0x8
  298. #define CQE_STATUS_LS_RJT 0x9
  299. #define CQE_STATUS_CMD_REJECT 0xb
  300. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  301. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  302. #define CQE_STATUS_DI_ERROR 0x16
  303. /* Used when mapping CQE status to IOCB */
  304. #define LPFC_IOCB_STATUS_MASK 0xf
  305. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  306. #define CQE_HW_STATUS_NO_ERR 0x0
  307. #define CQE_HW_STATUS_UNDERRUN 0x1
  308. #define CQE_HW_STATUS_OVERRUN 0x2
  309. /* Completion Queue Entry Codes */
  310. #define CQE_CODE_COMPL_WQE 0x1
  311. #define CQE_CODE_RELEASE_WQE 0x2
  312. #define CQE_CODE_RECEIVE 0x4
  313. #define CQE_CODE_XRI_ABORTED 0x5
  314. #define CQE_CODE_RECEIVE_V1 0x9
  315. /*
  316. * Define mask value for xri_aborted and wcqe completed CQE extended status.
  317. * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
  318. */
  319. #define WCQE_PARAM_MASK 0x1FF;
  320. /* completion queue entry for wqe completions */
  321. struct lpfc_wcqe_complete {
  322. uint32_t word0;
  323. #define lpfc_wcqe_c_request_tag_SHIFT 16
  324. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  325. #define lpfc_wcqe_c_request_tag_WORD word0
  326. #define lpfc_wcqe_c_status_SHIFT 8
  327. #define lpfc_wcqe_c_status_MASK 0x000000FF
  328. #define lpfc_wcqe_c_status_WORD word0
  329. #define lpfc_wcqe_c_hw_status_SHIFT 0
  330. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  331. #define lpfc_wcqe_c_hw_status_WORD word0
  332. uint32_t total_data_placed;
  333. uint32_t parameter;
  334. #define lpfc_wcqe_c_bg_edir_SHIFT 5
  335. #define lpfc_wcqe_c_bg_edir_MASK 0x00000001
  336. #define lpfc_wcqe_c_bg_edir_WORD parameter
  337. #define lpfc_wcqe_c_bg_tdpv_SHIFT 3
  338. #define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
  339. #define lpfc_wcqe_c_bg_tdpv_WORD parameter
  340. #define lpfc_wcqe_c_bg_re_SHIFT 2
  341. #define lpfc_wcqe_c_bg_re_MASK 0x00000001
  342. #define lpfc_wcqe_c_bg_re_WORD parameter
  343. #define lpfc_wcqe_c_bg_ae_SHIFT 1
  344. #define lpfc_wcqe_c_bg_ae_MASK 0x00000001
  345. #define lpfc_wcqe_c_bg_ae_WORD parameter
  346. #define lpfc_wcqe_c_bg_ge_SHIFT 0
  347. #define lpfc_wcqe_c_bg_ge_MASK 0x00000001
  348. #define lpfc_wcqe_c_bg_ge_WORD parameter
  349. uint32_t word3;
  350. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  351. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  352. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  353. #define lpfc_wcqe_c_xb_SHIFT 28
  354. #define lpfc_wcqe_c_xb_MASK 0x00000001
  355. #define lpfc_wcqe_c_xb_WORD word3
  356. #define lpfc_wcqe_c_pv_SHIFT 27
  357. #define lpfc_wcqe_c_pv_MASK 0x00000001
  358. #define lpfc_wcqe_c_pv_WORD word3
  359. #define lpfc_wcqe_c_priority_SHIFT 24
  360. #define lpfc_wcqe_c_priority_MASK 0x00000007
  361. #define lpfc_wcqe_c_priority_WORD word3
  362. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  363. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  364. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  365. };
  366. /* completion queue entry for wqe release */
  367. struct lpfc_wcqe_release {
  368. uint32_t reserved0;
  369. uint32_t reserved1;
  370. uint32_t word2;
  371. #define lpfc_wcqe_r_wq_id_SHIFT 16
  372. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  373. #define lpfc_wcqe_r_wq_id_WORD word2
  374. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  375. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  376. #define lpfc_wcqe_r_wqe_index_WORD word2
  377. uint32_t word3;
  378. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  379. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  380. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  381. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  382. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  383. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  384. };
  385. struct sli4_wcqe_xri_aborted {
  386. uint32_t word0;
  387. #define lpfc_wcqe_xa_status_SHIFT 8
  388. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  389. #define lpfc_wcqe_xa_status_WORD word0
  390. uint32_t parameter;
  391. uint32_t word2;
  392. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  393. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  394. #define lpfc_wcqe_xa_remote_xid_WORD word2
  395. #define lpfc_wcqe_xa_xri_SHIFT 0
  396. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  397. #define lpfc_wcqe_xa_xri_WORD word2
  398. uint32_t word3;
  399. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  400. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  401. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  402. #define lpfc_wcqe_xa_ia_SHIFT 30
  403. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  404. #define lpfc_wcqe_xa_ia_WORD word3
  405. #define CQE_XRI_ABORTED_IA_REMOTE 0
  406. #define CQE_XRI_ABORTED_IA_LOCAL 1
  407. #define lpfc_wcqe_xa_br_SHIFT 29
  408. #define lpfc_wcqe_xa_br_MASK 0x00000001
  409. #define lpfc_wcqe_xa_br_WORD word3
  410. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  411. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  412. #define lpfc_wcqe_xa_eo_SHIFT 28
  413. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  414. #define lpfc_wcqe_xa_eo_WORD word3
  415. #define CQE_XRI_ABORTED_EO_REMOTE 0
  416. #define CQE_XRI_ABORTED_EO_LOCAL 1
  417. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  418. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  419. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  420. };
  421. /* completion queue entry structure for rqe completion */
  422. struct lpfc_rcqe {
  423. uint32_t word0;
  424. #define lpfc_rcqe_bindex_SHIFT 16
  425. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  426. #define lpfc_rcqe_bindex_WORD word0
  427. #define lpfc_rcqe_status_SHIFT 8
  428. #define lpfc_rcqe_status_MASK 0x000000FF
  429. #define lpfc_rcqe_status_WORD word0
  430. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  431. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  432. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  433. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  434. uint32_t word1;
  435. #define lpfc_rcqe_fcf_id_v1_SHIFT 0
  436. #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
  437. #define lpfc_rcqe_fcf_id_v1_WORD word1
  438. uint32_t word2;
  439. #define lpfc_rcqe_length_SHIFT 16
  440. #define lpfc_rcqe_length_MASK 0x0000FFFF
  441. #define lpfc_rcqe_length_WORD word2
  442. #define lpfc_rcqe_rq_id_SHIFT 6
  443. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  444. #define lpfc_rcqe_rq_id_WORD word2
  445. #define lpfc_rcqe_fcf_id_SHIFT 0
  446. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  447. #define lpfc_rcqe_fcf_id_WORD word2
  448. #define lpfc_rcqe_rq_id_v1_SHIFT 0
  449. #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
  450. #define lpfc_rcqe_rq_id_v1_WORD word2
  451. uint32_t word3;
  452. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  453. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  454. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  455. #define lpfc_rcqe_port_SHIFT 30
  456. #define lpfc_rcqe_port_MASK 0x00000001
  457. #define lpfc_rcqe_port_WORD word3
  458. #define lpfc_rcqe_hdr_length_SHIFT 24
  459. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  460. #define lpfc_rcqe_hdr_length_WORD word3
  461. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  462. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  463. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  464. #define lpfc_rcqe_eof_SHIFT 8
  465. #define lpfc_rcqe_eof_MASK 0x000000FF
  466. #define lpfc_rcqe_eof_WORD word3
  467. #define FCOE_EOFn 0x41
  468. #define FCOE_EOFt 0x42
  469. #define FCOE_EOFni 0x49
  470. #define FCOE_EOFa 0x50
  471. #define lpfc_rcqe_sof_SHIFT 0
  472. #define lpfc_rcqe_sof_MASK 0x000000FF
  473. #define lpfc_rcqe_sof_WORD word3
  474. #define FCOE_SOFi2 0x2d
  475. #define FCOE_SOFi3 0x2e
  476. #define FCOE_SOFn2 0x35
  477. #define FCOE_SOFn3 0x36
  478. };
  479. struct lpfc_rqe {
  480. uint32_t address_hi;
  481. uint32_t address_lo;
  482. };
  483. /* buffer descriptors */
  484. struct lpfc_bde4 {
  485. uint32_t addr_hi;
  486. uint32_t addr_lo;
  487. uint32_t word2;
  488. #define lpfc_bde4_last_SHIFT 31
  489. #define lpfc_bde4_last_MASK 0x00000001
  490. #define lpfc_bde4_last_WORD word2
  491. #define lpfc_bde4_sge_offset_SHIFT 0
  492. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  493. #define lpfc_bde4_sge_offset_WORD word2
  494. uint32_t word3;
  495. #define lpfc_bde4_length_SHIFT 0
  496. #define lpfc_bde4_length_MASK 0x000000FF
  497. #define lpfc_bde4_length_WORD word3
  498. };
  499. struct lpfc_register {
  500. uint32_t word0;
  501. };
  502. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  503. #define LPFC_UERR_STATUS_HI 0x00A4
  504. #define LPFC_UERR_STATUS_LO 0x00A0
  505. #define LPFC_UE_MASK_HI 0x00AC
  506. #define LPFC_UE_MASK_LO 0x00A8
  507. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  508. #define LPFC_SLI_INTF 0x0058
  509. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  510. #define lpfc_port_smphr_perr_SHIFT 31
  511. #define lpfc_port_smphr_perr_MASK 0x1
  512. #define lpfc_port_smphr_perr_WORD word0
  513. #define lpfc_port_smphr_sfi_SHIFT 30
  514. #define lpfc_port_smphr_sfi_MASK 0x1
  515. #define lpfc_port_smphr_sfi_WORD word0
  516. #define lpfc_port_smphr_nip_SHIFT 29
  517. #define lpfc_port_smphr_nip_MASK 0x1
  518. #define lpfc_port_smphr_nip_WORD word0
  519. #define lpfc_port_smphr_ipc_SHIFT 28
  520. #define lpfc_port_smphr_ipc_MASK 0x1
  521. #define lpfc_port_smphr_ipc_WORD word0
  522. #define lpfc_port_smphr_scr1_SHIFT 27
  523. #define lpfc_port_smphr_scr1_MASK 0x1
  524. #define lpfc_port_smphr_scr1_WORD word0
  525. #define lpfc_port_smphr_scr2_SHIFT 26
  526. #define lpfc_port_smphr_scr2_MASK 0x1
  527. #define lpfc_port_smphr_scr2_WORD word0
  528. #define lpfc_port_smphr_host_scratch_SHIFT 16
  529. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  530. #define lpfc_port_smphr_host_scratch_WORD word0
  531. #define lpfc_port_smphr_port_status_SHIFT 0
  532. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  533. #define lpfc_port_smphr_port_status_WORD word0
  534. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  535. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  536. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  537. #define LPFC_POST_STAGE_BE_RESET 0x0003
  538. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  539. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  540. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  541. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  542. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  543. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  544. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  545. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  546. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  547. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  548. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  549. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  550. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  551. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  552. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  553. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  554. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  555. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  556. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  557. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  558. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  559. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  560. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  561. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  562. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  563. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  564. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  565. #define LPFC_POST_STAGE_PORT_READY 0xC000
  566. #define LPFC_POST_STAGE_PORT_UE 0xF000
  567. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  568. #define lpfc_sliport_status_err_SHIFT 31
  569. #define lpfc_sliport_status_err_MASK 0x1
  570. #define lpfc_sliport_status_err_WORD word0
  571. #define lpfc_sliport_status_end_SHIFT 30
  572. #define lpfc_sliport_status_end_MASK 0x1
  573. #define lpfc_sliport_status_end_WORD word0
  574. #define lpfc_sliport_status_oti_SHIFT 29
  575. #define lpfc_sliport_status_oti_MASK 0x1
  576. #define lpfc_sliport_status_oti_WORD word0
  577. #define lpfc_sliport_status_rn_SHIFT 24
  578. #define lpfc_sliport_status_rn_MASK 0x1
  579. #define lpfc_sliport_status_rn_WORD word0
  580. #define lpfc_sliport_status_rdy_SHIFT 23
  581. #define lpfc_sliport_status_rdy_MASK 0x1
  582. #define lpfc_sliport_status_rdy_WORD word0
  583. #define MAX_IF_TYPE_2_RESETS 1000
  584. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  585. #define lpfc_sliport_ctrl_end_SHIFT 30
  586. #define lpfc_sliport_ctrl_end_MASK 0x1
  587. #define lpfc_sliport_ctrl_end_WORD word0
  588. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  589. #define LPFC_SLIPORT_BIG_ENDIAN 1
  590. #define lpfc_sliport_ctrl_ip_SHIFT 27
  591. #define lpfc_sliport_ctrl_ip_MASK 0x1
  592. #define lpfc_sliport_ctrl_ip_WORD word0
  593. #define LPFC_SLIPORT_INIT_PORT 1
  594. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  595. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  596. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  597. * reside in BAR 2.
  598. */
  599. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  600. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  601. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  602. #define LPFC_HST_ISR0 0x0C18
  603. #define LPFC_HST_ISR1 0x0C1C
  604. #define LPFC_HST_ISR2 0x0C20
  605. #define LPFC_HST_ISR3 0x0C24
  606. #define LPFC_HST_ISR4 0x0C28
  607. #define LPFC_HST_IMR0 0x0C48
  608. #define LPFC_HST_IMR1 0x0C4C
  609. #define LPFC_HST_IMR2 0x0C50
  610. #define LPFC_HST_IMR3 0x0C54
  611. #define LPFC_HST_IMR4 0x0C58
  612. #define LPFC_HST_ISCR0 0x0C78
  613. #define LPFC_HST_ISCR1 0x0C7C
  614. #define LPFC_HST_ISCR2 0x0C80
  615. #define LPFC_HST_ISCR3 0x0C84
  616. #define LPFC_HST_ISCR4 0x0C88
  617. #define LPFC_SLI4_INTR0 BIT0
  618. #define LPFC_SLI4_INTR1 BIT1
  619. #define LPFC_SLI4_INTR2 BIT2
  620. #define LPFC_SLI4_INTR3 BIT3
  621. #define LPFC_SLI4_INTR4 BIT4
  622. #define LPFC_SLI4_INTR5 BIT5
  623. #define LPFC_SLI4_INTR6 BIT6
  624. #define LPFC_SLI4_INTR7 BIT7
  625. #define LPFC_SLI4_INTR8 BIT8
  626. #define LPFC_SLI4_INTR9 BIT9
  627. #define LPFC_SLI4_INTR10 BIT10
  628. #define LPFC_SLI4_INTR11 BIT11
  629. #define LPFC_SLI4_INTR12 BIT12
  630. #define LPFC_SLI4_INTR13 BIT13
  631. #define LPFC_SLI4_INTR14 BIT14
  632. #define LPFC_SLI4_INTR15 BIT15
  633. #define LPFC_SLI4_INTR16 BIT16
  634. #define LPFC_SLI4_INTR17 BIT17
  635. #define LPFC_SLI4_INTR18 BIT18
  636. #define LPFC_SLI4_INTR19 BIT19
  637. #define LPFC_SLI4_INTR20 BIT20
  638. #define LPFC_SLI4_INTR21 BIT21
  639. #define LPFC_SLI4_INTR22 BIT22
  640. #define LPFC_SLI4_INTR23 BIT23
  641. #define LPFC_SLI4_INTR24 BIT24
  642. #define LPFC_SLI4_INTR25 BIT25
  643. #define LPFC_SLI4_INTR26 BIT26
  644. #define LPFC_SLI4_INTR27 BIT27
  645. #define LPFC_SLI4_INTR28 BIT28
  646. #define LPFC_SLI4_INTR29 BIT29
  647. #define LPFC_SLI4_INTR30 BIT30
  648. #define LPFC_SLI4_INTR31 BIT31
  649. /*
  650. * The Doorbell registers defined here exist in different BAR
  651. * register sets depending on the UCNA Port's reported if_type
  652. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  653. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  654. * BAR0. The offsets are the same so the driver must account for
  655. * any base address difference.
  656. */
  657. #define LPFC_RQ_DOORBELL 0x00A0
  658. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  659. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  660. #define lpfc_rq_doorbell_num_posted_WORD word0
  661. #define lpfc_rq_doorbell_id_SHIFT 0
  662. #define lpfc_rq_doorbell_id_MASK 0xFFFF
  663. #define lpfc_rq_doorbell_id_WORD word0
  664. #define LPFC_WQ_DOORBELL 0x0040
  665. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  666. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  667. #define lpfc_wq_doorbell_num_posted_WORD word0
  668. #define lpfc_wq_doorbell_index_SHIFT 16
  669. #define lpfc_wq_doorbell_index_MASK 0x00FF
  670. #define lpfc_wq_doorbell_index_WORD word0
  671. #define lpfc_wq_doorbell_id_SHIFT 0
  672. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  673. #define lpfc_wq_doorbell_id_WORD word0
  674. #define LPFC_EQCQ_DOORBELL 0x0120
  675. #define lpfc_eqcq_doorbell_se_SHIFT 31
  676. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  677. #define lpfc_eqcq_doorbell_se_WORD word0
  678. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  679. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  680. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  681. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  682. #define lpfc_eqcq_doorbell_arm_WORD word0
  683. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  684. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  685. #define lpfc_eqcq_doorbell_num_released_WORD word0
  686. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  687. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  688. #define lpfc_eqcq_doorbell_qt_WORD word0
  689. #define LPFC_QUEUE_TYPE_COMPLETION 0
  690. #define LPFC_QUEUE_TYPE_EVENT 1
  691. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  692. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  693. #define lpfc_eqcq_doorbell_eqci_WORD word0
  694. #define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
  695. #define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
  696. #define lpfc_eqcq_doorbell_cqid_lo_WORD word0
  697. #define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
  698. #define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
  699. #define lpfc_eqcq_doorbell_cqid_hi_WORD word0
  700. #define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
  701. #define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
  702. #define lpfc_eqcq_doorbell_eqid_lo_WORD word0
  703. #define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
  704. #define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
  705. #define lpfc_eqcq_doorbell_eqid_hi_WORD word0
  706. #define LPFC_CQID_HI_FIELD_SHIFT 10
  707. #define LPFC_EQID_HI_FIELD_SHIFT 9
  708. #define LPFC_BMBX 0x0160
  709. #define lpfc_bmbx_addr_SHIFT 2
  710. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  711. #define lpfc_bmbx_addr_WORD word0
  712. #define lpfc_bmbx_hi_SHIFT 1
  713. #define lpfc_bmbx_hi_MASK 0x0001
  714. #define lpfc_bmbx_hi_WORD word0
  715. #define lpfc_bmbx_rdy_SHIFT 0
  716. #define lpfc_bmbx_rdy_MASK 0x0001
  717. #define lpfc_bmbx_rdy_WORD word0
  718. #define LPFC_MQ_DOORBELL 0x0140
  719. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  720. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  721. #define lpfc_mq_doorbell_num_posted_WORD word0
  722. #define lpfc_mq_doorbell_id_SHIFT 0
  723. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  724. #define lpfc_mq_doorbell_id_WORD word0
  725. struct lpfc_sli4_cfg_mhdr {
  726. uint32_t word1;
  727. #define lpfc_mbox_hdr_emb_SHIFT 0
  728. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  729. #define lpfc_mbox_hdr_emb_WORD word1
  730. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  731. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  732. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  733. uint32_t payload_length;
  734. uint32_t tag_lo;
  735. uint32_t tag_hi;
  736. uint32_t reserved5;
  737. };
  738. union lpfc_sli4_cfg_shdr {
  739. struct {
  740. uint32_t word6;
  741. #define lpfc_mbox_hdr_opcode_SHIFT 0
  742. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  743. #define lpfc_mbox_hdr_opcode_WORD word6
  744. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  745. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  746. #define lpfc_mbox_hdr_subsystem_WORD word6
  747. #define lpfc_mbox_hdr_port_number_SHIFT 16
  748. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  749. #define lpfc_mbox_hdr_port_number_WORD word6
  750. #define lpfc_mbox_hdr_domain_SHIFT 24
  751. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  752. #define lpfc_mbox_hdr_domain_WORD word6
  753. uint32_t timeout;
  754. uint32_t request_length;
  755. uint32_t word9;
  756. #define lpfc_mbox_hdr_version_SHIFT 0
  757. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  758. #define lpfc_mbox_hdr_version_WORD word9
  759. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  760. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  761. #define lpfc_mbox_hdr_pf_num_WORD word9
  762. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  763. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  764. #define lpfc_mbox_hdr_vh_num_WORD word9
  765. #define LPFC_Q_CREATE_VERSION_2 2
  766. #define LPFC_Q_CREATE_VERSION_1 1
  767. #define LPFC_Q_CREATE_VERSION_0 0
  768. #define LPFC_OPCODE_VERSION_0 0
  769. #define LPFC_OPCODE_VERSION_1 1
  770. } request;
  771. struct {
  772. uint32_t word6;
  773. #define lpfc_mbox_hdr_opcode_SHIFT 0
  774. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  775. #define lpfc_mbox_hdr_opcode_WORD word6
  776. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  777. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  778. #define lpfc_mbox_hdr_subsystem_WORD word6
  779. #define lpfc_mbox_hdr_domain_SHIFT 24
  780. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  781. #define lpfc_mbox_hdr_domain_WORD word6
  782. uint32_t word7;
  783. #define lpfc_mbox_hdr_status_SHIFT 0
  784. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  785. #define lpfc_mbox_hdr_status_WORD word7
  786. #define lpfc_mbox_hdr_add_status_SHIFT 8
  787. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  788. #define lpfc_mbox_hdr_add_status_WORD word7
  789. uint32_t response_length;
  790. uint32_t actual_response_length;
  791. } response;
  792. };
  793. /* Mailbox Header structures.
  794. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  795. * calls deployed for BE-based ports.
  796. *
  797. * struct sli4_mbox_header is defined for second generation SLI4
  798. * ports that don't deploy the SLI4_CFG mechanism.
  799. */
  800. struct mbox_header {
  801. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  802. union lpfc_sli4_cfg_shdr cfg_shdr;
  803. };
  804. #define LPFC_EXTENT_LOCAL 0
  805. #define LPFC_TIMEOUT_DEFAULT 0
  806. #define LPFC_EXTENT_VERSION_DEFAULT 0
  807. /* Subsystem Definitions */
  808. #define LPFC_MBOX_SUBSYSTEM_NA 0x0
  809. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  810. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  811. /* Device Specific Definitions */
  812. /* The HOST ENDIAN defines are in Big Endian format. */
  813. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  814. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  815. /* Common Opcodes */
  816. #define LPFC_MBOX_OPCODE_NA 0x00
  817. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  818. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  819. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  820. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  821. #define LPFC_MBOX_OPCODE_NOP 0x21
  822. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  823. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  824. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  825. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  826. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  827. #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
  828. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  829. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  830. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  831. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  832. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  833. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  834. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  835. #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
  836. #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
  837. #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
  838. #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
  839. #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
  840. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  841. #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
  842. #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
  843. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  844. /* FCoE Opcodes */
  845. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  846. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  847. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  848. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  849. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  850. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  851. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  852. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  853. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  854. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  855. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  856. #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
  857. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  858. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  859. /* Mailbox command structures */
  860. struct eq_context {
  861. uint32_t word0;
  862. #define lpfc_eq_context_size_SHIFT 31
  863. #define lpfc_eq_context_size_MASK 0x00000001
  864. #define lpfc_eq_context_size_WORD word0
  865. #define LPFC_EQE_SIZE_4 0x0
  866. #define LPFC_EQE_SIZE_16 0x1
  867. #define lpfc_eq_context_valid_SHIFT 29
  868. #define lpfc_eq_context_valid_MASK 0x00000001
  869. #define lpfc_eq_context_valid_WORD word0
  870. uint32_t word1;
  871. #define lpfc_eq_context_count_SHIFT 26
  872. #define lpfc_eq_context_count_MASK 0x00000003
  873. #define lpfc_eq_context_count_WORD word1
  874. #define LPFC_EQ_CNT_256 0x0
  875. #define LPFC_EQ_CNT_512 0x1
  876. #define LPFC_EQ_CNT_1024 0x2
  877. #define LPFC_EQ_CNT_2048 0x3
  878. #define LPFC_EQ_CNT_4096 0x4
  879. uint32_t word2;
  880. #define lpfc_eq_context_delay_multi_SHIFT 13
  881. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  882. #define lpfc_eq_context_delay_multi_WORD word2
  883. uint32_t reserved3;
  884. };
  885. struct sgl_page_pairs {
  886. uint32_t sgl_pg0_addr_lo;
  887. uint32_t sgl_pg0_addr_hi;
  888. uint32_t sgl_pg1_addr_lo;
  889. uint32_t sgl_pg1_addr_hi;
  890. };
  891. struct lpfc_mbx_post_sgl_pages {
  892. struct mbox_header header;
  893. uint32_t word0;
  894. #define lpfc_post_sgl_pages_xri_SHIFT 0
  895. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  896. #define lpfc_post_sgl_pages_xri_WORD word0
  897. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  898. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  899. #define lpfc_post_sgl_pages_xricnt_WORD word0
  900. struct sgl_page_pairs sgl_pg_pairs[1];
  901. };
  902. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  903. struct lpfc_mbx_post_uembed_sgl_page1 {
  904. union lpfc_sli4_cfg_shdr cfg_shdr;
  905. uint32_t word0;
  906. struct sgl_page_pairs sgl_pg_pairs;
  907. };
  908. struct lpfc_mbx_sge {
  909. uint32_t pa_lo;
  910. uint32_t pa_hi;
  911. uint32_t length;
  912. };
  913. struct lpfc_mbx_nembed_cmd {
  914. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  915. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  916. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  917. };
  918. struct lpfc_mbx_nembed_sge_virt {
  919. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  920. };
  921. struct lpfc_mbx_eq_create {
  922. struct mbox_header header;
  923. union {
  924. struct {
  925. uint32_t word0;
  926. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  927. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  928. #define lpfc_mbx_eq_create_num_pages_WORD word0
  929. struct eq_context context;
  930. struct dma_address page[LPFC_MAX_EQ_PAGE];
  931. } request;
  932. struct {
  933. uint32_t word0;
  934. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  935. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  936. #define lpfc_mbx_eq_create_q_id_WORD word0
  937. } response;
  938. } u;
  939. };
  940. struct lpfc_mbx_eq_destroy {
  941. struct mbox_header header;
  942. union {
  943. struct {
  944. uint32_t word0;
  945. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  946. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  947. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  948. } request;
  949. struct {
  950. uint32_t word0;
  951. } response;
  952. } u;
  953. };
  954. struct lpfc_mbx_nop {
  955. struct mbox_header header;
  956. uint32_t context[2];
  957. };
  958. struct cq_context {
  959. uint32_t word0;
  960. #define lpfc_cq_context_event_SHIFT 31
  961. #define lpfc_cq_context_event_MASK 0x00000001
  962. #define lpfc_cq_context_event_WORD word0
  963. #define lpfc_cq_context_valid_SHIFT 29
  964. #define lpfc_cq_context_valid_MASK 0x00000001
  965. #define lpfc_cq_context_valid_WORD word0
  966. #define lpfc_cq_context_count_SHIFT 27
  967. #define lpfc_cq_context_count_MASK 0x00000003
  968. #define lpfc_cq_context_count_WORD word0
  969. #define LPFC_CQ_CNT_256 0x0
  970. #define LPFC_CQ_CNT_512 0x1
  971. #define LPFC_CQ_CNT_1024 0x2
  972. uint32_t word1;
  973. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  974. #define lpfc_cq_eq_id_MASK 0x000000FF
  975. #define lpfc_cq_eq_id_WORD word1
  976. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  977. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  978. #define lpfc_cq_eq_id_2_WORD word1
  979. uint32_t reserved0;
  980. uint32_t reserved1;
  981. };
  982. struct lpfc_mbx_cq_create {
  983. struct mbox_header header;
  984. union {
  985. struct {
  986. uint32_t word0;
  987. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  988. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  989. #define lpfc_mbx_cq_create_page_size_WORD word0
  990. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  991. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  992. #define lpfc_mbx_cq_create_num_pages_WORD word0
  993. struct cq_context context;
  994. struct dma_address page[LPFC_MAX_CQ_PAGE];
  995. } request;
  996. struct {
  997. uint32_t word0;
  998. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  999. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  1000. #define lpfc_mbx_cq_create_q_id_WORD word0
  1001. } response;
  1002. } u;
  1003. };
  1004. struct lpfc_mbx_cq_destroy {
  1005. struct mbox_header header;
  1006. union {
  1007. struct {
  1008. uint32_t word0;
  1009. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  1010. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  1011. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  1012. } request;
  1013. struct {
  1014. uint32_t word0;
  1015. } response;
  1016. } u;
  1017. };
  1018. struct wq_context {
  1019. uint32_t reserved0;
  1020. uint32_t reserved1;
  1021. uint32_t reserved2;
  1022. uint32_t reserved3;
  1023. };
  1024. struct lpfc_mbx_wq_create {
  1025. struct mbox_header header;
  1026. union {
  1027. struct { /* Version 0 Request */
  1028. uint32_t word0;
  1029. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  1030. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  1031. #define lpfc_mbx_wq_create_num_pages_WORD word0
  1032. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  1033. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  1034. #define lpfc_mbx_wq_create_cq_id_WORD word0
  1035. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1036. } request;
  1037. struct { /* Version 1 Request */
  1038. uint32_t word0; /* Word 0 is the same as in v0 */
  1039. uint32_t word1;
  1040. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  1041. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  1042. #define lpfc_mbx_wq_create_page_size_WORD word1
  1043. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  1044. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  1045. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1046. #define LPFC_WQ_WQE_SIZE_64 0x5
  1047. #define LPFC_WQ_WQE_SIZE_128 0x6
  1048. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1049. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1050. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1051. uint32_t word2;
  1052. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1053. } request_1;
  1054. struct {
  1055. uint32_t word0;
  1056. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1057. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1058. #define lpfc_mbx_wq_create_q_id_WORD word0
  1059. } response;
  1060. } u;
  1061. };
  1062. struct lpfc_mbx_wq_destroy {
  1063. struct mbox_header header;
  1064. union {
  1065. struct {
  1066. uint32_t word0;
  1067. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1068. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1069. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1070. } request;
  1071. struct {
  1072. uint32_t word0;
  1073. } response;
  1074. } u;
  1075. };
  1076. #define LPFC_HDR_BUF_SIZE 128
  1077. #define LPFC_DATA_BUF_SIZE 2048
  1078. struct rq_context {
  1079. uint32_t word0;
  1080. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1081. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1082. #define lpfc_rq_context_rqe_count_WORD word0
  1083. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1084. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1085. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1086. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1087. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1088. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1089. #define lpfc_rq_context_rqe_count_1_WORD word0
  1090. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1091. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1092. #define lpfc_rq_context_rqe_size_WORD word0
  1093. #define LPFC_RQE_SIZE_8 2
  1094. #define LPFC_RQE_SIZE_16 3
  1095. #define LPFC_RQE_SIZE_32 4
  1096. #define LPFC_RQE_SIZE_64 5
  1097. #define LPFC_RQE_SIZE_128 6
  1098. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1099. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1100. #define lpfc_rq_context_page_size_WORD word0
  1101. uint32_t reserved1;
  1102. uint32_t word2;
  1103. #define lpfc_rq_context_cq_id_SHIFT 16
  1104. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1105. #define lpfc_rq_context_cq_id_WORD word2
  1106. #define lpfc_rq_context_buf_size_SHIFT 0
  1107. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1108. #define lpfc_rq_context_buf_size_WORD word2
  1109. uint32_t buffer_size; /* Version 1 Only */
  1110. };
  1111. struct lpfc_mbx_rq_create {
  1112. struct mbox_header header;
  1113. union {
  1114. struct {
  1115. uint32_t word0;
  1116. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1117. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1118. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1119. struct rq_context context;
  1120. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1121. } request;
  1122. struct {
  1123. uint32_t word0;
  1124. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1125. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1126. #define lpfc_mbx_rq_create_q_id_WORD word0
  1127. } response;
  1128. } u;
  1129. };
  1130. struct lpfc_mbx_rq_destroy {
  1131. struct mbox_header header;
  1132. union {
  1133. struct {
  1134. uint32_t word0;
  1135. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1136. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1137. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1138. } request;
  1139. struct {
  1140. uint32_t word0;
  1141. } response;
  1142. } u;
  1143. };
  1144. struct mq_context {
  1145. uint32_t word0;
  1146. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1147. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1148. #define lpfc_mq_context_cq_id_WORD word0
  1149. #define lpfc_mq_context_ring_size_SHIFT 16
  1150. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1151. #define lpfc_mq_context_ring_size_WORD word0
  1152. #define LPFC_MQ_RING_SIZE_16 0x5
  1153. #define LPFC_MQ_RING_SIZE_32 0x6
  1154. #define LPFC_MQ_RING_SIZE_64 0x7
  1155. #define LPFC_MQ_RING_SIZE_128 0x8
  1156. uint32_t word1;
  1157. #define lpfc_mq_context_valid_SHIFT 31
  1158. #define lpfc_mq_context_valid_MASK 0x00000001
  1159. #define lpfc_mq_context_valid_WORD word1
  1160. uint32_t reserved2;
  1161. uint32_t reserved3;
  1162. };
  1163. struct lpfc_mbx_mq_create {
  1164. struct mbox_header header;
  1165. union {
  1166. struct {
  1167. uint32_t word0;
  1168. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1169. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1170. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1171. struct mq_context context;
  1172. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1173. } request;
  1174. struct {
  1175. uint32_t word0;
  1176. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1177. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1178. #define lpfc_mbx_mq_create_q_id_WORD word0
  1179. } response;
  1180. } u;
  1181. };
  1182. struct lpfc_mbx_mq_create_ext {
  1183. struct mbox_header header;
  1184. union {
  1185. struct {
  1186. uint32_t word0;
  1187. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1188. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1189. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1190. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1191. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1192. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1193. uint32_t async_evt_bmap;
  1194. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1195. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1196. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1197. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1198. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1199. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1200. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1201. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1202. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1203. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1204. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1205. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1206. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1207. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1208. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1209. struct mq_context context;
  1210. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1211. } request;
  1212. struct {
  1213. uint32_t word0;
  1214. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1215. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1216. #define lpfc_mbx_mq_create_q_id_WORD word0
  1217. } response;
  1218. } u;
  1219. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1220. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1221. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1222. };
  1223. struct lpfc_mbx_mq_destroy {
  1224. struct mbox_header header;
  1225. union {
  1226. struct {
  1227. uint32_t word0;
  1228. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1229. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1230. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1231. } request;
  1232. struct {
  1233. uint32_t word0;
  1234. } response;
  1235. } u;
  1236. };
  1237. /* Start Gen 2 SLI4 Mailbox definitions: */
  1238. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1239. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1240. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1241. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1242. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1243. struct lpfc_mbx_get_rsrc_extent_info {
  1244. struct mbox_header header;
  1245. union {
  1246. struct {
  1247. uint32_t word4;
  1248. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1249. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1250. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1251. } req;
  1252. struct {
  1253. uint32_t word4;
  1254. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1255. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1256. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1257. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1258. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1259. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1260. } rsp;
  1261. } u;
  1262. };
  1263. struct lpfc_id_range {
  1264. uint32_t word5;
  1265. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1266. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1267. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1268. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1269. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1270. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1271. };
  1272. struct lpfc_mbx_set_link_diag_state {
  1273. struct mbox_header header;
  1274. union {
  1275. struct {
  1276. uint32_t word0;
  1277. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1278. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1279. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1280. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1281. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1282. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1283. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1284. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1285. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1286. } req;
  1287. struct {
  1288. uint32_t word0;
  1289. } rsp;
  1290. } u;
  1291. };
  1292. struct lpfc_mbx_set_link_diag_loopback {
  1293. struct mbox_header header;
  1294. union {
  1295. struct {
  1296. uint32_t word0;
  1297. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1298. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
  1299. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1300. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1301. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1302. #define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
  1303. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1304. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1305. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1306. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1307. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1308. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1309. } req;
  1310. struct {
  1311. uint32_t word0;
  1312. } rsp;
  1313. } u;
  1314. };
  1315. struct lpfc_mbx_run_link_diag_test {
  1316. struct mbox_header header;
  1317. union {
  1318. struct {
  1319. uint32_t word0;
  1320. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1321. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1322. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1323. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1324. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1325. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1326. uint32_t word1;
  1327. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1328. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1329. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1330. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1331. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1332. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1333. uint32_t word2;
  1334. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1335. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1336. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1337. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1338. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1339. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1340. } req;
  1341. struct {
  1342. uint32_t word0;
  1343. } rsp;
  1344. } u;
  1345. };
  1346. /*
  1347. * struct lpfc_mbx_alloc_rsrc_extents:
  1348. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1349. * 6 words of header + 4 words of shared subcommand header +
  1350. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1351. *
  1352. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1353. * for extents payload.
  1354. *
  1355. * 212/2 (bytes per extent) = 106 extents.
  1356. * 106/2 (extents per word) = 53 words.
  1357. * lpfc_id_range id is statically size to 53.
  1358. *
  1359. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1360. * extent ranges. For ALLOC, the type and cnt are required.
  1361. * For GET_ALLOCATED, only the type is required.
  1362. */
  1363. struct lpfc_mbx_alloc_rsrc_extents {
  1364. struct mbox_header header;
  1365. union {
  1366. struct {
  1367. uint32_t word4;
  1368. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1369. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1370. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1371. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1372. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1373. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1374. } req;
  1375. struct {
  1376. uint32_t word4;
  1377. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1378. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1379. #define lpfc_mbx_rsrc_cnt_WORD word4
  1380. struct lpfc_id_range id[53];
  1381. } rsp;
  1382. } u;
  1383. };
  1384. /*
  1385. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1386. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1387. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1388. * the structures defined above. This non-embedded structure provides for the
  1389. * maximum number of extents supported by the port.
  1390. */
  1391. struct lpfc_mbx_nembed_rsrc_extent {
  1392. union lpfc_sli4_cfg_shdr cfg_shdr;
  1393. uint32_t word4;
  1394. struct lpfc_id_range id;
  1395. };
  1396. struct lpfc_mbx_dealloc_rsrc_extents {
  1397. struct mbox_header header;
  1398. struct {
  1399. uint32_t word4;
  1400. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1401. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1402. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1403. } req;
  1404. };
  1405. /* Start SLI4 FCoE specific mbox structures. */
  1406. struct lpfc_mbx_post_hdr_tmpl {
  1407. struct mbox_header header;
  1408. uint32_t word10;
  1409. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1410. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1411. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1412. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1413. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1414. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1415. uint32_t rpi_paddr_lo;
  1416. uint32_t rpi_paddr_hi;
  1417. };
  1418. struct sli4_sge { /* SLI-4 */
  1419. uint32_t addr_hi;
  1420. uint32_t addr_lo;
  1421. uint32_t word2;
  1422. #define lpfc_sli4_sge_offset_SHIFT 0
  1423. #define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
  1424. #define lpfc_sli4_sge_offset_WORD word2
  1425. #define lpfc_sli4_sge_type_SHIFT 27
  1426. #define lpfc_sli4_sge_type_MASK 0x0000000F
  1427. #define lpfc_sli4_sge_type_WORD word2
  1428. #define LPFC_SGE_TYPE_DATA 0x0
  1429. #define LPFC_SGE_TYPE_DIF 0x4
  1430. #define LPFC_SGE_TYPE_LSP 0x5
  1431. #define LPFC_SGE_TYPE_PEDIF 0x6
  1432. #define LPFC_SGE_TYPE_PESEED 0x7
  1433. #define LPFC_SGE_TYPE_DISEED 0x8
  1434. #define LPFC_SGE_TYPE_ENC 0x9
  1435. #define LPFC_SGE_TYPE_ATM 0xA
  1436. #define LPFC_SGE_TYPE_SKIP 0xC
  1437. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1438. #define lpfc_sli4_sge_last_MASK 0x00000001
  1439. #define lpfc_sli4_sge_last_WORD word2
  1440. uint32_t sge_len;
  1441. };
  1442. struct sli4_sge_diseed { /* SLI-4 */
  1443. uint32_t ref_tag;
  1444. uint32_t ref_tag_tran;
  1445. uint32_t word2;
  1446. #define lpfc_sli4_sge_dif_apptran_SHIFT 0
  1447. #define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
  1448. #define lpfc_sli4_sge_dif_apptran_WORD word2
  1449. #define lpfc_sli4_sge_dif_af_SHIFT 24
  1450. #define lpfc_sli4_sge_dif_af_MASK 0x00000001
  1451. #define lpfc_sli4_sge_dif_af_WORD word2
  1452. #define lpfc_sli4_sge_dif_na_SHIFT 25
  1453. #define lpfc_sli4_sge_dif_na_MASK 0x00000001
  1454. #define lpfc_sli4_sge_dif_na_WORD word2
  1455. #define lpfc_sli4_sge_dif_hi_SHIFT 26
  1456. #define lpfc_sli4_sge_dif_hi_MASK 0x00000001
  1457. #define lpfc_sli4_sge_dif_hi_WORD word2
  1458. #define lpfc_sli4_sge_dif_type_SHIFT 27
  1459. #define lpfc_sli4_sge_dif_type_MASK 0x0000000F
  1460. #define lpfc_sli4_sge_dif_type_WORD word2
  1461. #define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1462. #define lpfc_sli4_sge_dif_last_MASK 0x00000001
  1463. #define lpfc_sli4_sge_dif_last_WORD word2
  1464. uint32_t word3;
  1465. #define lpfc_sli4_sge_dif_apptag_SHIFT 0
  1466. #define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
  1467. #define lpfc_sli4_sge_dif_apptag_WORD word3
  1468. #define lpfc_sli4_sge_dif_bs_SHIFT 16
  1469. #define lpfc_sli4_sge_dif_bs_MASK 0x00000007
  1470. #define lpfc_sli4_sge_dif_bs_WORD word3
  1471. #define lpfc_sli4_sge_dif_ai_SHIFT 19
  1472. #define lpfc_sli4_sge_dif_ai_MASK 0x00000001
  1473. #define lpfc_sli4_sge_dif_ai_WORD word3
  1474. #define lpfc_sli4_sge_dif_me_SHIFT 20
  1475. #define lpfc_sli4_sge_dif_me_MASK 0x00000001
  1476. #define lpfc_sli4_sge_dif_me_WORD word3
  1477. #define lpfc_sli4_sge_dif_re_SHIFT 21
  1478. #define lpfc_sli4_sge_dif_re_MASK 0x00000001
  1479. #define lpfc_sli4_sge_dif_re_WORD word3
  1480. #define lpfc_sli4_sge_dif_ce_SHIFT 22
  1481. #define lpfc_sli4_sge_dif_ce_MASK 0x00000001
  1482. #define lpfc_sli4_sge_dif_ce_WORD word3
  1483. #define lpfc_sli4_sge_dif_nr_SHIFT 23
  1484. #define lpfc_sli4_sge_dif_nr_MASK 0x00000001
  1485. #define lpfc_sli4_sge_dif_nr_WORD word3
  1486. #define lpfc_sli4_sge_dif_oprx_SHIFT 24
  1487. #define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
  1488. #define lpfc_sli4_sge_dif_oprx_WORD word3
  1489. #define lpfc_sli4_sge_dif_optx_SHIFT 28
  1490. #define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
  1491. #define lpfc_sli4_sge_dif_optx_WORD word3
  1492. /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
  1493. };
  1494. struct fcf_record {
  1495. uint32_t max_rcv_size;
  1496. uint32_t fka_adv_period;
  1497. uint32_t fip_priority;
  1498. uint32_t word3;
  1499. #define lpfc_fcf_record_mac_0_SHIFT 0
  1500. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1501. #define lpfc_fcf_record_mac_0_WORD word3
  1502. #define lpfc_fcf_record_mac_1_SHIFT 8
  1503. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1504. #define lpfc_fcf_record_mac_1_WORD word3
  1505. #define lpfc_fcf_record_mac_2_SHIFT 16
  1506. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1507. #define lpfc_fcf_record_mac_2_WORD word3
  1508. #define lpfc_fcf_record_mac_3_SHIFT 24
  1509. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1510. #define lpfc_fcf_record_mac_3_WORD word3
  1511. uint32_t word4;
  1512. #define lpfc_fcf_record_mac_4_SHIFT 0
  1513. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1514. #define lpfc_fcf_record_mac_4_WORD word4
  1515. #define lpfc_fcf_record_mac_5_SHIFT 8
  1516. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1517. #define lpfc_fcf_record_mac_5_WORD word4
  1518. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1519. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1520. #define lpfc_fcf_record_fcf_avail_WORD word4
  1521. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1522. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1523. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1524. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1525. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1526. uint32_t word5;
  1527. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1528. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1529. #define lpfc_fcf_record_fab_name_0_WORD word5
  1530. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1531. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1532. #define lpfc_fcf_record_fab_name_1_WORD word5
  1533. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1534. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1535. #define lpfc_fcf_record_fab_name_2_WORD word5
  1536. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1537. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1538. #define lpfc_fcf_record_fab_name_3_WORD word5
  1539. uint32_t word6;
  1540. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1541. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1542. #define lpfc_fcf_record_fab_name_4_WORD word6
  1543. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1544. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1545. #define lpfc_fcf_record_fab_name_5_WORD word6
  1546. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1547. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1548. #define lpfc_fcf_record_fab_name_6_WORD word6
  1549. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1550. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1551. #define lpfc_fcf_record_fab_name_7_WORD word6
  1552. uint32_t word7;
  1553. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1554. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1555. #define lpfc_fcf_record_fc_map_0_WORD word7
  1556. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1557. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1558. #define lpfc_fcf_record_fc_map_1_WORD word7
  1559. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1560. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1561. #define lpfc_fcf_record_fc_map_2_WORD word7
  1562. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1563. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1564. #define lpfc_fcf_record_fcf_valid_WORD word7
  1565. uint32_t word8;
  1566. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1567. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1568. #define lpfc_fcf_record_fcf_index_WORD word8
  1569. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1570. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1571. #define lpfc_fcf_record_fcf_state_WORD word8
  1572. uint8_t vlan_bitmap[512];
  1573. uint32_t word137;
  1574. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1575. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1576. #define lpfc_fcf_record_switch_name_0_WORD word137
  1577. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1578. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1579. #define lpfc_fcf_record_switch_name_1_WORD word137
  1580. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1581. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1582. #define lpfc_fcf_record_switch_name_2_WORD word137
  1583. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1584. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1585. #define lpfc_fcf_record_switch_name_3_WORD word137
  1586. uint32_t word138;
  1587. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1588. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1589. #define lpfc_fcf_record_switch_name_4_WORD word138
  1590. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1591. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1592. #define lpfc_fcf_record_switch_name_5_WORD word138
  1593. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1594. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1595. #define lpfc_fcf_record_switch_name_6_WORD word138
  1596. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1597. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1598. #define lpfc_fcf_record_switch_name_7_WORD word138
  1599. };
  1600. struct lpfc_mbx_read_fcf_tbl {
  1601. union lpfc_sli4_cfg_shdr cfg_shdr;
  1602. union {
  1603. struct {
  1604. uint32_t word10;
  1605. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1606. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1607. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1608. } request;
  1609. struct {
  1610. uint32_t eventag;
  1611. } response;
  1612. } u;
  1613. uint32_t word11;
  1614. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1615. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1616. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1617. };
  1618. struct lpfc_mbx_add_fcf_tbl_entry {
  1619. union lpfc_sli4_cfg_shdr cfg_shdr;
  1620. uint32_t word10;
  1621. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1622. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1623. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1624. struct lpfc_mbx_sge fcf_sge;
  1625. };
  1626. struct lpfc_mbx_del_fcf_tbl_entry {
  1627. struct mbox_header header;
  1628. uint32_t word10;
  1629. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1630. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1631. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1632. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1633. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1634. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1635. };
  1636. struct lpfc_mbx_redisc_fcf_tbl {
  1637. struct mbox_header header;
  1638. uint32_t word10;
  1639. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1640. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1641. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1642. uint32_t resvd;
  1643. uint32_t word12;
  1644. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1645. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1646. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1647. };
  1648. struct lpfc_mbx_query_fw_cfg {
  1649. struct mbox_header header;
  1650. uint32_t config_number;
  1651. uint32_t asic_rev;
  1652. uint32_t phys_port;
  1653. uint32_t function_mode;
  1654. /* firmware Function Mode */
  1655. #define lpfc_function_mode_toe_SHIFT 0
  1656. #define lpfc_function_mode_toe_MASK 0x00000001
  1657. #define lpfc_function_mode_toe_WORD function_mode
  1658. #define lpfc_function_mode_nic_SHIFT 1
  1659. #define lpfc_function_mode_nic_MASK 0x00000001
  1660. #define lpfc_function_mode_nic_WORD function_mode
  1661. #define lpfc_function_mode_rdma_SHIFT 2
  1662. #define lpfc_function_mode_rdma_MASK 0x00000001
  1663. #define lpfc_function_mode_rdma_WORD function_mode
  1664. #define lpfc_function_mode_vm_SHIFT 3
  1665. #define lpfc_function_mode_vm_MASK 0x00000001
  1666. #define lpfc_function_mode_vm_WORD function_mode
  1667. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1668. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1669. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1670. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1671. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1672. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1673. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1674. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1675. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1676. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1677. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1678. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1679. #define lpfc_function_mode_dal_SHIFT 8
  1680. #define lpfc_function_mode_dal_MASK 0x00000001
  1681. #define lpfc_function_mode_dal_WORD function_mode
  1682. #define lpfc_function_mode_lro_SHIFT 9
  1683. #define lpfc_function_mode_lro_MASK 0x00000001
  1684. #define lpfc_function_mode_lro_WORD function_mode
  1685. #define lpfc_function_mode_flex10_SHIFT 10
  1686. #define lpfc_function_mode_flex10_MASK 0x00000001
  1687. #define lpfc_function_mode_flex10_WORD function_mode
  1688. #define lpfc_function_mode_ncsi_SHIFT 11
  1689. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1690. #define lpfc_function_mode_ncsi_WORD function_mode
  1691. };
  1692. /* Status field for embedded SLI_CONFIG mailbox command */
  1693. #define STATUS_SUCCESS 0x0
  1694. #define STATUS_FAILED 0x1
  1695. #define STATUS_ILLEGAL_REQUEST 0x2
  1696. #define STATUS_ILLEGAL_FIELD 0x3
  1697. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1698. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1699. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1700. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1701. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1702. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1703. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1704. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1705. #define STATUS_ASSERT_FAILED 0x1e
  1706. #define STATUS_INVALID_SESSION 0x1f
  1707. #define STATUS_INVALID_CONNECTION 0x20
  1708. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1709. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1710. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1711. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1712. #define STATUS_FLASHROM_READ_FAILED 0x27
  1713. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1714. #define STATUS_ERROR_ACITMAIN 0x2a
  1715. #define STATUS_REBOOT_REQUIRED 0x2c
  1716. #define STATUS_FCF_IN_USE 0x3a
  1717. #define STATUS_FCF_TABLE_EMPTY 0x43
  1718. struct lpfc_mbx_sli4_config {
  1719. struct mbox_header header;
  1720. };
  1721. struct lpfc_mbx_init_vfi {
  1722. uint32_t word1;
  1723. #define lpfc_init_vfi_vr_SHIFT 31
  1724. #define lpfc_init_vfi_vr_MASK 0x00000001
  1725. #define lpfc_init_vfi_vr_WORD word1
  1726. #define lpfc_init_vfi_vt_SHIFT 30
  1727. #define lpfc_init_vfi_vt_MASK 0x00000001
  1728. #define lpfc_init_vfi_vt_WORD word1
  1729. #define lpfc_init_vfi_vf_SHIFT 29
  1730. #define lpfc_init_vfi_vf_MASK 0x00000001
  1731. #define lpfc_init_vfi_vf_WORD word1
  1732. #define lpfc_init_vfi_vp_SHIFT 28
  1733. #define lpfc_init_vfi_vp_MASK 0x00000001
  1734. #define lpfc_init_vfi_vp_WORD word1
  1735. #define lpfc_init_vfi_vfi_SHIFT 0
  1736. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1737. #define lpfc_init_vfi_vfi_WORD word1
  1738. uint32_t word2;
  1739. #define lpfc_init_vfi_vpi_SHIFT 16
  1740. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1741. #define lpfc_init_vfi_vpi_WORD word2
  1742. #define lpfc_init_vfi_fcfi_SHIFT 0
  1743. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1744. #define lpfc_init_vfi_fcfi_WORD word2
  1745. uint32_t word3;
  1746. #define lpfc_init_vfi_pri_SHIFT 13
  1747. #define lpfc_init_vfi_pri_MASK 0x00000007
  1748. #define lpfc_init_vfi_pri_WORD word3
  1749. #define lpfc_init_vfi_vf_id_SHIFT 1
  1750. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1751. #define lpfc_init_vfi_vf_id_WORD word3
  1752. uint32_t word4;
  1753. #define lpfc_init_vfi_hop_count_SHIFT 24
  1754. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1755. #define lpfc_init_vfi_hop_count_WORD word4
  1756. };
  1757. #define MBX_VFI_IN_USE 0x9F02
  1758. struct lpfc_mbx_reg_vfi {
  1759. uint32_t word1;
  1760. #define lpfc_reg_vfi_vp_SHIFT 28
  1761. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1762. #define lpfc_reg_vfi_vp_WORD word1
  1763. #define lpfc_reg_vfi_vfi_SHIFT 0
  1764. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1765. #define lpfc_reg_vfi_vfi_WORD word1
  1766. uint32_t word2;
  1767. #define lpfc_reg_vfi_vpi_SHIFT 16
  1768. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1769. #define lpfc_reg_vfi_vpi_WORD word2
  1770. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1771. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1772. #define lpfc_reg_vfi_fcfi_WORD word2
  1773. uint32_t wwn[2];
  1774. struct ulp_bde64 bde;
  1775. uint32_t e_d_tov;
  1776. uint32_t r_a_tov;
  1777. uint32_t word10;
  1778. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1779. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1780. #define lpfc_reg_vfi_nport_id_WORD word10
  1781. };
  1782. struct lpfc_mbx_init_vpi {
  1783. uint32_t word1;
  1784. #define lpfc_init_vpi_vfi_SHIFT 16
  1785. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1786. #define lpfc_init_vpi_vfi_WORD word1
  1787. #define lpfc_init_vpi_vpi_SHIFT 0
  1788. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1789. #define lpfc_init_vpi_vpi_WORD word1
  1790. };
  1791. struct lpfc_mbx_read_vpi {
  1792. uint32_t word1_rsvd;
  1793. uint32_t word2;
  1794. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1795. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1796. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1797. uint32_t word3_rsvd;
  1798. uint32_t word4;
  1799. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1800. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1801. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1802. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1803. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1804. #define lpfc_mbx_read_vpi_pb_WORD word4
  1805. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1806. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1807. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1808. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1809. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1810. #define lpfc_mbx_read_vpi_ns_WORD word4
  1811. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1812. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1813. #define lpfc_mbx_read_vpi_hl_WORD word4
  1814. uint32_t word5_rsvd;
  1815. uint32_t word6;
  1816. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1817. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1818. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1819. uint32_t word7;
  1820. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1821. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1822. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1823. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1824. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1825. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1826. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1827. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1828. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1829. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1830. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1831. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1832. uint32_t word8;
  1833. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1834. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1835. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1836. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1837. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1838. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1839. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1840. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1841. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1842. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1843. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1844. #define lpfc_mbx_read_vpi_vv_WORD word8
  1845. };
  1846. struct lpfc_mbx_unreg_vfi {
  1847. uint32_t word1_rsvd;
  1848. uint32_t word2;
  1849. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1850. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1851. #define lpfc_unreg_vfi_vfi_WORD word2
  1852. };
  1853. struct lpfc_mbx_resume_rpi {
  1854. uint32_t word1;
  1855. #define lpfc_resume_rpi_index_SHIFT 0
  1856. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1857. #define lpfc_resume_rpi_index_WORD word1
  1858. #define lpfc_resume_rpi_ii_SHIFT 30
  1859. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1860. #define lpfc_resume_rpi_ii_WORD word1
  1861. #define RESUME_INDEX_RPI 0
  1862. #define RESUME_INDEX_VPI 1
  1863. #define RESUME_INDEX_VFI 2
  1864. #define RESUME_INDEX_FCFI 3
  1865. uint32_t event_tag;
  1866. };
  1867. #define REG_FCF_INVALID_QID 0xFFFF
  1868. struct lpfc_mbx_reg_fcfi {
  1869. uint32_t word1;
  1870. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1871. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1872. #define lpfc_reg_fcfi_info_index_WORD word1
  1873. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1874. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1875. #define lpfc_reg_fcfi_fcfi_WORD word1
  1876. uint32_t word2;
  1877. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1878. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1879. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1880. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1881. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1882. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1883. uint32_t word3;
  1884. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1885. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1886. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1887. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1888. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1889. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1890. uint32_t word4;
  1891. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1892. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1893. #define lpfc_reg_fcfi_type_match0_WORD word4
  1894. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1895. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1896. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1897. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1898. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1899. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1900. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1901. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1902. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1903. uint32_t word5;
  1904. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1905. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1906. #define lpfc_reg_fcfi_type_match1_WORD word5
  1907. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1908. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1909. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1910. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1911. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1912. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1913. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1914. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1915. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1916. uint32_t word6;
  1917. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1918. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1919. #define lpfc_reg_fcfi_type_match2_WORD word6
  1920. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1921. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1922. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1923. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1924. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1925. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1926. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1927. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1928. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1929. uint32_t word7;
  1930. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1931. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1932. #define lpfc_reg_fcfi_type_match3_WORD word7
  1933. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1934. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1935. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1936. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1937. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1938. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1939. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1940. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1941. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1942. uint32_t word8;
  1943. #define lpfc_reg_fcfi_mam_SHIFT 13
  1944. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1945. #define lpfc_reg_fcfi_mam_WORD word8
  1946. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1947. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1948. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1949. #define lpfc_reg_fcfi_vv_SHIFT 12
  1950. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1951. #define lpfc_reg_fcfi_vv_WORD word8
  1952. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1953. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1954. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1955. };
  1956. struct lpfc_mbx_unreg_fcfi {
  1957. uint32_t word1_rsv;
  1958. uint32_t word2;
  1959. #define lpfc_unreg_fcfi_SHIFT 0
  1960. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1961. #define lpfc_unreg_fcfi_WORD word2
  1962. };
  1963. struct lpfc_mbx_read_rev {
  1964. uint32_t word1;
  1965. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1966. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1967. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1968. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1969. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1970. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1971. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1972. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1973. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1974. #define LPFC_PREDCBX_CEE_MODE 0
  1975. #define LPFC_DCBX_CEE_MODE 1
  1976. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1977. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1978. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1979. uint32_t first_hw_rev;
  1980. uint32_t second_hw_rev;
  1981. uint32_t word4_rsvd;
  1982. uint32_t third_hw_rev;
  1983. uint32_t word6;
  1984. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1985. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1986. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1987. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1988. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1989. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1990. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1991. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1992. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1993. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1994. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1995. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1996. uint32_t word7_rsvd;
  1997. uint32_t fw_id_rev;
  1998. uint8_t fw_name[16];
  1999. uint32_t ulp_fw_id_rev;
  2000. uint8_t ulp_fw_name[16];
  2001. uint32_t word18_47_rsvd[30];
  2002. uint32_t word48;
  2003. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  2004. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  2005. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  2006. uint32_t vpd_paddr_low;
  2007. uint32_t vpd_paddr_high;
  2008. uint32_t avail_vpd_len;
  2009. uint32_t rsvd_52_63[12];
  2010. };
  2011. struct lpfc_mbx_read_config {
  2012. uint32_t word1;
  2013. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  2014. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  2015. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  2016. uint32_t word2;
  2017. #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
  2018. #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
  2019. #define lpfc_mbx_rd_conf_lnk_numb_WORD word2
  2020. #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
  2021. #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
  2022. #define lpfc_mbx_rd_conf_lnk_type_WORD word2
  2023. #define LPFC_LNK_TYPE_GE 0
  2024. #define LPFC_LNK_TYPE_FC 1
  2025. #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
  2026. #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
  2027. #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
  2028. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  2029. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  2030. #define lpfc_mbx_rd_conf_topology_WORD word2
  2031. uint32_t rsvd_3;
  2032. uint32_t word4;
  2033. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  2034. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  2035. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  2036. uint32_t rsvd_5;
  2037. uint32_t word6;
  2038. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  2039. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  2040. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  2041. uint32_t rsvd_7;
  2042. uint32_t rsvd_8;
  2043. uint32_t word9;
  2044. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  2045. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  2046. #define lpfc_mbx_rd_conf_lmt_WORD word9
  2047. uint32_t rsvd_10;
  2048. uint32_t rsvd_11;
  2049. uint32_t word12;
  2050. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  2051. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  2052. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  2053. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  2054. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  2055. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  2056. uint32_t word13;
  2057. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  2058. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  2059. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  2060. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  2061. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  2062. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  2063. uint32_t word14;
  2064. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  2065. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  2066. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  2067. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  2068. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  2069. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  2070. uint32_t word15;
  2071. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  2072. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  2073. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  2074. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  2075. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  2076. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  2077. uint32_t word16;
  2078. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  2079. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  2080. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  2081. uint32_t word17;
  2082. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  2083. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  2084. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  2085. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  2086. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  2087. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  2088. uint32_t word18;
  2089. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  2090. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  2091. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  2092. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  2093. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  2094. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  2095. };
  2096. struct lpfc_mbx_request_features {
  2097. uint32_t word1;
  2098. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  2099. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  2100. #define lpfc_mbx_rq_ftr_qry_WORD word1
  2101. uint32_t word2;
  2102. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  2103. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  2104. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  2105. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  2106. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  2107. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  2108. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  2109. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  2110. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  2111. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  2112. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  2113. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  2114. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  2115. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  2116. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  2117. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  2118. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  2119. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  2120. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2121. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2122. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2123. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2124. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2125. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2126. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2127. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2128. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2129. uint32_t word3;
  2130. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2131. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2132. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2133. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2134. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2135. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2136. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2137. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2138. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2139. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2140. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2141. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2142. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2143. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2144. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2145. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2146. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2147. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2148. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2149. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2150. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2151. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2152. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2153. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2154. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2155. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2156. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2157. };
  2158. struct lpfc_mbx_supp_pages {
  2159. uint32_t word1;
  2160. #define qs_SHIFT 0
  2161. #define qs_MASK 0x00000001
  2162. #define qs_WORD word1
  2163. #define wr_SHIFT 1
  2164. #define wr_MASK 0x00000001
  2165. #define wr_WORD word1
  2166. #define pf_SHIFT 8
  2167. #define pf_MASK 0x000000ff
  2168. #define pf_WORD word1
  2169. #define cpn_SHIFT 16
  2170. #define cpn_MASK 0x000000ff
  2171. #define cpn_WORD word1
  2172. uint32_t word2;
  2173. #define list_offset_SHIFT 0
  2174. #define list_offset_MASK 0x000000ff
  2175. #define list_offset_WORD word2
  2176. #define next_offset_SHIFT 8
  2177. #define next_offset_MASK 0x000000ff
  2178. #define next_offset_WORD word2
  2179. #define elem_cnt_SHIFT 16
  2180. #define elem_cnt_MASK 0x000000ff
  2181. #define elem_cnt_WORD word2
  2182. uint32_t word3;
  2183. #define pn_0_SHIFT 24
  2184. #define pn_0_MASK 0x000000ff
  2185. #define pn_0_WORD word3
  2186. #define pn_1_SHIFT 16
  2187. #define pn_1_MASK 0x000000ff
  2188. #define pn_1_WORD word3
  2189. #define pn_2_SHIFT 8
  2190. #define pn_2_MASK 0x000000ff
  2191. #define pn_2_WORD word3
  2192. #define pn_3_SHIFT 0
  2193. #define pn_3_MASK 0x000000ff
  2194. #define pn_3_WORD word3
  2195. uint32_t word4;
  2196. #define pn_4_SHIFT 24
  2197. #define pn_4_MASK 0x000000ff
  2198. #define pn_4_WORD word4
  2199. #define pn_5_SHIFT 16
  2200. #define pn_5_MASK 0x000000ff
  2201. #define pn_5_WORD word4
  2202. #define pn_6_SHIFT 8
  2203. #define pn_6_MASK 0x000000ff
  2204. #define pn_6_WORD word4
  2205. #define pn_7_SHIFT 0
  2206. #define pn_7_MASK 0x000000ff
  2207. #define pn_7_WORD word4
  2208. uint32_t rsvd[27];
  2209. #define LPFC_SUPP_PAGES 0
  2210. #define LPFC_BLOCK_GUARD_PROFILES 1
  2211. #define LPFC_SLI4_PARAMETERS 2
  2212. };
  2213. struct lpfc_mbx_pc_sli4_params {
  2214. uint32_t word1;
  2215. #define qs_SHIFT 0
  2216. #define qs_MASK 0x00000001
  2217. #define qs_WORD word1
  2218. #define wr_SHIFT 1
  2219. #define wr_MASK 0x00000001
  2220. #define wr_WORD word1
  2221. #define pf_SHIFT 8
  2222. #define pf_MASK 0x000000ff
  2223. #define pf_WORD word1
  2224. #define cpn_SHIFT 16
  2225. #define cpn_MASK 0x000000ff
  2226. #define cpn_WORD word1
  2227. uint32_t word2;
  2228. #define if_type_SHIFT 0
  2229. #define if_type_MASK 0x00000007
  2230. #define if_type_WORD word2
  2231. #define sli_rev_SHIFT 4
  2232. #define sli_rev_MASK 0x0000000f
  2233. #define sli_rev_WORD word2
  2234. #define sli_family_SHIFT 8
  2235. #define sli_family_MASK 0x000000ff
  2236. #define sli_family_WORD word2
  2237. #define featurelevel_1_SHIFT 16
  2238. #define featurelevel_1_MASK 0x000000ff
  2239. #define featurelevel_1_WORD word2
  2240. #define featurelevel_2_SHIFT 24
  2241. #define featurelevel_2_MASK 0x0000001f
  2242. #define featurelevel_2_WORD word2
  2243. uint32_t word3;
  2244. #define fcoe_SHIFT 0
  2245. #define fcoe_MASK 0x00000001
  2246. #define fcoe_WORD word3
  2247. #define fc_SHIFT 1
  2248. #define fc_MASK 0x00000001
  2249. #define fc_WORD word3
  2250. #define nic_SHIFT 2
  2251. #define nic_MASK 0x00000001
  2252. #define nic_WORD word3
  2253. #define iscsi_SHIFT 3
  2254. #define iscsi_MASK 0x00000001
  2255. #define iscsi_WORD word3
  2256. #define rdma_SHIFT 4
  2257. #define rdma_MASK 0x00000001
  2258. #define rdma_WORD word3
  2259. uint32_t sge_supp_len;
  2260. #define SLI4_PAGE_SIZE 4096
  2261. uint32_t word5;
  2262. #define if_page_sz_SHIFT 0
  2263. #define if_page_sz_MASK 0x0000ffff
  2264. #define if_page_sz_WORD word5
  2265. #define loopbk_scope_SHIFT 24
  2266. #define loopbk_scope_MASK 0x0000000f
  2267. #define loopbk_scope_WORD word5
  2268. #define rq_db_window_SHIFT 28
  2269. #define rq_db_window_MASK 0x0000000f
  2270. #define rq_db_window_WORD word5
  2271. uint32_t word6;
  2272. #define eq_pages_SHIFT 0
  2273. #define eq_pages_MASK 0x0000000f
  2274. #define eq_pages_WORD word6
  2275. #define eqe_size_SHIFT 8
  2276. #define eqe_size_MASK 0x000000ff
  2277. #define eqe_size_WORD word6
  2278. uint32_t word7;
  2279. #define cq_pages_SHIFT 0
  2280. #define cq_pages_MASK 0x0000000f
  2281. #define cq_pages_WORD word7
  2282. #define cqe_size_SHIFT 8
  2283. #define cqe_size_MASK 0x000000ff
  2284. #define cqe_size_WORD word7
  2285. uint32_t word8;
  2286. #define mq_pages_SHIFT 0
  2287. #define mq_pages_MASK 0x0000000f
  2288. #define mq_pages_WORD word8
  2289. #define mqe_size_SHIFT 8
  2290. #define mqe_size_MASK 0x000000ff
  2291. #define mqe_size_WORD word8
  2292. #define mq_elem_cnt_SHIFT 16
  2293. #define mq_elem_cnt_MASK 0x000000ff
  2294. #define mq_elem_cnt_WORD word8
  2295. uint32_t word9;
  2296. #define wq_pages_SHIFT 0
  2297. #define wq_pages_MASK 0x0000ffff
  2298. #define wq_pages_WORD word9
  2299. #define wqe_size_SHIFT 8
  2300. #define wqe_size_MASK 0x000000ff
  2301. #define wqe_size_WORD word9
  2302. uint32_t word10;
  2303. #define rq_pages_SHIFT 0
  2304. #define rq_pages_MASK 0x0000ffff
  2305. #define rq_pages_WORD word10
  2306. #define rqe_size_SHIFT 8
  2307. #define rqe_size_MASK 0x000000ff
  2308. #define rqe_size_WORD word10
  2309. uint32_t word11;
  2310. #define hdr_pages_SHIFT 0
  2311. #define hdr_pages_MASK 0x0000000f
  2312. #define hdr_pages_WORD word11
  2313. #define hdr_size_SHIFT 8
  2314. #define hdr_size_MASK 0x0000000f
  2315. #define hdr_size_WORD word11
  2316. #define hdr_pp_align_SHIFT 16
  2317. #define hdr_pp_align_MASK 0x0000ffff
  2318. #define hdr_pp_align_WORD word11
  2319. uint32_t word12;
  2320. #define sgl_pages_SHIFT 0
  2321. #define sgl_pages_MASK 0x0000000f
  2322. #define sgl_pages_WORD word12
  2323. #define sgl_pp_align_SHIFT 16
  2324. #define sgl_pp_align_MASK 0x0000ffff
  2325. #define sgl_pp_align_WORD word12
  2326. uint32_t rsvd_13_63[51];
  2327. };
  2328. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2329. &(~((SLI4_PAGE_SIZE)-1)))
  2330. struct lpfc_sli4_parameters {
  2331. uint32_t word0;
  2332. #define cfg_prot_type_SHIFT 0
  2333. #define cfg_prot_type_MASK 0x000000FF
  2334. #define cfg_prot_type_WORD word0
  2335. uint32_t word1;
  2336. #define cfg_ft_SHIFT 0
  2337. #define cfg_ft_MASK 0x00000001
  2338. #define cfg_ft_WORD word1
  2339. #define cfg_sli_rev_SHIFT 4
  2340. #define cfg_sli_rev_MASK 0x0000000f
  2341. #define cfg_sli_rev_WORD word1
  2342. #define cfg_sli_family_SHIFT 8
  2343. #define cfg_sli_family_MASK 0x0000000f
  2344. #define cfg_sli_family_WORD word1
  2345. #define cfg_if_type_SHIFT 12
  2346. #define cfg_if_type_MASK 0x0000000f
  2347. #define cfg_if_type_WORD word1
  2348. #define cfg_sli_hint_1_SHIFT 16
  2349. #define cfg_sli_hint_1_MASK 0x000000ff
  2350. #define cfg_sli_hint_1_WORD word1
  2351. #define cfg_sli_hint_2_SHIFT 24
  2352. #define cfg_sli_hint_2_MASK 0x0000001f
  2353. #define cfg_sli_hint_2_WORD word1
  2354. uint32_t word2;
  2355. uint32_t word3;
  2356. uint32_t word4;
  2357. #define cfg_cqv_SHIFT 14
  2358. #define cfg_cqv_MASK 0x00000003
  2359. #define cfg_cqv_WORD word4
  2360. uint32_t word5;
  2361. uint32_t word6;
  2362. #define cfg_mqv_SHIFT 14
  2363. #define cfg_mqv_MASK 0x00000003
  2364. #define cfg_mqv_WORD word6
  2365. uint32_t word7;
  2366. uint32_t word8;
  2367. #define cfg_wqv_SHIFT 14
  2368. #define cfg_wqv_MASK 0x00000003
  2369. #define cfg_wqv_WORD word8
  2370. uint32_t word9;
  2371. uint32_t word10;
  2372. #define cfg_rqv_SHIFT 14
  2373. #define cfg_rqv_MASK 0x00000003
  2374. #define cfg_rqv_WORD word10
  2375. uint32_t word11;
  2376. #define cfg_rq_db_window_SHIFT 28
  2377. #define cfg_rq_db_window_MASK 0x0000000f
  2378. #define cfg_rq_db_window_WORD word11
  2379. uint32_t word12;
  2380. #define cfg_fcoe_SHIFT 0
  2381. #define cfg_fcoe_MASK 0x00000001
  2382. #define cfg_fcoe_WORD word12
  2383. #define cfg_ext_SHIFT 1
  2384. #define cfg_ext_MASK 0x00000001
  2385. #define cfg_ext_WORD word12
  2386. #define cfg_hdrr_SHIFT 2
  2387. #define cfg_hdrr_MASK 0x00000001
  2388. #define cfg_hdrr_WORD word12
  2389. #define cfg_phwq_SHIFT 15
  2390. #define cfg_phwq_MASK 0x00000001
  2391. #define cfg_phwq_WORD word12
  2392. #define cfg_loopbk_scope_SHIFT 28
  2393. #define cfg_loopbk_scope_MASK 0x0000000f
  2394. #define cfg_loopbk_scope_WORD word12
  2395. uint32_t sge_supp_len;
  2396. uint32_t word14;
  2397. #define cfg_sgl_page_cnt_SHIFT 0
  2398. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2399. #define cfg_sgl_page_cnt_WORD word14
  2400. #define cfg_sgl_page_size_SHIFT 8
  2401. #define cfg_sgl_page_size_MASK 0x000000ff
  2402. #define cfg_sgl_page_size_WORD word14
  2403. #define cfg_sgl_pp_align_SHIFT 16
  2404. #define cfg_sgl_pp_align_MASK 0x000000ff
  2405. #define cfg_sgl_pp_align_WORD word14
  2406. uint32_t word15;
  2407. uint32_t word16;
  2408. uint32_t word17;
  2409. uint32_t word18;
  2410. uint32_t word19;
  2411. };
  2412. struct lpfc_mbx_get_sli4_parameters {
  2413. struct mbox_header header;
  2414. struct lpfc_sli4_parameters sli4_parameters;
  2415. };
  2416. struct lpfc_rscr_desc_generic {
  2417. #define LPFC_RSRC_DESC_WSIZE 18
  2418. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2419. };
  2420. struct lpfc_rsrc_desc_pcie {
  2421. uint32_t word0;
  2422. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2423. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2424. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2425. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2426. uint32_t word1;
  2427. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2428. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2429. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2430. uint32_t reserved;
  2431. uint32_t word3;
  2432. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2433. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2434. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2435. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2436. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2437. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2438. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2439. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2440. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2441. uint32_t word4;
  2442. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2443. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2444. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2445. };
  2446. struct lpfc_rsrc_desc_fcfcoe {
  2447. uint32_t word0;
  2448. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2449. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2450. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2451. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2452. uint32_t word1;
  2453. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2454. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2455. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2456. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2457. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2458. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2459. uint32_t word2;
  2460. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2461. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2462. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2463. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2464. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2465. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2466. uint32_t word3;
  2467. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2468. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2469. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2470. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2471. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2472. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2473. uint32_t word4;
  2474. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2475. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2476. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2477. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2478. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2479. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2480. uint32_t word5;
  2481. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2482. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2483. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2484. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2485. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2486. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2487. uint32_t word6;
  2488. uint32_t word7;
  2489. uint32_t word8;
  2490. uint32_t word9;
  2491. uint32_t word10;
  2492. uint32_t word11;
  2493. uint32_t word12;
  2494. uint32_t word13;
  2495. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2496. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2497. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2498. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2499. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2500. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2501. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2502. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2503. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2504. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2505. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2506. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2507. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2508. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2509. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2510. };
  2511. struct lpfc_func_cfg {
  2512. #define LPFC_RSRC_DESC_MAX_NUM 2
  2513. uint32_t rsrc_desc_count;
  2514. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2515. };
  2516. struct lpfc_mbx_get_func_cfg {
  2517. struct mbox_header header;
  2518. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2519. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2520. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2521. struct lpfc_func_cfg func_cfg;
  2522. };
  2523. struct lpfc_prof_cfg {
  2524. #define LPFC_RSRC_DESC_MAX_NUM 2
  2525. uint32_t rsrc_desc_count;
  2526. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2527. };
  2528. struct lpfc_mbx_get_prof_cfg {
  2529. struct mbox_header header;
  2530. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2531. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2532. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2533. union {
  2534. struct {
  2535. uint32_t word10;
  2536. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2537. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2538. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2539. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2540. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2541. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2542. } request;
  2543. struct {
  2544. struct lpfc_prof_cfg prof_cfg;
  2545. } response;
  2546. } u;
  2547. };
  2548. struct lpfc_controller_attribute {
  2549. uint32_t version_string[8];
  2550. uint32_t manufacturer_name[8];
  2551. uint32_t supported_modes;
  2552. uint32_t word17;
  2553. #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
  2554. #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
  2555. #define lpfc_cntl_attr_eprom_ver_lo_WORD word17
  2556. #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
  2557. #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
  2558. #define lpfc_cntl_attr_eprom_ver_hi_WORD word17
  2559. uint32_t mbx_da_struct_ver;
  2560. uint32_t ep_fw_da_struct_ver;
  2561. uint32_t ncsi_ver_str[3];
  2562. uint32_t dflt_ext_timeout;
  2563. uint32_t model_number[8];
  2564. uint32_t description[16];
  2565. uint32_t serial_number[8];
  2566. uint32_t ip_ver_str[8];
  2567. uint32_t fw_ver_str[8];
  2568. uint32_t bios_ver_str[8];
  2569. uint32_t redboot_ver_str[8];
  2570. uint32_t driver_ver_str[8];
  2571. uint32_t flash_fw_ver_str[8];
  2572. uint32_t functionality;
  2573. uint32_t word105;
  2574. #define lpfc_cntl_attr_max_cbd_len_SHIFT 0
  2575. #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
  2576. #define lpfc_cntl_attr_max_cbd_len_WORD word105
  2577. #define lpfc_cntl_attr_asic_rev_SHIFT 16
  2578. #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
  2579. #define lpfc_cntl_attr_asic_rev_WORD word105
  2580. #define lpfc_cntl_attr_gen_guid0_SHIFT 24
  2581. #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
  2582. #define lpfc_cntl_attr_gen_guid0_WORD word105
  2583. uint32_t gen_guid1_12[3];
  2584. uint32_t word109;
  2585. #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
  2586. #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
  2587. #define lpfc_cntl_attr_gen_guid13_14_WORD word109
  2588. #define lpfc_cntl_attr_gen_guid15_SHIFT 16
  2589. #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
  2590. #define lpfc_cntl_attr_gen_guid15_WORD word109
  2591. #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
  2592. #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
  2593. #define lpfc_cntl_attr_hba_port_cnt_WORD word109
  2594. uint32_t word110;
  2595. #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
  2596. #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
  2597. #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
  2598. #define lpfc_cntl_attr_multi_func_dev_SHIFT 24
  2599. #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
  2600. #define lpfc_cntl_attr_multi_func_dev_WORD word110
  2601. uint32_t word111;
  2602. #define lpfc_cntl_attr_cache_valid_SHIFT 0
  2603. #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
  2604. #define lpfc_cntl_attr_cache_valid_WORD word111
  2605. #define lpfc_cntl_attr_hba_status_SHIFT 8
  2606. #define lpfc_cntl_attr_hba_status_MASK 0x000000ff
  2607. #define lpfc_cntl_attr_hba_status_WORD word111
  2608. #define lpfc_cntl_attr_max_domain_SHIFT 16
  2609. #define lpfc_cntl_attr_max_domain_MASK 0x000000ff
  2610. #define lpfc_cntl_attr_max_domain_WORD word111
  2611. #define lpfc_cntl_attr_lnk_numb_SHIFT 24
  2612. #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
  2613. #define lpfc_cntl_attr_lnk_numb_WORD word111
  2614. #define lpfc_cntl_attr_lnk_type_SHIFT 30
  2615. #define lpfc_cntl_attr_lnk_type_MASK 0x00000003
  2616. #define lpfc_cntl_attr_lnk_type_WORD word111
  2617. uint32_t fw_post_status;
  2618. uint32_t hba_mtu[8];
  2619. uint32_t word121;
  2620. uint32_t reserved1[3];
  2621. uint32_t word125;
  2622. #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
  2623. #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
  2624. #define lpfc_cntl_attr_pci_vendor_id_WORD word125
  2625. #define lpfc_cntl_attr_pci_device_id_SHIFT 16
  2626. #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
  2627. #define lpfc_cntl_attr_pci_device_id_WORD word125
  2628. uint32_t word126;
  2629. #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
  2630. #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
  2631. #define lpfc_cntl_attr_pci_subvdr_id_WORD word126
  2632. #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
  2633. #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
  2634. #define lpfc_cntl_attr_pci_subsys_id_WORD word126
  2635. uint32_t word127;
  2636. #define lpfc_cntl_attr_pci_bus_num_SHIFT 0
  2637. #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
  2638. #define lpfc_cntl_attr_pci_bus_num_WORD word127
  2639. #define lpfc_cntl_attr_pci_dev_num_SHIFT 8
  2640. #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
  2641. #define lpfc_cntl_attr_pci_dev_num_WORD word127
  2642. #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
  2643. #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
  2644. #define lpfc_cntl_attr_pci_fnc_num_WORD word127
  2645. #define lpfc_cntl_attr_inf_type_SHIFT 24
  2646. #define lpfc_cntl_attr_inf_type_MASK 0x000000ff
  2647. #define lpfc_cntl_attr_inf_type_WORD word127
  2648. uint32_t unique_id[2];
  2649. uint32_t word130;
  2650. #define lpfc_cntl_attr_num_netfil_SHIFT 0
  2651. #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
  2652. #define lpfc_cntl_attr_num_netfil_WORD word130
  2653. uint32_t reserved2[4];
  2654. };
  2655. struct lpfc_mbx_get_cntl_attributes {
  2656. union lpfc_sli4_cfg_shdr cfg_shdr;
  2657. struct lpfc_controller_attribute cntl_attr;
  2658. };
  2659. struct lpfc_mbx_get_port_name {
  2660. struct mbox_header header;
  2661. union {
  2662. struct {
  2663. uint32_t word4;
  2664. #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
  2665. #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
  2666. #define lpfc_mbx_get_port_name_lnk_type_WORD word4
  2667. } request;
  2668. struct {
  2669. uint32_t word4;
  2670. #define lpfc_mbx_get_port_name_name0_SHIFT 0
  2671. #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
  2672. #define lpfc_mbx_get_port_name_name0_WORD word4
  2673. #define lpfc_mbx_get_port_name_name1_SHIFT 8
  2674. #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
  2675. #define lpfc_mbx_get_port_name_name1_WORD word4
  2676. #define lpfc_mbx_get_port_name_name2_SHIFT 16
  2677. #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
  2678. #define lpfc_mbx_get_port_name_name2_WORD word4
  2679. #define lpfc_mbx_get_port_name_name3_SHIFT 24
  2680. #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
  2681. #define lpfc_mbx_get_port_name_name3_WORD word4
  2682. #define LPFC_LINK_NUMBER_0 0
  2683. #define LPFC_LINK_NUMBER_1 1
  2684. #define LPFC_LINK_NUMBER_2 2
  2685. #define LPFC_LINK_NUMBER_3 3
  2686. } response;
  2687. } u;
  2688. };
  2689. /* Mailbox Completion Queue Error Messages */
  2690. #define MB_CQE_STATUS_SUCCESS 0x0
  2691. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  2692. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  2693. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  2694. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  2695. #define MB_CQE_STATUS_DMA_FAILED 0x5
  2696. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  2697. struct lpfc_mbx_wr_object {
  2698. struct mbox_header header;
  2699. union {
  2700. struct {
  2701. uint32_t word4;
  2702. #define lpfc_wr_object_eof_SHIFT 31
  2703. #define lpfc_wr_object_eof_MASK 0x00000001
  2704. #define lpfc_wr_object_eof_WORD word4
  2705. #define lpfc_wr_object_write_length_SHIFT 0
  2706. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  2707. #define lpfc_wr_object_write_length_WORD word4
  2708. uint32_t write_offset;
  2709. uint32_t object_name[26];
  2710. uint32_t bde_count;
  2711. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  2712. } request;
  2713. struct {
  2714. uint32_t actual_write_length;
  2715. } response;
  2716. } u;
  2717. };
  2718. /* mailbox queue entry structure */
  2719. struct lpfc_mqe {
  2720. uint32_t word0;
  2721. #define lpfc_mqe_status_SHIFT 16
  2722. #define lpfc_mqe_status_MASK 0x0000FFFF
  2723. #define lpfc_mqe_status_WORD word0
  2724. #define lpfc_mqe_command_SHIFT 8
  2725. #define lpfc_mqe_command_MASK 0x000000FF
  2726. #define lpfc_mqe_command_WORD word0
  2727. union {
  2728. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  2729. /* sli4 mailbox commands */
  2730. struct lpfc_mbx_sli4_config sli4_config;
  2731. struct lpfc_mbx_init_vfi init_vfi;
  2732. struct lpfc_mbx_reg_vfi reg_vfi;
  2733. struct lpfc_mbx_reg_vfi unreg_vfi;
  2734. struct lpfc_mbx_init_vpi init_vpi;
  2735. struct lpfc_mbx_resume_rpi resume_rpi;
  2736. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  2737. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  2738. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  2739. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  2740. struct lpfc_mbx_reg_fcfi reg_fcfi;
  2741. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  2742. struct lpfc_mbx_mq_create mq_create;
  2743. struct lpfc_mbx_mq_create_ext mq_create_ext;
  2744. struct lpfc_mbx_eq_create eq_create;
  2745. struct lpfc_mbx_cq_create cq_create;
  2746. struct lpfc_mbx_wq_create wq_create;
  2747. struct lpfc_mbx_rq_create rq_create;
  2748. struct lpfc_mbx_mq_destroy mq_destroy;
  2749. struct lpfc_mbx_eq_destroy eq_destroy;
  2750. struct lpfc_mbx_cq_destroy cq_destroy;
  2751. struct lpfc_mbx_wq_destroy wq_destroy;
  2752. struct lpfc_mbx_rq_destroy rq_destroy;
  2753. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  2754. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  2755. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  2756. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  2757. struct lpfc_mbx_nembed_cmd nembed_cmd;
  2758. struct lpfc_mbx_read_rev read_rev;
  2759. struct lpfc_mbx_read_vpi read_vpi;
  2760. struct lpfc_mbx_read_config rd_config;
  2761. struct lpfc_mbx_request_features req_ftrs;
  2762. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2763. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  2764. struct lpfc_mbx_supp_pages supp_pages;
  2765. struct lpfc_mbx_pc_sli4_params sli4_params;
  2766. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  2767. struct lpfc_mbx_set_link_diag_state link_diag_state;
  2768. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  2769. struct lpfc_mbx_run_link_diag_test link_diag_test;
  2770. struct lpfc_mbx_get_func_cfg get_func_cfg;
  2771. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  2772. struct lpfc_mbx_wr_object wr_object;
  2773. struct lpfc_mbx_get_port_name get_port_name;
  2774. struct lpfc_mbx_nop nop;
  2775. } un;
  2776. };
  2777. struct lpfc_mcqe {
  2778. uint32_t word0;
  2779. #define lpfc_mcqe_status_SHIFT 0
  2780. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2781. #define lpfc_mcqe_status_WORD word0
  2782. #define lpfc_mcqe_ext_status_SHIFT 16
  2783. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2784. #define lpfc_mcqe_ext_status_WORD word0
  2785. uint32_t mcqe_tag0;
  2786. uint32_t mcqe_tag1;
  2787. uint32_t trailer;
  2788. #define lpfc_trailer_valid_SHIFT 31
  2789. #define lpfc_trailer_valid_MASK 0x00000001
  2790. #define lpfc_trailer_valid_WORD trailer
  2791. #define lpfc_trailer_async_SHIFT 30
  2792. #define lpfc_trailer_async_MASK 0x00000001
  2793. #define lpfc_trailer_async_WORD trailer
  2794. #define lpfc_trailer_hpi_SHIFT 29
  2795. #define lpfc_trailer_hpi_MASK 0x00000001
  2796. #define lpfc_trailer_hpi_WORD trailer
  2797. #define lpfc_trailer_completed_SHIFT 28
  2798. #define lpfc_trailer_completed_MASK 0x00000001
  2799. #define lpfc_trailer_completed_WORD trailer
  2800. #define lpfc_trailer_consumed_SHIFT 27
  2801. #define lpfc_trailer_consumed_MASK 0x00000001
  2802. #define lpfc_trailer_consumed_WORD trailer
  2803. #define lpfc_trailer_type_SHIFT 16
  2804. #define lpfc_trailer_type_MASK 0x000000FF
  2805. #define lpfc_trailer_type_WORD trailer
  2806. #define lpfc_trailer_code_SHIFT 8
  2807. #define lpfc_trailer_code_MASK 0x000000FF
  2808. #define lpfc_trailer_code_WORD trailer
  2809. #define LPFC_TRAILER_CODE_LINK 0x1
  2810. #define LPFC_TRAILER_CODE_FCOE 0x2
  2811. #define LPFC_TRAILER_CODE_DCBX 0x3
  2812. #define LPFC_TRAILER_CODE_GRP5 0x5
  2813. #define LPFC_TRAILER_CODE_FC 0x10
  2814. #define LPFC_TRAILER_CODE_SLI 0x11
  2815. };
  2816. struct lpfc_acqe_link {
  2817. uint32_t word0;
  2818. #define lpfc_acqe_link_speed_SHIFT 24
  2819. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2820. #define lpfc_acqe_link_speed_WORD word0
  2821. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2822. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2823. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2824. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2825. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2826. #define lpfc_acqe_link_duplex_SHIFT 16
  2827. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2828. #define lpfc_acqe_link_duplex_WORD word0
  2829. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2830. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2831. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2832. #define lpfc_acqe_link_status_SHIFT 8
  2833. #define lpfc_acqe_link_status_MASK 0x000000FF
  2834. #define lpfc_acqe_link_status_WORD word0
  2835. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2836. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2837. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2838. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2839. #define lpfc_acqe_link_type_SHIFT 6
  2840. #define lpfc_acqe_link_type_MASK 0x00000003
  2841. #define lpfc_acqe_link_type_WORD word0
  2842. #define lpfc_acqe_link_number_SHIFT 0
  2843. #define lpfc_acqe_link_number_MASK 0x0000003F
  2844. #define lpfc_acqe_link_number_WORD word0
  2845. uint32_t word1;
  2846. #define lpfc_acqe_link_fault_SHIFT 0
  2847. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2848. #define lpfc_acqe_link_fault_WORD word1
  2849. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2850. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2851. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2852. #define lpfc_acqe_logical_link_speed_SHIFT 16
  2853. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  2854. #define lpfc_acqe_logical_link_speed_WORD word1
  2855. uint32_t event_tag;
  2856. uint32_t trailer;
  2857. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  2858. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  2859. };
  2860. struct lpfc_acqe_fip {
  2861. uint32_t index;
  2862. uint32_t word1;
  2863. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  2864. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  2865. #define lpfc_acqe_fip_fcf_count_WORD word1
  2866. #define lpfc_acqe_fip_event_type_SHIFT 16
  2867. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  2868. #define lpfc_acqe_fip_event_type_WORD word1
  2869. uint32_t event_tag;
  2870. uint32_t trailer;
  2871. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  2872. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2873. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  2874. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  2875. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2876. };
  2877. struct lpfc_acqe_dcbx {
  2878. uint32_t tlv_ttl;
  2879. uint32_t reserved;
  2880. uint32_t event_tag;
  2881. uint32_t trailer;
  2882. };
  2883. struct lpfc_acqe_grp5 {
  2884. uint32_t word0;
  2885. #define lpfc_acqe_grp5_type_SHIFT 6
  2886. #define lpfc_acqe_grp5_type_MASK 0x00000003
  2887. #define lpfc_acqe_grp5_type_WORD word0
  2888. #define lpfc_acqe_grp5_number_SHIFT 0
  2889. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  2890. #define lpfc_acqe_grp5_number_WORD word0
  2891. uint32_t word1;
  2892. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2893. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2894. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2895. uint32_t event_tag;
  2896. uint32_t trailer;
  2897. };
  2898. struct lpfc_acqe_fc_la {
  2899. uint32_t word0;
  2900. #define lpfc_acqe_fc_la_speed_SHIFT 24
  2901. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  2902. #define lpfc_acqe_fc_la_speed_WORD word0
  2903. #define LPFC_FC_LA_SPEED_UNKOWN 0x0
  2904. #define LPFC_FC_LA_SPEED_1G 0x1
  2905. #define LPFC_FC_LA_SPEED_2G 0x2
  2906. #define LPFC_FC_LA_SPEED_4G 0x4
  2907. #define LPFC_FC_LA_SPEED_8G 0x8
  2908. #define LPFC_FC_LA_SPEED_10G 0xA
  2909. #define LPFC_FC_LA_SPEED_16G 0x10
  2910. #define lpfc_acqe_fc_la_topology_SHIFT 16
  2911. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  2912. #define lpfc_acqe_fc_la_topology_WORD word0
  2913. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  2914. #define LPFC_FC_LA_TOP_P2P 0x1
  2915. #define LPFC_FC_LA_TOP_FCAL 0x2
  2916. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  2917. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  2918. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  2919. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  2920. #define lpfc_acqe_fc_la_att_type_WORD word0
  2921. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  2922. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  2923. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  2924. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  2925. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  2926. #define lpfc_acqe_fc_la_port_type_WORD word0
  2927. #define LPFC_LINK_TYPE_ETHERNET 0x0
  2928. #define LPFC_LINK_TYPE_FC 0x1
  2929. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  2930. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  2931. #define lpfc_acqe_fc_la_port_number_WORD word0
  2932. uint32_t word1;
  2933. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  2934. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  2935. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  2936. #define lpfc_acqe_fc_la_fault_SHIFT 0
  2937. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  2938. #define lpfc_acqe_fc_la_fault_WORD word1
  2939. #define LPFC_FC_LA_FAULT_NONE 0x0
  2940. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  2941. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  2942. uint32_t event_tag;
  2943. uint32_t trailer;
  2944. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  2945. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  2946. };
  2947. struct lpfc_acqe_sli {
  2948. uint32_t event_data1;
  2949. uint32_t event_data2;
  2950. uint32_t reserved;
  2951. uint32_t trailer;
  2952. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  2953. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  2954. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  2955. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  2956. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  2957. };
  2958. /*
  2959. * Define the bootstrap mailbox (bmbx) region used to communicate
  2960. * mailbox command between the host and port. The mailbox consists
  2961. * of a payload area of 256 bytes and a completion queue of length
  2962. * 16 bytes.
  2963. */
  2964. struct lpfc_bmbx_create {
  2965. struct lpfc_mqe mqe;
  2966. struct lpfc_mcqe mcqe;
  2967. };
  2968. #define SGL_ALIGN_SZ 64
  2969. #define SGL_PAGE_SIZE 4096
  2970. /* align SGL addr on a size boundary - adjust address up */
  2971. #define NO_XRI 0xffff
  2972. struct wqe_common {
  2973. uint32_t word6;
  2974. #define wqe_xri_tag_SHIFT 0
  2975. #define wqe_xri_tag_MASK 0x0000FFFF
  2976. #define wqe_xri_tag_WORD word6
  2977. #define wqe_ctxt_tag_SHIFT 16
  2978. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2979. #define wqe_ctxt_tag_WORD word6
  2980. uint32_t word7;
  2981. #define wqe_dif_SHIFT 0
  2982. #define wqe_dif_MASK 0x00000003
  2983. #define wqe_dif_WORD word7
  2984. #define wqe_ct_SHIFT 2
  2985. #define wqe_ct_MASK 0x00000003
  2986. #define wqe_ct_WORD word7
  2987. #define wqe_status_SHIFT 4
  2988. #define wqe_status_MASK 0x0000000f
  2989. #define wqe_status_WORD word7
  2990. #define wqe_cmnd_SHIFT 8
  2991. #define wqe_cmnd_MASK 0x000000ff
  2992. #define wqe_cmnd_WORD word7
  2993. #define wqe_class_SHIFT 16
  2994. #define wqe_class_MASK 0x00000007
  2995. #define wqe_class_WORD word7
  2996. #define wqe_ar_SHIFT 19
  2997. #define wqe_ar_MASK 0x00000001
  2998. #define wqe_ar_WORD word7
  2999. #define wqe_ag_SHIFT wqe_ar_SHIFT
  3000. #define wqe_ag_MASK wqe_ar_MASK
  3001. #define wqe_ag_WORD wqe_ar_WORD
  3002. #define wqe_pu_SHIFT 20
  3003. #define wqe_pu_MASK 0x00000003
  3004. #define wqe_pu_WORD word7
  3005. #define wqe_erp_SHIFT 22
  3006. #define wqe_erp_MASK 0x00000001
  3007. #define wqe_erp_WORD word7
  3008. #define wqe_conf_SHIFT wqe_erp_SHIFT
  3009. #define wqe_conf_MASK wqe_erp_MASK
  3010. #define wqe_conf_WORD wqe_erp_WORD
  3011. #define wqe_lnk_SHIFT 23
  3012. #define wqe_lnk_MASK 0x00000001
  3013. #define wqe_lnk_WORD word7
  3014. #define wqe_tmo_SHIFT 24
  3015. #define wqe_tmo_MASK 0x000000ff
  3016. #define wqe_tmo_WORD word7
  3017. uint32_t abort_tag; /* word 8 in WQE */
  3018. uint32_t word9;
  3019. #define wqe_reqtag_SHIFT 0
  3020. #define wqe_reqtag_MASK 0x0000FFFF
  3021. #define wqe_reqtag_WORD word9
  3022. #define wqe_temp_rpi_SHIFT 16
  3023. #define wqe_temp_rpi_MASK 0x0000FFFF
  3024. #define wqe_temp_rpi_WORD word9
  3025. #define wqe_rcvoxid_SHIFT 16
  3026. #define wqe_rcvoxid_MASK 0x0000FFFF
  3027. #define wqe_rcvoxid_WORD word9
  3028. uint32_t word10;
  3029. #define wqe_ebde_cnt_SHIFT 0
  3030. #define wqe_ebde_cnt_MASK 0x0000000f
  3031. #define wqe_ebde_cnt_WORD word10
  3032. #define wqe_lenloc_SHIFT 7
  3033. #define wqe_lenloc_MASK 0x00000003
  3034. #define wqe_lenloc_WORD word10
  3035. #define LPFC_WQE_LENLOC_NONE 0
  3036. #define LPFC_WQE_LENLOC_WORD3 1
  3037. #define LPFC_WQE_LENLOC_WORD12 2
  3038. #define LPFC_WQE_LENLOC_WORD4 3
  3039. #define wqe_qosd_SHIFT 9
  3040. #define wqe_qosd_MASK 0x00000001
  3041. #define wqe_qosd_WORD word10
  3042. #define wqe_xbl_SHIFT 11
  3043. #define wqe_xbl_MASK 0x00000001
  3044. #define wqe_xbl_WORD word10
  3045. #define wqe_iod_SHIFT 13
  3046. #define wqe_iod_MASK 0x00000001
  3047. #define wqe_iod_WORD word10
  3048. #define LPFC_WQE_IOD_WRITE 0
  3049. #define LPFC_WQE_IOD_READ 1
  3050. #define wqe_dbde_SHIFT 14
  3051. #define wqe_dbde_MASK 0x00000001
  3052. #define wqe_dbde_WORD word10
  3053. #define wqe_wqes_SHIFT 15
  3054. #define wqe_wqes_MASK 0x00000001
  3055. #define wqe_wqes_WORD word10
  3056. /* Note that this field overlaps above fields */
  3057. #define wqe_wqid_SHIFT 1
  3058. #define wqe_wqid_MASK 0x00007fff
  3059. #define wqe_wqid_WORD word10
  3060. #define wqe_pri_SHIFT 16
  3061. #define wqe_pri_MASK 0x00000007
  3062. #define wqe_pri_WORD word10
  3063. #define wqe_pv_SHIFT 19
  3064. #define wqe_pv_MASK 0x00000001
  3065. #define wqe_pv_WORD word10
  3066. #define wqe_xc_SHIFT 21
  3067. #define wqe_xc_MASK 0x00000001
  3068. #define wqe_xc_WORD word10
  3069. #define wqe_sr_SHIFT 22
  3070. #define wqe_sr_MASK 0x00000001
  3071. #define wqe_sr_WORD word10
  3072. #define wqe_ccpe_SHIFT 23
  3073. #define wqe_ccpe_MASK 0x00000001
  3074. #define wqe_ccpe_WORD word10
  3075. #define wqe_ccp_SHIFT 24
  3076. #define wqe_ccp_MASK 0x000000ff
  3077. #define wqe_ccp_WORD word10
  3078. uint32_t word11;
  3079. #define wqe_cmd_type_SHIFT 0
  3080. #define wqe_cmd_type_MASK 0x0000000f
  3081. #define wqe_cmd_type_WORD word11
  3082. #define wqe_els_id_SHIFT 4
  3083. #define wqe_els_id_MASK 0x00000003
  3084. #define wqe_els_id_WORD word11
  3085. #define LPFC_ELS_ID_FLOGI 3
  3086. #define LPFC_ELS_ID_FDISC 2
  3087. #define LPFC_ELS_ID_LOGO 1
  3088. #define LPFC_ELS_ID_DEFAULT 0
  3089. #define wqe_wqec_SHIFT 7
  3090. #define wqe_wqec_MASK 0x00000001
  3091. #define wqe_wqec_WORD word11
  3092. #define wqe_cqid_SHIFT 16
  3093. #define wqe_cqid_MASK 0x0000ffff
  3094. #define wqe_cqid_WORD word11
  3095. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  3096. };
  3097. struct wqe_did {
  3098. uint32_t word5;
  3099. #define wqe_els_did_SHIFT 0
  3100. #define wqe_els_did_MASK 0x00FFFFFF
  3101. #define wqe_els_did_WORD word5
  3102. #define wqe_xmit_bls_pt_SHIFT 28
  3103. #define wqe_xmit_bls_pt_MASK 0x00000003
  3104. #define wqe_xmit_bls_pt_WORD word5
  3105. #define wqe_xmit_bls_ar_SHIFT 30
  3106. #define wqe_xmit_bls_ar_MASK 0x00000001
  3107. #define wqe_xmit_bls_ar_WORD word5
  3108. #define wqe_xmit_bls_xo_SHIFT 31
  3109. #define wqe_xmit_bls_xo_MASK 0x00000001
  3110. #define wqe_xmit_bls_xo_WORD word5
  3111. };
  3112. struct lpfc_wqe_generic{
  3113. struct ulp_bde64 bde;
  3114. uint32_t word3;
  3115. uint32_t word4;
  3116. uint32_t word5;
  3117. struct wqe_common wqe_com;
  3118. uint32_t payload[4];
  3119. };
  3120. struct els_request64_wqe {
  3121. struct ulp_bde64 bde;
  3122. uint32_t payload_len;
  3123. uint32_t word4;
  3124. #define els_req64_sid_SHIFT 0
  3125. #define els_req64_sid_MASK 0x00FFFFFF
  3126. #define els_req64_sid_WORD word4
  3127. #define els_req64_sp_SHIFT 24
  3128. #define els_req64_sp_MASK 0x00000001
  3129. #define els_req64_sp_WORD word4
  3130. #define els_req64_vf_SHIFT 25
  3131. #define els_req64_vf_MASK 0x00000001
  3132. #define els_req64_vf_WORD word4
  3133. struct wqe_did wqe_dest;
  3134. struct wqe_common wqe_com; /* words 6-11 */
  3135. uint32_t word12;
  3136. #define els_req64_vfid_SHIFT 1
  3137. #define els_req64_vfid_MASK 0x00000FFF
  3138. #define els_req64_vfid_WORD word12
  3139. #define els_req64_pri_SHIFT 13
  3140. #define els_req64_pri_MASK 0x00000007
  3141. #define els_req64_pri_WORD word12
  3142. uint32_t word13;
  3143. #define els_req64_hopcnt_SHIFT 24
  3144. #define els_req64_hopcnt_MASK 0x000000ff
  3145. #define els_req64_hopcnt_WORD word13
  3146. uint32_t reserved[2];
  3147. };
  3148. struct xmit_els_rsp64_wqe {
  3149. struct ulp_bde64 bde;
  3150. uint32_t response_payload_len;
  3151. uint32_t rsvd4;
  3152. struct wqe_did wqe_dest;
  3153. struct wqe_common wqe_com; /* words 6-11 */
  3154. uint32_t word12;
  3155. #define wqe_rsp_temp_rpi_SHIFT 0
  3156. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  3157. #define wqe_rsp_temp_rpi_WORD word12
  3158. uint32_t rsvd_13_15[3];
  3159. };
  3160. struct xmit_bls_rsp64_wqe {
  3161. uint32_t payload0;
  3162. /* Payload0 for BA_ACC */
  3163. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  3164. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  3165. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  3166. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  3167. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  3168. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  3169. /* Payload0 for BA_RJT */
  3170. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  3171. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  3172. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  3173. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  3174. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  3175. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  3176. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  3177. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  3178. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  3179. uint32_t word1;
  3180. #define xmit_bls_rsp64_rxid_SHIFT 0
  3181. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  3182. #define xmit_bls_rsp64_rxid_WORD word1
  3183. #define xmit_bls_rsp64_oxid_SHIFT 16
  3184. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  3185. #define xmit_bls_rsp64_oxid_WORD word1
  3186. uint32_t word2;
  3187. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  3188. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  3189. #define xmit_bls_rsp64_seqcnthi_WORD word2
  3190. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  3191. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  3192. #define xmit_bls_rsp64_seqcntlo_WORD word2
  3193. uint32_t rsrvd3;
  3194. uint32_t rsrvd4;
  3195. struct wqe_did wqe_dest;
  3196. struct wqe_common wqe_com; /* words 6-11 */
  3197. uint32_t word12;
  3198. #define xmit_bls_rsp64_temprpi_SHIFT 0
  3199. #define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
  3200. #define xmit_bls_rsp64_temprpi_WORD word12
  3201. uint32_t rsvd_13_15[3];
  3202. };
  3203. struct wqe_rctl_dfctl {
  3204. uint32_t word5;
  3205. #define wqe_si_SHIFT 2
  3206. #define wqe_si_MASK 0x000000001
  3207. #define wqe_si_WORD word5
  3208. #define wqe_la_SHIFT 3
  3209. #define wqe_la_MASK 0x000000001
  3210. #define wqe_la_WORD word5
  3211. #define wqe_xo_SHIFT 6
  3212. #define wqe_xo_MASK 0x000000001
  3213. #define wqe_xo_WORD word5
  3214. #define wqe_ls_SHIFT 7
  3215. #define wqe_ls_MASK 0x000000001
  3216. #define wqe_ls_WORD word5
  3217. #define wqe_dfctl_SHIFT 8
  3218. #define wqe_dfctl_MASK 0x0000000ff
  3219. #define wqe_dfctl_WORD word5
  3220. #define wqe_type_SHIFT 16
  3221. #define wqe_type_MASK 0x0000000ff
  3222. #define wqe_type_WORD word5
  3223. #define wqe_rctl_SHIFT 24
  3224. #define wqe_rctl_MASK 0x0000000ff
  3225. #define wqe_rctl_WORD word5
  3226. };
  3227. struct xmit_seq64_wqe {
  3228. struct ulp_bde64 bde;
  3229. uint32_t rsvd3;
  3230. uint32_t relative_offset;
  3231. struct wqe_rctl_dfctl wge_ctl;
  3232. struct wqe_common wqe_com; /* words 6-11 */
  3233. uint32_t xmit_len;
  3234. uint32_t rsvd_12_15[3];
  3235. };
  3236. struct xmit_bcast64_wqe {
  3237. struct ulp_bde64 bde;
  3238. uint32_t seq_payload_len;
  3239. uint32_t rsvd4;
  3240. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3241. struct wqe_common wqe_com; /* words 6-11 */
  3242. uint32_t rsvd_12_15[4];
  3243. };
  3244. struct gen_req64_wqe {
  3245. struct ulp_bde64 bde;
  3246. uint32_t request_payload_len;
  3247. uint32_t relative_offset;
  3248. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3249. struct wqe_common wqe_com; /* words 6-11 */
  3250. uint32_t rsvd_12_15[4];
  3251. };
  3252. struct create_xri_wqe {
  3253. uint32_t rsrvd[5]; /* words 0-4 */
  3254. struct wqe_did wqe_dest; /* word 5 */
  3255. struct wqe_common wqe_com; /* words 6-11 */
  3256. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3257. };
  3258. #define T_REQUEST_TAG 3
  3259. #define T_XRI_TAG 1
  3260. struct abort_cmd_wqe {
  3261. uint32_t rsrvd[3];
  3262. uint32_t word3;
  3263. #define abort_cmd_ia_SHIFT 0
  3264. #define abort_cmd_ia_MASK 0x000000001
  3265. #define abort_cmd_ia_WORD word3
  3266. #define abort_cmd_criteria_SHIFT 8
  3267. #define abort_cmd_criteria_MASK 0x0000000ff
  3268. #define abort_cmd_criteria_WORD word3
  3269. uint32_t rsrvd4;
  3270. uint32_t rsrvd5;
  3271. struct wqe_common wqe_com; /* words 6-11 */
  3272. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3273. };
  3274. struct fcp_iwrite64_wqe {
  3275. struct ulp_bde64 bde;
  3276. uint32_t payload_offset_len;
  3277. uint32_t total_xfer_len;
  3278. uint32_t initial_xfer_len;
  3279. struct wqe_common wqe_com; /* words 6-11 */
  3280. uint32_t rsrvd12;
  3281. struct ulp_bde64 ph_bde; /* words 13-15 */
  3282. };
  3283. struct fcp_iread64_wqe {
  3284. struct ulp_bde64 bde;
  3285. uint32_t payload_offset_len; /* word 3 */
  3286. uint32_t total_xfer_len; /* word 4 */
  3287. uint32_t rsrvd5; /* word 5 */
  3288. struct wqe_common wqe_com; /* words 6-11 */
  3289. uint32_t rsrvd12;
  3290. struct ulp_bde64 ph_bde; /* words 13-15 */
  3291. };
  3292. struct fcp_icmnd64_wqe {
  3293. struct ulp_bde64 bde; /* words 0-2 */
  3294. uint32_t rsrvd3; /* word 3 */
  3295. uint32_t rsrvd4; /* word 4 */
  3296. uint32_t rsrvd5; /* word 5 */
  3297. struct wqe_common wqe_com; /* words 6-11 */
  3298. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3299. };
  3300. union lpfc_wqe {
  3301. uint32_t words[16];
  3302. struct lpfc_wqe_generic generic;
  3303. struct fcp_icmnd64_wqe fcp_icmd;
  3304. struct fcp_iread64_wqe fcp_iread;
  3305. struct fcp_iwrite64_wqe fcp_iwrite;
  3306. struct abort_cmd_wqe abort_cmd;
  3307. struct create_xri_wqe create_xri;
  3308. struct xmit_bcast64_wqe xmit_bcast64;
  3309. struct xmit_seq64_wqe xmit_sequence;
  3310. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  3311. struct xmit_els_rsp64_wqe xmit_els_rsp;
  3312. struct els_request64_wqe els_req;
  3313. struct gen_req64_wqe gen_req;
  3314. };
  3315. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  3316. #define LPFC_FILE_TYPE_GROUP 0xf7
  3317. #define LPFC_FILE_ID_GROUP 0xa2
  3318. struct lpfc_grp_hdr {
  3319. uint32_t size;
  3320. uint32_t magic_number;
  3321. uint32_t word2;
  3322. #define lpfc_grp_hdr_file_type_SHIFT 24
  3323. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  3324. #define lpfc_grp_hdr_file_type_WORD word2
  3325. #define lpfc_grp_hdr_id_SHIFT 16
  3326. #define lpfc_grp_hdr_id_MASK 0x000000FF
  3327. #define lpfc_grp_hdr_id_WORD word2
  3328. uint8_t rev_name[128];
  3329. uint8_t date[12];
  3330. uint8_t revision[32];
  3331. };
  3332. #define FCP_COMMAND 0x0
  3333. #define FCP_COMMAND_DATA_OUT 0x1
  3334. #define ELS_COMMAND_NON_FIP 0xC
  3335. #define ELS_COMMAND_FIP 0xD
  3336. #define OTHER_COMMAND 0x8
  3337. #define LPFC_FW_DUMP 1
  3338. #define LPFC_FW_RESET 2
  3339. #define LPFC_DV_RESET 3