pci.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/delay.h>
  11. #include <linux/init.h>
  12. #include <linux/pci.h>
  13. #include <linux/pm.h>
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/string.h>
  18. #include <linux/log2.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/pm_wakeup.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <asm/setup.h>
  25. #include "pci.h"
  26. const char *pci_power_names[] = {
  27. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  28. };
  29. EXPORT_SYMBOL_GPL(pci_power_names);
  30. int isa_dma_bridge_buggy;
  31. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  32. int pci_pci_problems;
  33. EXPORT_SYMBOL(pci_pci_problems);
  34. unsigned int pci_pm_d3_delay;
  35. static void pci_pme_list_scan(struct work_struct *work);
  36. static LIST_HEAD(pci_pme_list);
  37. static DEFINE_MUTEX(pci_pme_list_mutex);
  38. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  39. struct pci_pme_device {
  40. struct list_head list;
  41. struct pci_dev *dev;
  42. };
  43. #define PME_TIMEOUT 1000 /* How long between PME checks */
  44. static void pci_dev_d3_sleep(struct pci_dev *dev)
  45. {
  46. unsigned int delay = dev->d3_delay;
  47. if (delay < pci_pm_d3_delay)
  48. delay = pci_pm_d3_delay;
  49. msleep(delay);
  50. }
  51. #ifdef CONFIG_PCI_DOMAINS
  52. int pci_domains_supported = 1;
  53. #endif
  54. #define DEFAULT_CARDBUS_IO_SIZE (256)
  55. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  56. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  57. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  58. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  59. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  60. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  61. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  62. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  63. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  64. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
  65. /*
  66. * The default CLS is used if arch didn't set CLS explicitly and not
  67. * all pci devices agree on the same value. Arch can override either
  68. * the dfl or actual value as it sees fit. Don't forget this is
  69. * measured in 32-bit words, not bytes.
  70. */
  71. u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
  72. u8 pci_cache_line_size;
  73. /*
  74. * If we set up a device for bus mastering, we need to check the latency
  75. * timer as certain BIOSes forget to set it properly.
  76. */
  77. unsigned int pcibios_max_latency = 255;
  78. /* If set, the PCIe ARI capability will not be used. */
  79. static bool pcie_ari_disabled;
  80. /**
  81. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  82. * @bus: pointer to PCI bus structure to search
  83. *
  84. * Given a PCI bus, returns the highest PCI bus number present in the set
  85. * including the given PCI bus and its list of child PCI buses.
  86. */
  87. unsigned char pci_bus_max_busnr(struct pci_bus* bus)
  88. {
  89. struct list_head *tmp;
  90. unsigned char max, n;
  91. max = bus->subordinate;
  92. list_for_each(tmp, &bus->children) {
  93. n = pci_bus_max_busnr(pci_bus_b(tmp));
  94. if(n > max)
  95. max = n;
  96. }
  97. return max;
  98. }
  99. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  100. #ifdef CONFIG_HAS_IOMEM
  101. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  102. {
  103. /*
  104. * Make sure the BAR is actually a memory resource, not an IO resource
  105. */
  106. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  107. WARN_ON(1);
  108. return NULL;
  109. }
  110. return ioremap_nocache(pci_resource_start(pdev, bar),
  111. pci_resource_len(pdev, bar));
  112. }
  113. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  114. #endif
  115. #if 0
  116. /**
  117. * pci_max_busnr - returns maximum PCI bus number
  118. *
  119. * Returns the highest PCI bus number present in the system global list of
  120. * PCI buses.
  121. */
  122. unsigned char __devinit
  123. pci_max_busnr(void)
  124. {
  125. struct pci_bus *bus = NULL;
  126. unsigned char max, n;
  127. max = 0;
  128. while ((bus = pci_find_next_bus(bus)) != NULL) {
  129. n = pci_bus_max_busnr(bus);
  130. if(n > max)
  131. max = n;
  132. }
  133. return max;
  134. }
  135. #endif /* 0 */
  136. #define PCI_FIND_CAP_TTL 48
  137. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  138. u8 pos, int cap, int *ttl)
  139. {
  140. u8 id;
  141. while ((*ttl)--) {
  142. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  143. if (pos < 0x40)
  144. break;
  145. pos &= ~3;
  146. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
  147. &id);
  148. if (id == 0xff)
  149. break;
  150. if (id == cap)
  151. return pos;
  152. pos += PCI_CAP_LIST_NEXT;
  153. }
  154. return 0;
  155. }
  156. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  157. u8 pos, int cap)
  158. {
  159. int ttl = PCI_FIND_CAP_TTL;
  160. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  161. }
  162. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  163. {
  164. return __pci_find_next_cap(dev->bus, dev->devfn,
  165. pos + PCI_CAP_LIST_NEXT, cap);
  166. }
  167. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  168. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  169. unsigned int devfn, u8 hdr_type)
  170. {
  171. u16 status;
  172. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  173. if (!(status & PCI_STATUS_CAP_LIST))
  174. return 0;
  175. switch (hdr_type) {
  176. case PCI_HEADER_TYPE_NORMAL:
  177. case PCI_HEADER_TYPE_BRIDGE:
  178. return PCI_CAPABILITY_LIST;
  179. case PCI_HEADER_TYPE_CARDBUS:
  180. return PCI_CB_CAPABILITY_LIST;
  181. default:
  182. return 0;
  183. }
  184. return 0;
  185. }
  186. /**
  187. * pci_find_capability - query for devices' capabilities
  188. * @dev: PCI device to query
  189. * @cap: capability code
  190. *
  191. * Tell if a device supports a given PCI capability.
  192. * Returns the address of the requested capability structure within the
  193. * device's PCI configuration space or 0 in case the device does not
  194. * support it. Possible values for @cap:
  195. *
  196. * %PCI_CAP_ID_PM Power Management
  197. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  198. * %PCI_CAP_ID_VPD Vital Product Data
  199. * %PCI_CAP_ID_SLOTID Slot Identification
  200. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  201. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  202. * %PCI_CAP_ID_PCIX PCI-X
  203. * %PCI_CAP_ID_EXP PCI Express
  204. */
  205. int pci_find_capability(struct pci_dev *dev, int cap)
  206. {
  207. int pos;
  208. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  209. if (pos)
  210. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  211. return pos;
  212. }
  213. /**
  214. * pci_bus_find_capability - query for devices' capabilities
  215. * @bus: the PCI bus to query
  216. * @devfn: PCI device to query
  217. * @cap: capability code
  218. *
  219. * Like pci_find_capability() but works for pci devices that do not have a
  220. * pci_dev structure set up yet.
  221. *
  222. * Returns the address of the requested capability structure within the
  223. * device's PCI configuration space or 0 in case the device does not
  224. * support it.
  225. */
  226. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  227. {
  228. int pos;
  229. u8 hdr_type;
  230. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  231. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  232. if (pos)
  233. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  234. return pos;
  235. }
  236. /**
  237. * pci_find_ext_capability - Find an extended capability
  238. * @dev: PCI device to query
  239. * @cap: capability code
  240. *
  241. * Returns the address of the requested extended capability structure
  242. * within the device's PCI configuration space or 0 if the device does
  243. * not support it. Possible values for @cap:
  244. *
  245. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  246. * %PCI_EXT_CAP_ID_VC Virtual Channel
  247. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  248. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  249. */
  250. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  251. {
  252. u32 header;
  253. int ttl;
  254. int pos = PCI_CFG_SPACE_SIZE;
  255. /* minimum 8 bytes per capability */
  256. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  257. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  258. return 0;
  259. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  260. return 0;
  261. /*
  262. * If we have no capabilities, this is indicated by cap ID,
  263. * cap version and next pointer all being 0.
  264. */
  265. if (header == 0)
  266. return 0;
  267. while (ttl-- > 0) {
  268. if (PCI_EXT_CAP_ID(header) == cap)
  269. return pos;
  270. pos = PCI_EXT_CAP_NEXT(header);
  271. if (pos < PCI_CFG_SPACE_SIZE)
  272. break;
  273. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  274. break;
  275. }
  276. return 0;
  277. }
  278. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  279. /**
  280. * pci_bus_find_ext_capability - find an extended capability
  281. * @bus: the PCI bus to query
  282. * @devfn: PCI device to query
  283. * @cap: capability code
  284. *
  285. * Like pci_find_ext_capability() but works for pci devices that do not have a
  286. * pci_dev structure set up yet.
  287. *
  288. * Returns the address of the requested capability structure within the
  289. * device's PCI configuration space or 0 in case the device does not
  290. * support it.
  291. */
  292. int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
  293. int cap)
  294. {
  295. u32 header;
  296. int ttl;
  297. int pos = PCI_CFG_SPACE_SIZE;
  298. /* minimum 8 bytes per capability */
  299. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  300. if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
  301. return 0;
  302. if (header == 0xffffffff || header == 0)
  303. return 0;
  304. while (ttl-- > 0) {
  305. if (PCI_EXT_CAP_ID(header) == cap)
  306. return pos;
  307. pos = PCI_EXT_CAP_NEXT(header);
  308. if (pos < PCI_CFG_SPACE_SIZE)
  309. break;
  310. if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
  311. break;
  312. }
  313. return 0;
  314. }
  315. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  316. {
  317. int rc, ttl = PCI_FIND_CAP_TTL;
  318. u8 cap, mask;
  319. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  320. mask = HT_3BIT_CAP_MASK;
  321. else
  322. mask = HT_5BIT_CAP_MASK;
  323. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  324. PCI_CAP_ID_HT, &ttl);
  325. while (pos) {
  326. rc = pci_read_config_byte(dev, pos + 3, &cap);
  327. if (rc != PCIBIOS_SUCCESSFUL)
  328. return 0;
  329. if ((cap & mask) == ht_cap)
  330. return pos;
  331. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  332. pos + PCI_CAP_LIST_NEXT,
  333. PCI_CAP_ID_HT, &ttl);
  334. }
  335. return 0;
  336. }
  337. /**
  338. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  339. * @dev: PCI device to query
  340. * @pos: Position from which to continue searching
  341. * @ht_cap: Hypertransport capability code
  342. *
  343. * To be used in conjunction with pci_find_ht_capability() to search for
  344. * all capabilities matching @ht_cap. @pos should always be a value returned
  345. * from pci_find_ht_capability().
  346. *
  347. * NB. To be 100% safe against broken PCI devices, the caller should take
  348. * steps to avoid an infinite loop.
  349. */
  350. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  351. {
  352. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  353. }
  354. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  355. /**
  356. * pci_find_ht_capability - query a device's Hypertransport capabilities
  357. * @dev: PCI device to query
  358. * @ht_cap: Hypertransport capability code
  359. *
  360. * Tell if a device supports a given Hypertransport capability.
  361. * Returns an address within the device's PCI configuration space
  362. * or 0 in case the device does not support the request capability.
  363. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  364. * which has a Hypertransport capability matching @ht_cap.
  365. */
  366. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  367. {
  368. int pos;
  369. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  370. if (pos)
  371. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  372. return pos;
  373. }
  374. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  375. /**
  376. * pci_find_parent_resource - return resource region of parent bus of given region
  377. * @dev: PCI device structure contains resources to be searched
  378. * @res: child resource record for which parent is sought
  379. *
  380. * For given resource region of given device, return the resource
  381. * region of parent bus the given region is contained in or where
  382. * it should be allocated from.
  383. */
  384. struct resource *
  385. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  386. {
  387. const struct pci_bus *bus = dev->bus;
  388. int i;
  389. struct resource *best = NULL, *r;
  390. pci_bus_for_each_resource(bus, r, i) {
  391. if (!r)
  392. continue;
  393. if (res->start && !(res->start >= r->start && res->end <= r->end))
  394. continue; /* Not contained */
  395. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  396. continue; /* Wrong type */
  397. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  398. return r; /* Exact match */
  399. /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
  400. if (r->flags & IORESOURCE_PREFETCH)
  401. continue;
  402. /* .. but we can put a prefetchable resource inside a non-prefetchable one */
  403. if (!best)
  404. best = r;
  405. }
  406. return best;
  407. }
  408. /**
  409. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  410. * @dev: PCI device to have its BARs restored
  411. *
  412. * Restore the BAR values for a given device, so as to make it
  413. * accessible by its driver.
  414. */
  415. static void
  416. pci_restore_bars(struct pci_dev *dev)
  417. {
  418. int i;
  419. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  420. pci_update_resource(dev, i);
  421. }
  422. static struct pci_platform_pm_ops *pci_platform_pm;
  423. int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
  424. {
  425. if (!ops->is_manageable || !ops->set_state || !ops->choose_state
  426. || !ops->sleep_wake || !ops->can_wakeup)
  427. return -EINVAL;
  428. pci_platform_pm = ops;
  429. return 0;
  430. }
  431. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  432. {
  433. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  434. }
  435. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  436. pci_power_t t)
  437. {
  438. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  439. }
  440. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  441. {
  442. return pci_platform_pm ?
  443. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  444. }
  445. static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
  446. {
  447. return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
  448. }
  449. static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
  450. {
  451. return pci_platform_pm ?
  452. pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
  453. }
  454. static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
  455. {
  456. return pci_platform_pm ?
  457. pci_platform_pm->run_wake(dev, enable) : -ENODEV;
  458. }
  459. /**
  460. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  461. * given PCI device
  462. * @dev: PCI device to handle.
  463. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  464. *
  465. * RETURN VALUE:
  466. * -EINVAL if the requested state is invalid.
  467. * -EIO if device does not support PCI PM or its PM capabilities register has a
  468. * wrong version, or device doesn't support the requested state.
  469. * 0 if device already is in the requested state.
  470. * 0 if device's power state has been successfully changed.
  471. */
  472. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  473. {
  474. u16 pmcsr;
  475. bool need_restore = false;
  476. /* Check if we're already there */
  477. if (dev->current_state == state)
  478. return 0;
  479. if (!dev->pm_cap)
  480. return -EIO;
  481. if (state < PCI_D0 || state > PCI_D3hot)
  482. return -EINVAL;
  483. /* Validate current state:
  484. * Can enter D0 from any state, but if we can only go deeper
  485. * to sleep if we're already in a low power state
  486. */
  487. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  488. && dev->current_state > state) {
  489. dev_err(&dev->dev, "invalid power transition "
  490. "(from state %d to %d)\n", dev->current_state, state);
  491. return -EINVAL;
  492. }
  493. /* check if this device supports the desired state */
  494. if ((state == PCI_D1 && !dev->d1_support)
  495. || (state == PCI_D2 && !dev->d2_support))
  496. return -EIO;
  497. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  498. /* If we're (effectively) in D3, force entire word to 0.
  499. * This doesn't affect PME_Status, disables PME_En, and
  500. * sets PowerState to 0.
  501. */
  502. switch (dev->current_state) {
  503. case PCI_D0:
  504. case PCI_D1:
  505. case PCI_D2:
  506. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  507. pmcsr |= state;
  508. break;
  509. case PCI_D3hot:
  510. case PCI_D3cold:
  511. case PCI_UNKNOWN: /* Boot-up */
  512. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  513. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  514. need_restore = true;
  515. /* Fall-through: force to D0 */
  516. default:
  517. pmcsr = 0;
  518. break;
  519. }
  520. /* enter specified state */
  521. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  522. /* Mandatory power management transition delays */
  523. /* see PCI PM 1.1 5.6.1 table 18 */
  524. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  525. pci_dev_d3_sleep(dev);
  526. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  527. udelay(PCI_PM_D2_DELAY);
  528. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  529. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  530. if (dev->current_state != state && printk_ratelimit())
  531. dev_info(&dev->dev, "Refused to change power state, "
  532. "currently in D%d\n", dev->current_state);
  533. /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  534. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  535. * from D3hot to D0 _may_ perform an internal reset, thereby
  536. * going to "D0 Uninitialized" rather than "D0 Initialized".
  537. * For example, at least some versions of the 3c905B and the
  538. * 3c556B exhibit this behaviour.
  539. *
  540. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  541. * devices in a D3hot state at boot. Consequently, we need to
  542. * restore at least the BARs so that the device will be
  543. * accessible to its driver.
  544. */
  545. if (need_restore)
  546. pci_restore_bars(dev);
  547. if (dev->bus->self)
  548. pcie_aspm_pm_state_change(dev->bus->self);
  549. return 0;
  550. }
  551. /**
  552. * pci_update_current_state - Read PCI power state of given device from its
  553. * PCI PM registers and cache it
  554. * @dev: PCI device to handle.
  555. * @state: State to cache in case the device doesn't have the PM capability
  556. */
  557. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  558. {
  559. if (dev->pm_cap) {
  560. u16 pmcsr;
  561. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  562. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  563. } else {
  564. dev->current_state = state;
  565. }
  566. }
  567. /**
  568. * pci_platform_power_transition - Use platform to change device power state
  569. * @dev: PCI device to handle.
  570. * @state: State to put the device into.
  571. */
  572. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  573. {
  574. int error;
  575. if (platform_pci_power_manageable(dev)) {
  576. error = platform_pci_set_power_state(dev, state);
  577. if (!error)
  578. pci_update_current_state(dev, state);
  579. } else
  580. error = -ENODEV;
  581. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  582. dev->current_state = PCI_D0;
  583. return error;
  584. }
  585. /**
  586. * __pci_start_power_transition - Start power transition of a PCI device
  587. * @dev: PCI device to handle.
  588. * @state: State to put the device into.
  589. */
  590. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  591. {
  592. if (state == PCI_D0)
  593. pci_platform_power_transition(dev, PCI_D0);
  594. }
  595. /**
  596. * __pci_complete_power_transition - Complete power transition of a PCI device
  597. * @dev: PCI device to handle.
  598. * @state: State to put the device into.
  599. *
  600. * This function should not be called directly by device drivers.
  601. */
  602. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  603. {
  604. return state >= PCI_D0 ?
  605. pci_platform_power_transition(dev, state) : -EINVAL;
  606. }
  607. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  608. /**
  609. * pci_set_power_state - Set the power state of a PCI device
  610. * @dev: PCI device to handle.
  611. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  612. *
  613. * Transition a device to a new power state, using the platform firmware and/or
  614. * the device's PCI PM registers.
  615. *
  616. * RETURN VALUE:
  617. * -EINVAL if the requested state is invalid.
  618. * -EIO if device does not support PCI PM or its PM capabilities register has a
  619. * wrong version, or device doesn't support the requested state.
  620. * 0 if device already is in the requested state.
  621. * 0 if device's power state has been successfully changed.
  622. */
  623. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  624. {
  625. int error;
  626. /* bound the state we're entering */
  627. if (state > PCI_D3hot)
  628. state = PCI_D3hot;
  629. else if (state < PCI_D0)
  630. state = PCI_D0;
  631. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  632. /*
  633. * If the device or the parent bridge do not support PCI PM,
  634. * ignore the request if we're doing anything other than putting
  635. * it into D0 (which would only happen on boot).
  636. */
  637. return 0;
  638. __pci_start_power_transition(dev, state);
  639. /* This device is quirked not to be put into D3, so
  640. don't put it in D3 */
  641. if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  642. return 0;
  643. error = pci_raw_set_power_state(dev, state);
  644. if (!__pci_complete_power_transition(dev, state))
  645. error = 0;
  646. /*
  647. * When aspm_policy is "powersave" this call ensures
  648. * that ASPM is configured.
  649. */
  650. if (!error && dev->bus->self)
  651. pcie_aspm_powersave_config_link(dev->bus->self);
  652. return error;
  653. }
  654. /**
  655. * pci_choose_state - Choose the power state of a PCI device
  656. * @dev: PCI device to be suspended
  657. * @state: target sleep state for the whole system. This is the value
  658. * that is passed to suspend() function.
  659. *
  660. * Returns PCI power state suitable for given device and given system
  661. * message.
  662. */
  663. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  664. {
  665. pci_power_t ret;
  666. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  667. return PCI_D0;
  668. ret = platform_pci_choose_state(dev);
  669. if (ret != PCI_POWER_ERROR)
  670. return ret;
  671. switch (state.event) {
  672. case PM_EVENT_ON:
  673. return PCI_D0;
  674. case PM_EVENT_FREEZE:
  675. case PM_EVENT_PRETHAW:
  676. /* REVISIT both freeze and pre-thaw "should" use D0 */
  677. case PM_EVENT_SUSPEND:
  678. case PM_EVENT_HIBERNATE:
  679. return PCI_D3hot;
  680. default:
  681. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  682. state.event);
  683. BUG();
  684. }
  685. return PCI_D0;
  686. }
  687. EXPORT_SYMBOL(pci_choose_state);
  688. #define PCI_EXP_SAVE_REGS 7
  689. #define pcie_cap_has_devctl(type, flags) 1
  690. #define pcie_cap_has_lnkctl(type, flags) \
  691. ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
  692. (type == PCI_EXP_TYPE_ROOT_PORT || \
  693. type == PCI_EXP_TYPE_ENDPOINT || \
  694. type == PCI_EXP_TYPE_LEG_END))
  695. #define pcie_cap_has_sltctl(type, flags) \
  696. ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
  697. ((type == PCI_EXP_TYPE_ROOT_PORT) || \
  698. (type == PCI_EXP_TYPE_DOWNSTREAM && \
  699. (flags & PCI_EXP_FLAGS_SLOT))))
  700. #define pcie_cap_has_rtctl(type, flags) \
  701. ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
  702. (type == PCI_EXP_TYPE_ROOT_PORT || \
  703. type == PCI_EXP_TYPE_RC_EC))
  704. #define pcie_cap_has_devctl2(type, flags) \
  705. ((flags & PCI_EXP_FLAGS_VERS) > 1)
  706. #define pcie_cap_has_lnkctl2(type, flags) \
  707. ((flags & PCI_EXP_FLAGS_VERS) > 1)
  708. #define pcie_cap_has_sltctl2(type, flags) \
  709. ((flags & PCI_EXP_FLAGS_VERS) > 1)
  710. static struct pci_cap_saved_state *pci_find_saved_cap(
  711. struct pci_dev *pci_dev, char cap)
  712. {
  713. struct pci_cap_saved_state *tmp;
  714. struct hlist_node *pos;
  715. hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
  716. if (tmp->cap.cap_nr == cap)
  717. return tmp;
  718. }
  719. return NULL;
  720. }
  721. static int pci_save_pcie_state(struct pci_dev *dev)
  722. {
  723. int pos, i = 0;
  724. struct pci_cap_saved_state *save_state;
  725. u16 *cap;
  726. u16 flags;
  727. pos = pci_pcie_cap(dev);
  728. if (!pos)
  729. return 0;
  730. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  731. if (!save_state) {
  732. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  733. return -ENOMEM;
  734. }
  735. cap = (u16 *)&save_state->cap.data[0];
  736. pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
  737. if (pcie_cap_has_devctl(dev->pcie_type, flags))
  738. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
  739. if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
  740. pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
  741. if (pcie_cap_has_sltctl(dev->pcie_type, flags))
  742. pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
  743. if (pcie_cap_has_rtctl(dev->pcie_type, flags))
  744. pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
  745. if (pcie_cap_has_devctl2(dev->pcie_type, flags))
  746. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
  747. if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
  748. pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
  749. if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
  750. pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
  751. return 0;
  752. }
  753. static void pci_restore_pcie_state(struct pci_dev *dev)
  754. {
  755. int i = 0, pos;
  756. struct pci_cap_saved_state *save_state;
  757. u16 *cap;
  758. u16 flags;
  759. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  760. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  761. if (!save_state || pos <= 0)
  762. return;
  763. cap = (u16 *)&save_state->cap.data[0];
  764. pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
  765. if (pcie_cap_has_devctl(dev->pcie_type, flags))
  766. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
  767. if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
  768. pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
  769. if (pcie_cap_has_sltctl(dev->pcie_type, flags))
  770. pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
  771. if (pcie_cap_has_rtctl(dev->pcie_type, flags))
  772. pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
  773. if (pcie_cap_has_devctl2(dev->pcie_type, flags))
  774. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
  775. if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
  776. pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
  777. if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
  778. pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
  779. }
  780. static int pci_save_pcix_state(struct pci_dev *dev)
  781. {
  782. int pos;
  783. struct pci_cap_saved_state *save_state;
  784. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  785. if (pos <= 0)
  786. return 0;
  787. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  788. if (!save_state) {
  789. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  790. return -ENOMEM;
  791. }
  792. pci_read_config_word(dev, pos + PCI_X_CMD,
  793. (u16 *)save_state->cap.data);
  794. return 0;
  795. }
  796. static void pci_restore_pcix_state(struct pci_dev *dev)
  797. {
  798. int i = 0, pos;
  799. struct pci_cap_saved_state *save_state;
  800. u16 *cap;
  801. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  802. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  803. if (!save_state || pos <= 0)
  804. return;
  805. cap = (u16 *)&save_state->cap.data[0];
  806. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  807. }
  808. /**
  809. * pci_save_state - save the PCI configuration space of a device before suspending
  810. * @dev: - PCI device that we're dealing with
  811. */
  812. int
  813. pci_save_state(struct pci_dev *dev)
  814. {
  815. int i;
  816. /* XXX: 100% dword access ok here? */
  817. for (i = 0; i < 16; i++)
  818. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  819. dev->state_saved = true;
  820. if ((i = pci_save_pcie_state(dev)) != 0)
  821. return i;
  822. if ((i = pci_save_pcix_state(dev)) != 0)
  823. return i;
  824. return 0;
  825. }
  826. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  827. u32 saved_val, int retry)
  828. {
  829. u32 val;
  830. pci_read_config_dword(pdev, offset, &val);
  831. if (val == saved_val)
  832. return;
  833. for (;;) {
  834. dev_dbg(&pdev->dev, "restoring config space at offset "
  835. "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
  836. pci_write_config_dword(pdev, offset, saved_val);
  837. if (retry-- <= 0)
  838. return;
  839. pci_read_config_dword(pdev, offset, &val);
  840. if (val == saved_val)
  841. return;
  842. mdelay(1);
  843. }
  844. }
  845. static void pci_restore_config_space_range(struct pci_dev *pdev,
  846. int start, int end, int retry)
  847. {
  848. int index;
  849. for (index = end; index >= start; index--)
  850. pci_restore_config_dword(pdev, 4 * index,
  851. pdev->saved_config_space[index],
  852. retry);
  853. }
  854. static void pci_restore_config_space(struct pci_dev *pdev)
  855. {
  856. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  857. pci_restore_config_space_range(pdev, 10, 15, 0);
  858. /* Restore BARs before the command register. */
  859. pci_restore_config_space_range(pdev, 4, 9, 10);
  860. pci_restore_config_space_range(pdev, 0, 3, 0);
  861. } else {
  862. pci_restore_config_space_range(pdev, 0, 15, 0);
  863. }
  864. }
  865. /**
  866. * pci_restore_state - Restore the saved state of a PCI device
  867. * @dev: - PCI device that we're dealing with
  868. */
  869. void pci_restore_state(struct pci_dev *dev)
  870. {
  871. if (!dev->state_saved)
  872. return;
  873. /* PCI Express register must be restored first */
  874. pci_restore_pcie_state(dev);
  875. pci_restore_ats_state(dev);
  876. pci_restore_config_space(dev);
  877. pci_restore_pcix_state(dev);
  878. pci_restore_msi_state(dev);
  879. pci_restore_iov_state(dev);
  880. dev->state_saved = false;
  881. }
  882. struct pci_saved_state {
  883. u32 config_space[16];
  884. struct pci_cap_saved_data cap[0];
  885. };
  886. /**
  887. * pci_store_saved_state - Allocate and return an opaque struct containing
  888. * the device saved state.
  889. * @dev: PCI device that we're dealing with
  890. *
  891. * Rerturn NULL if no state or error.
  892. */
  893. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  894. {
  895. struct pci_saved_state *state;
  896. struct pci_cap_saved_state *tmp;
  897. struct pci_cap_saved_data *cap;
  898. struct hlist_node *pos;
  899. size_t size;
  900. if (!dev->state_saved)
  901. return NULL;
  902. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  903. hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
  904. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  905. state = kzalloc(size, GFP_KERNEL);
  906. if (!state)
  907. return NULL;
  908. memcpy(state->config_space, dev->saved_config_space,
  909. sizeof(state->config_space));
  910. cap = state->cap;
  911. hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
  912. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  913. memcpy(cap, &tmp->cap, len);
  914. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  915. }
  916. /* Empty cap_save terminates list */
  917. return state;
  918. }
  919. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  920. /**
  921. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  922. * @dev: PCI device that we're dealing with
  923. * @state: Saved state returned from pci_store_saved_state()
  924. */
  925. int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
  926. {
  927. struct pci_cap_saved_data *cap;
  928. dev->state_saved = false;
  929. if (!state)
  930. return 0;
  931. memcpy(dev->saved_config_space, state->config_space,
  932. sizeof(state->config_space));
  933. cap = state->cap;
  934. while (cap->size) {
  935. struct pci_cap_saved_state *tmp;
  936. tmp = pci_find_saved_cap(dev, cap->cap_nr);
  937. if (!tmp || tmp->cap.size != cap->size)
  938. return -EINVAL;
  939. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  940. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  941. sizeof(struct pci_cap_saved_data) + cap->size);
  942. }
  943. dev->state_saved = true;
  944. return 0;
  945. }
  946. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  947. /**
  948. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  949. * and free the memory allocated for it.
  950. * @dev: PCI device that we're dealing with
  951. * @state: Pointer to saved state returned from pci_store_saved_state()
  952. */
  953. int pci_load_and_free_saved_state(struct pci_dev *dev,
  954. struct pci_saved_state **state)
  955. {
  956. int ret = pci_load_saved_state(dev, *state);
  957. kfree(*state);
  958. *state = NULL;
  959. return ret;
  960. }
  961. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  962. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  963. {
  964. int err;
  965. err = pci_set_power_state(dev, PCI_D0);
  966. if (err < 0 && err != -EIO)
  967. return err;
  968. err = pcibios_enable_device(dev, bars);
  969. if (err < 0)
  970. return err;
  971. pci_fixup_device(pci_fixup_enable, dev);
  972. return 0;
  973. }
  974. /**
  975. * pci_reenable_device - Resume abandoned device
  976. * @dev: PCI device to be resumed
  977. *
  978. * Note this function is a backend of pci_default_resume and is not supposed
  979. * to be called by normal code, write proper resume handler and use it instead.
  980. */
  981. int pci_reenable_device(struct pci_dev *dev)
  982. {
  983. if (pci_is_enabled(dev))
  984. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  985. return 0;
  986. }
  987. static int __pci_enable_device_flags(struct pci_dev *dev,
  988. resource_size_t flags)
  989. {
  990. int err;
  991. int i, bars = 0;
  992. /*
  993. * Power state could be unknown at this point, either due to a fresh
  994. * boot or a device removal call. So get the current power state
  995. * so that things like MSI message writing will behave as expected
  996. * (e.g. if the device really is in D0 at enable time).
  997. */
  998. if (dev->pm_cap) {
  999. u16 pmcsr;
  1000. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1001. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1002. }
  1003. if (atomic_add_return(1, &dev->enable_cnt) > 1)
  1004. return 0; /* already enabled */
  1005. /* only skip sriov related */
  1006. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1007. if (dev->resource[i].flags & flags)
  1008. bars |= (1 << i);
  1009. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1010. if (dev->resource[i].flags & flags)
  1011. bars |= (1 << i);
  1012. err = do_pci_enable_device(dev, bars);
  1013. if (err < 0)
  1014. atomic_dec(&dev->enable_cnt);
  1015. return err;
  1016. }
  1017. /**
  1018. * pci_enable_device_io - Initialize a device for use with IO space
  1019. * @dev: PCI device to be initialized
  1020. *
  1021. * Initialize device before it's used by a driver. Ask low-level code
  1022. * to enable I/O resources. Wake up the device if it was suspended.
  1023. * Beware, this function can fail.
  1024. */
  1025. int pci_enable_device_io(struct pci_dev *dev)
  1026. {
  1027. return __pci_enable_device_flags(dev, IORESOURCE_IO);
  1028. }
  1029. /**
  1030. * pci_enable_device_mem - Initialize a device for use with Memory space
  1031. * @dev: PCI device to be initialized
  1032. *
  1033. * Initialize device before it's used by a driver. Ask low-level code
  1034. * to enable Memory resources. Wake up the device if it was suspended.
  1035. * Beware, this function can fail.
  1036. */
  1037. int pci_enable_device_mem(struct pci_dev *dev)
  1038. {
  1039. return __pci_enable_device_flags(dev, IORESOURCE_MEM);
  1040. }
  1041. /**
  1042. * pci_enable_device - Initialize device before it's used by a driver.
  1043. * @dev: PCI device to be initialized
  1044. *
  1045. * Initialize device before it's used by a driver. Ask low-level code
  1046. * to enable I/O and memory. Wake up the device if it was suspended.
  1047. * Beware, this function can fail.
  1048. *
  1049. * Note we don't actually enable the device many times if we call
  1050. * this function repeatedly (we just increment the count).
  1051. */
  1052. int pci_enable_device(struct pci_dev *dev)
  1053. {
  1054. return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1055. }
  1056. /*
  1057. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1058. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1059. * there's no need to track it separately. pci_devres is initialized
  1060. * when a device is enabled using managed PCI device enable interface.
  1061. */
  1062. struct pci_devres {
  1063. unsigned int enabled:1;
  1064. unsigned int pinned:1;
  1065. unsigned int orig_intx:1;
  1066. unsigned int restore_intx:1;
  1067. u32 region_mask;
  1068. };
  1069. static void pcim_release(struct device *gendev, void *res)
  1070. {
  1071. struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
  1072. struct pci_devres *this = res;
  1073. int i;
  1074. if (dev->msi_enabled)
  1075. pci_disable_msi(dev);
  1076. if (dev->msix_enabled)
  1077. pci_disable_msix(dev);
  1078. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1079. if (this->region_mask & (1 << i))
  1080. pci_release_region(dev, i);
  1081. if (this->restore_intx)
  1082. pci_intx(dev, this->orig_intx);
  1083. if (this->enabled && !this->pinned)
  1084. pci_disable_device(dev);
  1085. }
  1086. static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
  1087. {
  1088. struct pci_devres *dr, *new_dr;
  1089. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1090. if (dr)
  1091. return dr;
  1092. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1093. if (!new_dr)
  1094. return NULL;
  1095. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1096. }
  1097. static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
  1098. {
  1099. if (pci_is_managed(pdev))
  1100. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1101. return NULL;
  1102. }
  1103. /**
  1104. * pcim_enable_device - Managed pci_enable_device()
  1105. * @pdev: PCI device to be initialized
  1106. *
  1107. * Managed pci_enable_device().
  1108. */
  1109. int pcim_enable_device(struct pci_dev *pdev)
  1110. {
  1111. struct pci_devres *dr;
  1112. int rc;
  1113. dr = get_pci_dr(pdev);
  1114. if (unlikely(!dr))
  1115. return -ENOMEM;
  1116. if (dr->enabled)
  1117. return 0;
  1118. rc = pci_enable_device(pdev);
  1119. if (!rc) {
  1120. pdev->is_managed = 1;
  1121. dr->enabled = 1;
  1122. }
  1123. return rc;
  1124. }
  1125. /**
  1126. * pcim_pin_device - Pin managed PCI device
  1127. * @pdev: PCI device to pin
  1128. *
  1129. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1130. * driver detach. @pdev must have been enabled with
  1131. * pcim_enable_device().
  1132. */
  1133. void pcim_pin_device(struct pci_dev *pdev)
  1134. {
  1135. struct pci_devres *dr;
  1136. dr = find_pci_dr(pdev);
  1137. WARN_ON(!dr || !dr->enabled);
  1138. if (dr)
  1139. dr->pinned = 1;
  1140. }
  1141. /**
  1142. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1143. * @dev: the PCI device to disable
  1144. *
  1145. * Disables architecture specific PCI resources for the device. This
  1146. * is the default implementation. Architecture implementations can
  1147. * override this.
  1148. */
  1149. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  1150. static void do_pci_disable_device(struct pci_dev *dev)
  1151. {
  1152. u16 pci_command;
  1153. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1154. if (pci_command & PCI_COMMAND_MASTER) {
  1155. pci_command &= ~PCI_COMMAND_MASTER;
  1156. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1157. }
  1158. pcibios_disable_device(dev);
  1159. }
  1160. /**
  1161. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1162. * @dev: PCI device to disable
  1163. *
  1164. * NOTE: This function is a backend of PCI power management routines and is
  1165. * not supposed to be called drivers.
  1166. */
  1167. void pci_disable_enabled_device(struct pci_dev *dev)
  1168. {
  1169. if (pci_is_enabled(dev))
  1170. do_pci_disable_device(dev);
  1171. }
  1172. /**
  1173. * pci_disable_device - Disable PCI device after use
  1174. * @dev: PCI device to be disabled
  1175. *
  1176. * Signal to the system that the PCI device is not in use by the system
  1177. * anymore. This only involves disabling PCI bus-mastering, if active.
  1178. *
  1179. * Note we don't actually disable the device until all callers of
  1180. * pci_enable_device() have called pci_disable_device().
  1181. */
  1182. void
  1183. pci_disable_device(struct pci_dev *dev)
  1184. {
  1185. struct pci_devres *dr;
  1186. dr = find_pci_dr(dev);
  1187. if (dr)
  1188. dr->enabled = 0;
  1189. if (atomic_sub_return(1, &dev->enable_cnt) != 0)
  1190. return;
  1191. do_pci_disable_device(dev);
  1192. dev->is_busmaster = 0;
  1193. }
  1194. /**
  1195. * pcibios_set_pcie_reset_state - set reset state for device dev
  1196. * @dev: the PCIe device reset
  1197. * @state: Reset state to enter into
  1198. *
  1199. *
  1200. * Sets the PCIe reset state for the device. This is the default
  1201. * implementation. Architecture implementations can override this.
  1202. */
  1203. int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1204. enum pcie_reset_state state)
  1205. {
  1206. return -EINVAL;
  1207. }
  1208. /**
  1209. * pci_set_pcie_reset_state - set reset state for device dev
  1210. * @dev: the PCIe device reset
  1211. * @state: Reset state to enter into
  1212. *
  1213. *
  1214. * Sets the PCI reset state for the device.
  1215. */
  1216. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1217. {
  1218. return pcibios_set_pcie_reset_state(dev, state);
  1219. }
  1220. /**
  1221. * pci_check_pme_status - Check if given device has generated PME.
  1222. * @dev: Device to check.
  1223. *
  1224. * Check the PME status of the device and if set, clear it and clear PME enable
  1225. * (if set). Return 'true' if PME status and PME enable were both set or
  1226. * 'false' otherwise.
  1227. */
  1228. bool pci_check_pme_status(struct pci_dev *dev)
  1229. {
  1230. int pmcsr_pos;
  1231. u16 pmcsr;
  1232. bool ret = false;
  1233. if (!dev->pm_cap)
  1234. return false;
  1235. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1236. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1237. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1238. return false;
  1239. /* Clear PME status. */
  1240. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1241. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1242. /* Disable PME to avoid interrupt flood. */
  1243. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1244. ret = true;
  1245. }
  1246. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1247. return ret;
  1248. }
  1249. /**
  1250. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1251. * @dev: Device to handle.
  1252. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1253. *
  1254. * Check if @dev has generated PME and queue a resume request for it in that
  1255. * case.
  1256. */
  1257. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1258. {
  1259. if (pme_poll_reset && dev->pme_poll)
  1260. dev->pme_poll = false;
  1261. if (pci_check_pme_status(dev)) {
  1262. pci_wakeup_event(dev);
  1263. pm_request_resume(&dev->dev);
  1264. }
  1265. return 0;
  1266. }
  1267. /**
  1268. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1269. * @bus: Top bus of the subtree to walk.
  1270. */
  1271. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1272. {
  1273. if (bus)
  1274. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1275. }
  1276. /**
  1277. * pci_pme_capable - check the capability of PCI device to generate PME#
  1278. * @dev: PCI device to handle.
  1279. * @state: PCI state from which device will issue PME#.
  1280. */
  1281. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1282. {
  1283. if (!dev->pm_cap)
  1284. return false;
  1285. return !!(dev->pme_support & (1 << state));
  1286. }
  1287. static void pci_pme_list_scan(struct work_struct *work)
  1288. {
  1289. struct pci_pme_device *pme_dev, *n;
  1290. mutex_lock(&pci_pme_list_mutex);
  1291. if (!list_empty(&pci_pme_list)) {
  1292. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1293. if (pme_dev->dev->pme_poll) {
  1294. pci_pme_wakeup(pme_dev->dev, NULL);
  1295. } else {
  1296. list_del(&pme_dev->list);
  1297. kfree(pme_dev);
  1298. }
  1299. }
  1300. if (!list_empty(&pci_pme_list))
  1301. schedule_delayed_work(&pci_pme_work,
  1302. msecs_to_jiffies(PME_TIMEOUT));
  1303. }
  1304. mutex_unlock(&pci_pme_list_mutex);
  1305. }
  1306. /**
  1307. * pci_pme_active - enable or disable PCI device's PME# function
  1308. * @dev: PCI device to handle.
  1309. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1310. *
  1311. * The caller must verify that the device is capable of generating PME# before
  1312. * calling this function with @enable equal to 'true'.
  1313. */
  1314. void pci_pme_active(struct pci_dev *dev, bool enable)
  1315. {
  1316. u16 pmcsr;
  1317. if (!dev->pm_cap)
  1318. return;
  1319. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1320. /* Clear PME_Status by writing 1 to it and enable PME# */
  1321. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1322. if (!enable)
  1323. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1324. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1325. /* PCI (as opposed to PCIe) PME requires that the device have
  1326. its PME# line hooked up correctly. Not all hardware vendors
  1327. do this, so the PME never gets delivered and the device
  1328. remains asleep. The easiest way around this is to
  1329. periodically walk the list of suspended devices and check
  1330. whether any have their PME flag set. The assumption is that
  1331. we'll wake up often enough anyway that this won't be a huge
  1332. hit, and the power savings from the devices will still be a
  1333. win. */
  1334. if (dev->pme_poll) {
  1335. struct pci_pme_device *pme_dev;
  1336. if (enable) {
  1337. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1338. GFP_KERNEL);
  1339. if (!pme_dev)
  1340. goto out;
  1341. pme_dev->dev = dev;
  1342. mutex_lock(&pci_pme_list_mutex);
  1343. list_add(&pme_dev->list, &pci_pme_list);
  1344. if (list_is_singular(&pci_pme_list))
  1345. schedule_delayed_work(&pci_pme_work,
  1346. msecs_to_jiffies(PME_TIMEOUT));
  1347. mutex_unlock(&pci_pme_list_mutex);
  1348. } else {
  1349. mutex_lock(&pci_pme_list_mutex);
  1350. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1351. if (pme_dev->dev == dev) {
  1352. list_del(&pme_dev->list);
  1353. kfree(pme_dev);
  1354. break;
  1355. }
  1356. }
  1357. mutex_unlock(&pci_pme_list_mutex);
  1358. }
  1359. }
  1360. out:
  1361. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1362. }
  1363. /**
  1364. * __pci_enable_wake - enable PCI device as wakeup event source
  1365. * @dev: PCI device affected
  1366. * @state: PCI state from which device will issue wakeup events
  1367. * @runtime: True if the events are to be generated at run time
  1368. * @enable: True to enable event generation; false to disable
  1369. *
  1370. * This enables the device as a wakeup event source, or disables it.
  1371. * When such events involves platform-specific hooks, those hooks are
  1372. * called automatically by this routine.
  1373. *
  1374. * Devices with legacy power management (no standard PCI PM capabilities)
  1375. * always require such platform hooks.
  1376. *
  1377. * RETURN VALUE:
  1378. * 0 is returned on success
  1379. * -EINVAL is returned if device is not supposed to wake up the system
  1380. * Error code depending on the platform is returned if both the platform and
  1381. * the native mechanism fail to enable the generation of wake-up events
  1382. */
  1383. int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
  1384. bool runtime, bool enable)
  1385. {
  1386. int ret = 0;
  1387. if (enable && !runtime && !device_may_wakeup(&dev->dev))
  1388. return -EINVAL;
  1389. /* Don't do the same thing twice in a row for one device. */
  1390. if (!!enable == !!dev->wakeup_prepared)
  1391. return 0;
  1392. /*
  1393. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1394. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1395. * enable. To disable wake-up we call the platform first, for symmetry.
  1396. */
  1397. if (enable) {
  1398. int error;
  1399. if (pci_pme_capable(dev, state))
  1400. pci_pme_active(dev, true);
  1401. else
  1402. ret = 1;
  1403. error = runtime ? platform_pci_run_wake(dev, true) :
  1404. platform_pci_sleep_wake(dev, true);
  1405. if (ret)
  1406. ret = error;
  1407. if (!ret)
  1408. dev->wakeup_prepared = true;
  1409. } else {
  1410. if (runtime)
  1411. platform_pci_run_wake(dev, false);
  1412. else
  1413. platform_pci_sleep_wake(dev, false);
  1414. pci_pme_active(dev, false);
  1415. dev->wakeup_prepared = false;
  1416. }
  1417. return ret;
  1418. }
  1419. EXPORT_SYMBOL(__pci_enable_wake);
  1420. /**
  1421. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1422. * @dev: PCI device to prepare
  1423. * @enable: True to enable wake-up event generation; false to disable
  1424. *
  1425. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1426. * and this function allows them to set that up cleanly - pci_enable_wake()
  1427. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1428. * ordering constraints.
  1429. *
  1430. * This function only returns error code if the device is not capable of
  1431. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1432. * enable wake-up power for it.
  1433. */
  1434. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1435. {
  1436. return pci_pme_capable(dev, PCI_D3cold) ?
  1437. pci_enable_wake(dev, PCI_D3cold, enable) :
  1438. pci_enable_wake(dev, PCI_D3hot, enable);
  1439. }
  1440. /**
  1441. * pci_target_state - find an appropriate low power state for a given PCI dev
  1442. * @dev: PCI device
  1443. *
  1444. * Use underlying platform code to find a supported low power state for @dev.
  1445. * If the platform can't manage @dev, return the deepest state from which it
  1446. * can generate wake events, based on any available PME info.
  1447. */
  1448. pci_power_t pci_target_state(struct pci_dev *dev)
  1449. {
  1450. pci_power_t target_state = PCI_D3hot;
  1451. if (platform_pci_power_manageable(dev)) {
  1452. /*
  1453. * Call the platform to choose the target state of the device
  1454. * and enable wake-up from this state if supported.
  1455. */
  1456. pci_power_t state = platform_pci_choose_state(dev);
  1457. switch (state) {
  1458. case PCI_POWER_ERROR:
  1459. case PCI_UNKNOWN:
  1460. break;
  1461. case PCI_D1:
  1462. case PCI_D2:
  1463. if (pci_no_d1d2(dev))
  1464. break;
  1465. default:
  1466. target_state = state;
  1467. }
  1468. } else if (!dev->pm_cap) {
  1469. target_state = PCI_D0;
  1470. } else if (device_may_wakeup(&dev->dev)) {
  1471. /*
  1472. * Find the deepest state from which the device can generate
  1473. * wake-up events, make it the target state and enable device
  1474. * to generate PME#.
  1475. */
  1476. if (dev->pme_support) {
  1477. while (target_state
  1478. && !(dev->pme_support & (1 << target_state)))
  1479. target_state--;
  1480. }
  1481. }
  1482. return target_state;
  1483. }
  1484. /**
  1485. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1486. * @dev: Device to handle.
  1487. *
  1488. * Choose the power state appropriate for the device depending on whether
  1489. * it can wake up the system and/or is power manageable by the platform
  1490. * (PCI_D3hot is the default) and put the device into that state.
  1491. */
  1492. int pci_prepare_to_sleep(struct pci_dev *dev)
  1493. {
  1494. pci_power_t target_state = pci_target_state(dev);
  1495. int error;
  1496. if (target_state == PCI_POWER_ERROR)
  1497. return -EIO;
  1498. pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
  1499. error = pci_set_power_state(dev, target_state);
  1500. if (error)
  1501. pci_enable_wake(dev, target_state, false);
  1502. return error;
  1503. }
  1504. /**
  1505. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1506. * @dev: Device to handle.
  1507. *
  1508. * Disable device's system wake-up capability and put it into D0.
  1509. */
  1510. int pci_back_from_sleep(struct pci_dev *dev)
  1511. {
  1512. pci_enable_wake(dev, PCI_D0, false);
  1513. return pci_set_power_state(dev, PCI_D0);
  1514. }
  1515. /**
  1516. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1517. * @dev: PCI device being suspended.
  1518. *
  1519. * Prepare @dev to generate wake-up events at run time and put it into a low
  1520. * power state.
  1521. */
  1522. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1523. {
  1524. pci_power_t target_state = pci_target_state(dev);
  1525. int error;
  1526. if (target_state == PCI_POWER_ERROR)
  1527. return -EIO;
  1528. __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
  1529. error = pci_set_power_state(dev, target_state);
  1530. if (error)
  1531. __pci_enable_wake(dev, target_state, true, false);
  1532. return error;
  1533. }
  1534. /**
  1535. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1536. * @dev: Device to check.
  1537. *
  1538. * Return true if the device itself is cabable of generating wake-up events
  1539. * (through the platform or using the native PCIe PME) or if the device supports
  1540. * PME and one of its upstream bridges can generate wake-up events.
  1541. */
  1542. bool pci_dev_run_wake(struct pci_dev *dev)
  1543. {
  1544. struct pci_bus *bus = dev->bus;
  1545. if (device_run_wake(&dev->dev))
  1546. return true;
  1547. if (!dev->pme_support)
  1548. return false;
  1549. while (bus->parent) {
  1550. struct pci_dev *bridge = bus->self;
  1551. if (device_run_wake(&bridge->dev))
  1552. return true;
  1553. bus = bus->parent;
  1554. }
  1555. /* We have reached the root bus. */
  1556. if (bus->bridge)
  1557. return device_run_wake(bus->bridge);
  1558. return false;
  1559. }
  1560. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1561. /**
  1562. * pci_pm_init - Initialize PM functions of given PCI device
  1563. * @dev: PCI device to handle.
  1564. */
  1565. void pci_pm_init(struct pci_dev *dev)
  1566. {
  1567. int pm;
  1568. u16 pmc;
  1569. pm_runtime_forbid(&dev->dev);
  1570. device_enable_async_suspend(&dev->dev);
  1571. dev->wakeup_prepared = false;
  1572. dev->pm_cap = 0;
  1573. /* find PCI PM capability in list */
  1574. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1575. if (!pm)
  1576. return;
  1577. /* Check device's ability to generate PME# */
  1578. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  1579. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  1580. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  1581. pmc & PCI_PM_CAP_VER_MASK);
  1582. return;
  1583. }
  1584. dev->pm_cap = pm;
  1585. dev->d3_delay = PCI_PM_D3_WAIT;
  1586. dev->d1_support = false;
  1587. dev->d2_support = false;
  1588. if (!pci_no_d1d2(dev)) {
  1589. if (pmc & PCI_PM_CAP_D1)
  1590. dev->d1_support = true;
  1591. if (pmc & PCI_PM_CAP_D2)
  1592. dev->d2_support = true;
  1593. if (dev->d1_support || dev->d2_support)
  1594. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  1595. dev->d1_support ? " D1" : "",
  1596. dev->d2_support ? " D2" : "");
  1597. }
  1598. pmc &= PCI_PM_CAP_PME_MASK;
  1599. if (pmc) {
  1600. dev_printk(KERN_DEBUG, &dev->dev,
  1601. "PME# supported from%s%s%s%s%s\n",
  1602. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  1603. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  1604. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  1605. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  1606. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  1607. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  1608. dev->pme_poll = true;
  1609. /*
  1610. * Make device's PM flags reflect the wake-up capability, but
  1611. * let the user space enable it to wake up the system as needed.
  1612. */
  1613. device_set_wakeup_capable(&dev->dev, true);
  1614. /* Disable the PME# generation functionality */
  1615. pci_pme_active(dev, false);
  1616. } else {
  1617. dev->pme_support = 0;
  1618. }
  1619. }
  1620. /**
  1621. * platform_pci_wakeup_init - init platform wakeup if present
  1622. * @dev: PCI device
  1623. *
  1624. * Some devices don't have PCI PM caps but can still generate wakeup
  1625. * events through platform methods (like ACPI events). If @dev supports
  1626. * platform wakeup events, set the device flag to indicate as much. This
  1627. * may be redundant if the device also supports PCI PM caps, but double
  1628. * initialization should be safe in that case.
  1629. */
  1630. void platform_pci_wakeup_init(struct pci_dev *dev)
  1631. {
  1632. if (!platform_pci_can_wakeup(dev))
  1633. return;
  1634. device_set_wakeup_capable(&dev->dev, true);
  1635. platform_pci_sleep_wake(dev, false);
  1636. }
  1637. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  1638. struct pci_cap_saved_state *new_cap)
  1639. {
  1640. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  1641. }
  1642. /**
  1643. * pci_add_save_buffer - allocate buffer for saving given capability registers
  1644. * @dev: the PCI device
  1645. * @cap: the capability to allocate the buffer for
  1646. * @size: requested size of the buffer
  1647. */
  1648. static int pci_add_cap_save_buffer(
  1649. struct pci_dev *dev, char cap, unsigned int size)
  1650. {
  1651. int pos;
  1652. struct pci_cap_saved_state *save_state;
  1653. pos = pci_find_capability(dev, cap);
  1654. if (pos <= 0)
  1655. return 0;
  1656. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  1657. if (!save_state)
  1658. return -ENOMEM;
  1659. save_state->cap.cap_nr = cap;
  1660. save_state->cap.size = size;
  1661. pci_add_saved_cap(dev, save_state);
  1662. return 0;
  1663. }
  1664. /**
  1665. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  1666. * @dev: the PCI device
  1667. */
  1668. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  1669. {
  1670. int error;
  1671. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  1672. PCI_EXP_SAVE_REGS * sizeof(u16));
  1673. if (error)
  1674. dev_err(&dev->dev,
  1675. "unable to preallocate PCI Express save buffer\n");
  1676. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  1677. if (error)
  1678. dev_err(&dev->dev,
  1679. "unable to preallocate PCI-X save buffer\n");
  1680. }
  1681. void pci_free_cap_save_buffers(struct pci_dev *dev)
  1682. {
  1683. struct pci_cap_saved_state *tmp;
  1684. struct hlist_node *pos, *n;
  1685. hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
  1686. kfree(tmp);
  1687. }
  1688. /**
  1689. * pci_enable_ari - enable ARI forwarding if hardware support it
  1690. * @dev: the PCI device
  1691. */
  1692. void pci_enable_ari(struct pci_dev *dev)
  1693. {
  1694. int pos;
  1695. u32 cap;
  1696. u16 flags, ctrl;
  1697. struct pci_dev *bridge;
  1698. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  1699. return;
  1700. bridge = dev->bus->self;
  1701. if (!bridge || !pci_is_pcie(bridge))
  1702. return;
  1703. pos = pci_pcie_cap(bridge);
  1704. if (!pos)
  1705. return;
  1706. /* ARI is a PCIe v2 feature */
  1707. pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
  1708. if ((flags & PCI_EXP_FLAGS_VERS) < 2)
  1709. return;
  1710. pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
  1711. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  1712. return;
  1713. pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
  1714. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  1715. ctrl |= PCI_EXP_DEVCTL2_ARI;
  1716. bridge->ari_enabled = 1;
  1717. } else {
  1718. ctrl &= ~PCI_EXP_DEVCTL2_ARI;
  1719. bridge->ari_enabled = 0;
  1720. }
  1721. pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
  1722. }
  1723. /**
  1724. * pci_enable_ido - enable ID-based ordering on a device
  1725. * @dev: the PCI device
  1726. * @type: which types of IDO to enable
  1727. *
  1728. * Enable ID-based ordering on @dev. @type can contain the bits
  1729. * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
  1730. * which types of transactions are allowed to be re-ordered.
  1731. */
  1732. void pci_enable_ido(struct pci_dev *dev, unsigned long type)
  1733. {
  1734. int pos;
  1735. u16 ctrl;
  1736. pos = pci_pcie_cap(dev);
  1737. if (!pos)
  1738. return;
  1739. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
  1740. if (type & PCI_EXP_IDO_REQUEST)
  1741. ctrl |= PCI_EXP_IDO_REQ_EN;
  1742. if (type & PCI_EXP_IDO_COMPLETION)
  1743. ctrl |= PCI_EXP_IDO_CMP_EN;
  1744. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
  1745. }
  1746. EXPORT_SYMBOL(pci_enable_ido);
  1747. /**
  1748. * pci_disable_ido - disable ID-based ordering on a device
  1749. * @dev: the PCI device
  1750. * @type: which types of IDO to disable
  1751. */
  1752. void pci_disable_ido(struct pci_dev *dev, unsigned long type)
  1753. {
  1754. int pos;
  1755. u16 ctrl;
  1756. if (!pci_is_pcie(dev))
  1757. return;
  1758. pos = pci_pcie_cap(dev);
  1759. if (!pos)
  1760. return;
  1761. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
  1762. if (type & PCI_EXP_IDO_REQUEST)
  1763. ctrl &= ~PCI_EXP_IDO_REQ_EN;
  1764. if (type & PCI_EXP_IDO_COMPLETION)
  1765. ctrl &= ~PCI_EXP_IDO_CMP_EN;
  1766. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
  1767. }
  1768. EXPORT_SYMBOL(pci_disable_ido);
  1769. /**
  1770. * pci_enable_obff - enable optimized buffer flush/fill
  1771. * @dev: PCI device
  1772. * @type: type of signaling to use
  1773. *
  1774. * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
  1775. * signaling if possible, falling back to message signaling only if
  1776. * WAKE# isn't supported. @type should indicate whether the PCIe link
  1777. * be brought out of L0s or L1 to send the message. It should be either
  1778. * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
  1779. *
  1780. * If your device can benefit from receiving all messages, even at the
  1781. * power cost of bringing the link back up from a low power state, use
  1782. * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
  1783. * preferred type).
  1784. *
  1785. * RETURNS:
  1786. * Zero on success, appropriate error number on failure.
  1787. */
  1788. int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
  1789. {
  1790. int pos;
  1791. u32 cap;
  1792. u16 ctrl;
  1793. int ret;
  1794. if (!pci_is_pcie(dev))
  1795. return -ENOTSUPP;
  1796. pos = pci_pcie_cap(dev);
  1797. if (!pos)
  1798. return -ENOTSUPP;
  1799. pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
  1800. if (!(cap & PCI_EXP_OBFF_MASK))
  1801. return -ENOTSUPP; /* no OBFF support at all */
  1802. /* Make sure the topology supports OBFF as well */
  1803. if (dev->bus) {
  1804. ret = pci_enable_obff(dev->bus->self, type);
  1805. if (ret)
  1806. return ret;
  1807. }
  1808. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
  1809. if (cap & PCI_EXP_OBFF_WAKE)
  1810. ctrl |= PCI_EXP_OBFF_WAKE_EN;
  1811. else {
  1812. switch (type) {
  1813. case PCI_EXP_OBFF_SIGNAL_L0:
  1814. if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
  1815. ctrl |= PCI_EXP_OBFF_MSGA_EN;
  1816. break;
  1817. case PCI_EXP_OBFF_SIGNAL_ALWAYS:
  1818. ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
  1819. ctrl |= PCI_EXP_OBFF_MSGB_EN;
  1820. break;
  1821. default:
  1822. WARN(1, "bad OBFF signal type\n");
  1823. return -ENOTSUPP;
  1824. }
  1825. }
  1826. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
  1827. return 0;
  1828. }
  1829. EXPORT_SYMBOL(pci_enable_obff);
  1830. /**
  1831. * pci_disable_obff - disable optimized buffer flush/fill
  1832. * @dev: PCI device
  1833. *
  1834. * Disable OBFF on @dev.
  1835. */
  1836. void pci_disable_obff(struct pci_dev *dev)
  1837. {
  1838. int pos;
  1839. u16 ctrl;
  1840. if (!pci_is_pcie(dev))
  1841. return;
  1842. pos = pci_pcie_cap(dev);
  1843. if (!pos)
  1844. return;
  1845. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
  1846. ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
  1847. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
  1848. }
  1849. EXPORT_SYMBOL(pci_disable_obff);
  1850. /**
  1851. * pci_ltr_supported - check whether a device supports LTR
  1852. * @dev: PCI device
  1853. *
  1854. * RETURNS:
  1855. * True if @dev supports latency tolerance reporting, false otherwise.
  1856. */
  1857. bool pci_ltr_supported(struct pci_dev *dev)
  1858. {
  1859. int pos;
  1860. u32 cap;
  1861. if (!pci_is_pcie(dev))
  1862. return false;
  1863. pos = pci_pcie_cap(dev);
  1864. if (!pos)
  1865. return false;
  1866. pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
  1867. return cap & PCI_EXP_DEVCAP2_LTR;
  1868. }
  1869. EXPORT_SYMBOL(pci_ltr_supported);
  1870. /**
  1871. * pci_enable_ltr - enable latency tolerance reporting
  1872. * @dev: PCI device
  1873. *
  1874. * Enable LTR on @dev if possible, which means enabling it first on
  1875. * upstream ports.
  1876. *
  1877. * RETURNS:
  1878. * Zero on success, errno on failure.
  1879. */
  1880. int pci_enable_ltr(struct pci_dev *dev)
  1881. {
  1882. int pos;
  1883. u16 ctrl;
  1884. int ret;
  1885. if (!pci_ltr_supported(dev))
  1886. return -ENOTSUPP;
  1887. pos = pci_pcie_cap(dev);
  1888. if (!pos)
  1889. return -ENOTSUPP;
  1890. /* Only primary function can enable/disable LTR */
  1891. if (PCI_FUNC(dev->devfn) != 0)
  1892. return -EINVAL;
  1893. /* Enable upstream ports first */
  1894. if (dev->bus) {
  1895. ret = pci_enable_ltr(dev->bus->self);
  1896. if (ret)
  1897. return ret;
  1898. }
  1899. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
  1900. ctrl |= PCI_EXP_LTR_EN;
  1901. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
  1902. return 0;
  1903. }
  1904. EXPORT_SYMBOL(pci_enable_ltr);
  1905. /**
  1906. * pci_disable_ltr - disable latency tolerance reporting
  1907. * @dev: PCI device
  1908. */
  1909. void pci_disable_ltr(struct pci_dev *dev)
  1910. {
  1911. int pos;
  1912. u16 ctrl;
  1913. if (!pci_ltr_supported(dev))
  1914. return;
  1915. pos = pci_pcie_cap(dev);
  1916. if (!pos)
  1917. return;
  1918. /* Only primary function can enable/disable LTR */
  1919. if (PCI_FUNC(dev->devfn) != 0)
  1920. return;
  1921. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
  1922. ctrl &= ~PCI_EXP_LTR_EN;
  1923. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
  1924. }
  1925. EXPORT_SYMBOL(pci_disable_ltr);
  1926. static int __pci_ltr_scale(int *val)
  1927. {
  1928. int scale = 0;
  1929. while (*val > 1023) {
  1930. *val = (*val + 31) / 32;
  1931. scale++;
  1932. }
  1933. return scale;
  1934. }
  1935. /**
  1936. * pci_set_ltr - set LTR latency values
  1937. * @dev: PCI device
  1938. * @snoop_lat_ns: snoop latency in nanoseconds
  1939. * @nosnoop_lat_ns: nosnoop latency in nanoseconds
  1940. *
  1941. * Figure out the scale and set the LTR values accordingly.
  1942. */
  1943. int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
  1944. {
  1945. int pos, ret, snoop_scale, nosnoop_scale;
  1946. u16 val;
  1947. if (!pci_ltr_supported(dev))
  1948. return -ENOTSUPP;
  1949. snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
  1950. nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
  1951. if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
  1952. nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
  1953. return -EINVAL;
  1954. if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
  1955. (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
  1956. return -EINVAL;
  1957. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
  1958. if (!pos)
  1959. return -ENOTSUPP;
  1960. val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
  1961. ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
  1962. if (ret != 4)
  1963. return -EIO;
  1964. val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
  1965. ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
  1966. if (ret != 4)
  1967. return -EIO;
  1968. return 0;
  1969. }
  1970. EXPORT_SYMBOL(pci_set_ltr);
  1971. static int pci_acs_enable;
  1972. /**
  1973. * pci_request_acs - ask for ACS to be enabled if supported
  1974. */
  1975. void pci_request_acs(void)
  1976. {
  1977. pci_acs_enable = 1;
  1978. }
  1979. /**
  1980. * pci_enable_acs - enable ACS if hardware support it
  1981. * @dev: the PCI device
  1982. */
  1983. void pci_enable_acs(struct pci_dev *dev)
  1984. {
  1985. int pos;
  1986. u16 cap;
  1987. u16 ctrl;
  1988. if (!pci_acs_enable)
  1989. return;
  1990. if (!pci_is_pcie(dev))
  1991. return;
  1992. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  1993. if (!pos)
  1994. return;
  1995. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  1996. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  1997. /* Source Validation */
  1998. ctrl |= (cap & PCI_ACS_SV);
  1999. /* P2P Request Redirect */
  2000. ctrl |= (cap & PCI_ACS_RR);
  2001. /* P2P Completion Redirect */
  2002. ctrl |= (cap & PCI_ACS_CR);
  2003. /* Upstream Forwarding */
  2004. ctrl |= (cap & PCI_ACS_UF);
  2005. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2006. }
  2007. /**
  2008. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2009. * @dev: the PCI device
  2010. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2011. *
  2012. * Perform INTx swizzling for a device behind one level of bridge. This is
  2013. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2014. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2015. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2016. * the PCI Express Base Specification, Revision 2.1)
  2017. */
  2018. u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
  2019. {
  2020. int slot;
  2021. if (pci_ari_enabled(dev->bus))
  2022. slot = 0;
  2023. else
  2024. slot = PCI_SLOT(dev->devfn);
  2025. return (((pin - 1) + slot) % 4) + 1;
  2026. }
  2027. int
  2028. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2029. {
  2030. u8 pin;
  2031. pin = dev->pin;
  2032. if (!pin)
  2033. return -1;
  2034. while (!pci_is_root_bus(dev->bus)) {
  2035. pin = pci_swizzle_interrupt_pin(dev, pin);
  2036. dev = dev->bus->self;
  2037. }
  2038. *bridge = dev;
  2039. return pin;
  2040. }
  2041. /**
  2042. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2043. * @dev: the PCI device
  2044. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2045. *
  2046. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2047. * bridges all the way up to a PCI root bus.
  2048. */
  2049. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2050. {
  2051. u8 pin = *pinp;
  2052. while (!pci_is_root_bus(dev->bus)) {
  2053. pin = pci_swizzle_interrupt_pin(dev, pin);
  2054. dev = dev->bus->self;
  2055. }
  2056. *pinp = pin;
  2057. return PCI_SLOT(dev->devfn);
  2058. }
  2059. /**
  2060. * pci_release_region - Release a PCI bar
  2061. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2062. * @bar: BAR to release
  2063. *
  2064. * Releases the PCI I/O and memory resources previously reserved by a
  2065. * successful call to pci_request_region. Call this function only
  2066. * after all use of the PCI regions has ceased.
  2067. */
  2068. void pci_release_region(struct pci_dev *pdev, int bar)
  2069. {
  2070. struct pci_devres *dr;
  2071. if (pci_resource_len(pdev, bar) == 0)
  2072. return;
  2073. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2074. release_region(pci_resource_start(pdev, bar),
  2075. pci_resource_len(pdev, bar));
  2076. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2077. release_mem_region(pci_resource_start(pdev, bar),
  2078. pci_resource_len(pdev, bar));
  2079. dr = find_pci_dr(pdev);
  2080. if (dr)
  2081. dr->region_mask &= ~(1 << bar);
  2082. }
  2083. /**
  2084. * __pci_request_region - Reserved PCI I/O and memory resource
  2085. * @pdev: PCI device whose resources are to be reserved
  2086. * @bar: BAR to be reserved
  2087. * @res_name: Name to be associated with resource.
  2088. * @exclusive: whether the region access is exclusive or not
  2089. *
  2090. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2091. * being reserved by owner @res_name. Do not access any
  2092. * address inside the PCI regions unless this call returns
  2093. * successfully.
  2094. *
  2095. * If @exclusive is set, then the region is marked so that userspace
  2096. * is explicitly not allowed to map the resource via /dev/mem or
  2097. * sysfs MMIO access.
  2098. *
  2099. * Returns 0 on success, or %EBUSY on error. A warning
  2100. * message is also printed on failure.
  2101. */
  2102. static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
  2103. int exclusive)
  2104. {
  2105. struct pci_devres *dr;
  2106. if (pci_resource_len(pdev, bar) == 0)
  2107. return 0;
  2108. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2109. if (!request_region(pci_resource_start(pdev, bar),
  2110. pci_resource_len(pdev, bar), res_name))
  2111. goto err_out;
  2112. }
  2113. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2114. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2115. pci_resource_len(pdev, bar), res_name,
  2116. exclusive))
  2117. goto err_out;
  2118. }
  2119. dr = find_pci_dr(pdev);
  2120. if (dr)
  2121. dr->region_mask |= 1 << bar;
  2122. return 0;
  2123. err_out:
  2124. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2125. &pdev->resource[bar]);
  2126. return -EBUSY;
  2127. }
  2128. /**
  2129. * pci_request_region - Reserve PCI I/O and memory resource
  2130. * @pdev: PCI device whose resources are to be reserved
  2131. * @bar: BAR to be reserved
  2132. * @res_name: Name to be associated with resource
  2133. *
  2134. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2135. * being reserved by owner @res_name. Do not access any
  2136. * address inside the PCI regions unless this call returns
  2137. * successfully.
  2138. *
  2139. * Returns 0 on success, or %EBUSY on error. A warning
  2140. * message is also printed on failure.
  2141. */
  2142. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2143. {
  2144. return __pci_request_region(pdev, bar, res_name, 0);
  2145. }
  2146. /**
  2147. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2148. * @pdev: PCI device whose resources are to be reserved
  2149. * @bar: BAR to be reserved
  2150. * @res_name: Name to be associated with resource.
  2151. *
  2152. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2153. * being reserved by owner @res_name. Do not access any
  2154. * address inside the PCI regions unless this call returns
  2155. * successfully.
  2156. *
  2157. * Returns 0 on success, or %EBUSY on error. A warning
  2158. * message is also printed on failure.
  2159. *
  2160. * The key difference that _exclusive makes it that userspace is
  2161. * explicitly not allowed to map the resource via /dev/mem or
  2162. * sysfs.
  2163. */
  2164. int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
  2165. {
  2166. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2167. }
  2168. /**
  2169. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2170. * @pdev: PCI device whose resources were previously reserved
  2171. * @bars: Bitmask of BARs to be released
  2172. *
  2173. * Release selected PCI I/O and memory resources previously reserved.
  2174. * Call this function only after all use of the PCI regions has ceased.
  2175. */
  2176. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2177. {
  2178. int i;
  2179. for (i = 0; i < 6; i++)
  2180. if (bars & (1 << i))
  2181. pci_release_region(pdev, i);
  2182. }
  2183. int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2184. const char *res_name, int excl)
  2185. {
  2186. int i;
  2187. for (i = 0; i < 6; i++)
  2188. if (bars & (1 << i))
  2189. if (__pci_request_region(pdev, i, res_name, excl))
  2190. goto err_out;
  2191. return 0;
  2192. err_out:
  2193. while(--i >= 0)
  2194. if (bars & (1 << i))
  2195. pci_release_region(pdev, i);
  2196. return -EBUSY;
  2197. }
  2198. /**
  2199. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2200. * @pdev: PCI device whose resources are to be reserved
  2201. * @bars: Bitmask of BARs to be requested
  2202. * @res_name: Name to be associated with resource
  2203. */
  2204. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2205. const char *res_name)
  2206. {
  2207. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2208. }
  2209. int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
  2210. int bars, const char *res_name)
  2211. {
  2212. return __pci_request_selected_regions(pdev, bars, res_name,
  2213. IORESOURCE_EXCLUSIVE);
  2214. }
  2215. /**
  2216. * pci_release_regions - Release reserved PCI I/O and memory resources
  2217. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2218. *
  2219. * Releases all PCI I/O and memory resources previously reserved by a
  2220. * successful call to pci_request_regions. Call this function only
  2221. * after all use of the PCI regions has ceased.
  2222. */
  2223. void pci_release_regions(struct pci_dev *pdev)
  2224. {
  2225. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2226. }
  2227. /**
  2228. * pci_request_regions - Reserved PCI I/O and memory resources
  2229. * @pdev: PCI device whose resources are to be reserved
  2230. * @res_name: Name to be associated with resource.
  2231. *
  2232. * Mark all PCI regions associated with PCI device @pdev as
  2233. * being reserved by owner @res_name. Do not access any
  2234. * address inside the PCI regions unless this call returns
  2235. * successfully.
  2236. *
  2237. * Returns 0 on success, or %EBUSY on error. A warning
  2238. * message is also printed on failure.
  2239. */
  2240. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2241. {
  2242. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2243. }
  2244. /**
  2245. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2246. * @pdev: PCI device whose resources are to be reserved
  2247. * @res_name: Name to be associated with resource.
  2248. *
  2249. * Mark all PCI regions associated with PCI device @pdev as
  2250. * being reserved by owner @res_name. Do not access any
  2251. * address inside the PCI regions unless this call returns
  2252. * successfully.
  2253. *
  2254. * pci_request_regions_exclusive() will mark the region so that
  2255. * /dev/mem and the sysfs MMIO access will not be allowed.
  2256. *
  2257. * Returns 0 on success, or %EBUSY on error. A warning
  2258. * message is also printed on failure.
  2259. */
  2260. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2261. {
  2262. return pci_request_selected_regions_exclusive(pdev,
  2263. ((1 << 6) - 1), res_name);
  2264. }
  2265. static void __pci_set_master(struct pci_dev *dev, bool enable)
  2266. {
  2267. u16 old_cmd, cmd;
  2268. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  2269. if (enable)
  2270. cmd = old_cmd | PCI_COMMAND_MASTER;
  2271. else
  2272. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  2273. if (cmd != old_cmd) {
  2274. dev_dbg(&dev->dev, "%s bus mastering\n",
  2275. enable ? "enabling" : "disabling");
  2276. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2277. }
  2278. dev->is_busmaster = enable;
  2279. }
  2280. /**
  2281. * pcibios_set_master - enable PCI bus-mastering for device dev
  2282. * @dev: the PCI device to enable
  2283. *
  2284. * Enables PCI bus-mastering for the device. This is the default
  2285. * implementation. Architecture specific implementations can override
  2286. * this if necessary.
  2287. */
  2288. void __weak pcibios_set_master(struct pci_dev *dev)
  2289. {
  2290. u8 lat;
  2291. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  2292. if (pci_is_pcie(dev))
  2293. return;
  2294. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  2295. if (lat < 16)
  2296. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  2297. else if (lat > pcibios_max_latency)
  2298. lat = pcibios_max_latency;
  2299. else
  2300. return;
  2301. dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
  2302. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  2303. }
  2304. /**
  2305. * pci_set_master - enables bus-mastering for device dev
  2306. * @dev: the PCI device to enable
  2307. *
  2308. * Enables bus-mastering on the device and calls pcibios_set_master()
  2309. * to do the needed arch specific settings.
  2310. */
  2311. void pci_set_master(struct pci_dev *dev)
  2312. {
  2313. __pci_set_master(dev, true);
  2314. pcibios_set_master(dev);
  2315. }
  2316. /**
  2317. * pci_clear_master - disables bus-mastering for device dev
  2318. * @dev: the PCI device to disable
  2319. */
  2320. void pci_clear_master(struct pci_dev *dev)
  2321. {
  2322. __pci_set_master(dev, false);
  2323. }
  2324. /**
  2325. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  2326. * @dev: the PCI device for which MWI is to be enabled
  2327. *
  2328. * Helper function for pci_set_mwi.
  2329. * Originally copied from drivers/net/acenic.c.
  2330. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  2331. *
  2332. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2333. */
  2334. int pci_set_cacheline_size(struct pci_dev *dev)
  2335. {
  2336. u8 cacheline_size;
  2337. if (!pci_cache_line_size)
  2338. return -EINVAL;
  2339. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  2340. equal to or multiple of the right value. */
  2341. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2342. if (cacheline_size >= pci_cache_line_size &&
  2343. (cacheline_size % pci_cache_line_size) == 0)
  2344. return 0;
  2345. /* Write the correct value. */
  2346. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  2347. /* Read it back. */
  2348. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2349. if (cacheline_size == pci_cache_line_size)
  2350. return 0;
  2351. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
  2352. "supported\n", pci_cache_line_size << 2);
  2353. return -EINVAL;
  2354. }
  2355. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  2356. #ifdef PCI_DISABLE_MWI
  2357. int pci_set_mwi(struct pci_dev *dev)
  2358. {
  2359. return 0;
  2360. }
  2361. int pci_try_set_mwi(struct pci_dev *dev)
  2362. {
  2363. return 0;
  2364. }
  2365. void pci_clear_mwi(struct pci_dev *dev)
  2366. {
  2367. }
  2368. #else
  2369. /**
  2370. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  2371. * @dev: the PCI device for which MWI is enabled
  2372. *
  2373. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  2374. *
  2375. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2376. */
  2377. int
  2378. pci_set_mwi(struct pci_dev *dev)
  2379. {
  2380. int rc;
  2381. u16 cmd;
  2382. rc = pci_set_cacheline_size(dev);
  2383. if (rc)
  2384. return rc;
  2385. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2386. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  2387. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  2388. cmd |= PCI_COMMAND_INVALIDATE;
  2389. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2390. }
  2391. return 0;
  2392. }
  2393. /**
  2394. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  2395. * @dev: the PCI device for which MWI is enabled
  2396. *
  2397. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  2398. * Callers are not required to check the return value.
  2399. *
  2400. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2401. */
  2402. int pci_try_set_mwi(struct pci_dev *dev)
  2403. {
  2404. int rc = pci_set_mwi(dev);
  2405. return rc;
  2406. }
  2407. /**
  2408. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  2409. * @dev: the PCI device to disable
  2410. *
  2411. * Disables PCI Memory-Write-Invalidate transaction on the device
  2412. */
  2413. void
  2414. pci_clear_mwi(struct pci_dev *dev)
  2415. {
  2416. u16 cmd;
  2417. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2418. if (cmd & PCI_COMMAND_INVALIDATE) {
  2419. cmd &= ~PCI_COMMAND_INVALIDATE;
  2420. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2421. }
  2422. }
  2423. #endif /* ! PCI_DISABLE_MWI */
  2424. /**
  2425. * pci_intx - enables/disables PCI INTx for device dev
  2426. * @pdev: the PCI device to operate on
  2427. * @enable: boolean: whether to enable or disable PCI INTx
  2428. *
  2429. * Enables/disables PCI INTx for device dev
  2430. */
  2431. void
  2432. pci_intx(struct pci_dev *pdev, int enable)
  2433. {
  2434. u16 pci_command, new;
  2435. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  2436. if (enable) {
  2437. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  2438. } else {
  2439. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  2440. }
  2441. if (new != pci_command) {
  2442. struct pci_devres *dr;
  2443. pci_write_config_word(pdev, PCI_COMMAND, new);
  2444. dr = find_pci_dr(pdev);
  2445. if (dr && !dr->restore_intx) {
  2446. dr->restore_intx = 1;
  2447. dr->orig_intx = !enable;
  2448. }
  2449. }
  2450. }
  2451. /**
  2452. * pci_intx_mask_supported - probe for INTx masking support
  2453. * @dev: the PCI device to operate on
  2454. *
  2455. * Check if the device dev support INTx masking via the config space
  2456. * command word.
  2457. */
  2458. bool pci_intx_mask_supported(struct pci_dev *dev)
  2459. {
  2460. bool mask_supported = false;
  2461. u16 orig, new;
  2462. pci_cfg_access_lock(dev);
  2463. pci_read_config_word(dev, PCI_COMMAND, &orig);
  2464. pci_write_config_word(dev, PCI_COMMAND,
  2465. orig ^ PCI_COMMAND_INTX_DISABLE);
  2466. pci_read_config_word(dev, PCI_COMMAND, &new);
  2467. /*
  2468. * There's no way to protect against hardware bugs or detect them
  2469. * reliably, but as long as we know what the value should be, let's
  2470. * go ahead and check it.
  2471. */
  2472. if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
  2473. dev_err(&dev->dev, "Command register changed from "
  2474. "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
  2475. } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
  2476. mask_supported = true;
  2477. pci_write_config_word(dev, PCI_COMMAND, orig);
  2478. }
  2479. pci_cfg_access_unlock(dev);
  2480. return mask_supported;
  2481. }
  2482. EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
  2483. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  2484. {
  2485. struct pci_bus *bus = dev->bus;
  2486. bool mask_updated = true;
  2487. u32 cmd_status_dword;
  2488. u16 origcmd, newcmd;
  2489. unsigned long flags;
  2490. bool irq_pending;
  2491. /*
  2492. * We do a single dword read to retrieve both command and status.
  2493. * Document assumptions that make this possible.
  2494. */
  2495. BUILD_BUG_ON(PCI_COMMAND % 4);
  2496. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  2497. raw_spin_lock_irqsave(&pci_lock, flags);
  2498. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  2499. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  2500. /*
  2501. * Check interrupt status register to see whether our device
  2502. * triggered the interrupt (when masking) or the next IRQ is
  2503. * already pending (when unmasking).
  2504. */
  2505. if (mask != irq_pending) {
  2506. mask_updated = false;
  2507. goto done;
  2508. }
  2509. origcmd = cmd_status_dword;
  2510. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  2511. if (mask)
  2512. newcmd |= PCI_COMMAND_INTX_DISABLE;
  2513. if (newcmd != origcmd)
  2514. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  2515. done:
  2516. raw_spin_unlock_irqrestore(&pci_lock, flags);
  2517. return mask_updated;
  2518. }
  2519. /**
  2520. * pci_check_and_mask_intx - mask INTx on pending interrupt
  2521. * @dev: the PCI device to operate on
  2522. *
  2523. * Check if the device dev has its INTx line asserted, mask it and
  2524. * return true in that case. False is returned if not interrupt was
  2525. * pending.
  2526. */
  2527. bool pci_check_and_mask_intx(struct pci_dev *dev)
  2528. {
  2529. return pci_check_and_set_intx_mask(dev, true);
  2530. }
  2531. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  2532. /**
  2533. * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
  2534. * @dev: the PCI device to operate on
  2535. *
  2536. * Check if the device dev has its INTx line asserted, unmask it if not
  2537. * and return true. False is returned and the mask remains active if
  2538. * there was still an interrupt pending.
  2539. */
  2540. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  2541. {
  2542. return pci_check_and_set_intx_mask(dev, false);
  2543. }
  2544. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  2545. /**
  2546. * pci_msi_off - disables any msi or msix capabilities
  2547. * @dev: the PCI device to operate on
  2548. *
  2549. * If you want to use msi see pci_enable_msi and friends.
  2550. * This is a lower level primitive that allows us to disable
  2551. * msi operation at the device level.
  2552. */
  2553. void pci_msi_off(struct pci_dev *dev)
  2554. {
  2555. int pos;
  2556. u16 control;
  2557. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  2558. if (pos) {
  2559. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  2560. control &= ~PCI_MSI_FLAGS_ENABLE;
  2561. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  2562. }
  2563. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  2564. if (pos) {
  2565. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  2566. control &= ~PCI_MSIX_FLAGS_ENABLE;
  2567. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  2568. }
  2569. }
  2570. EXPORT_SYMBOL_GPL(pci_msi_off);
  2571. int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
  2572. {
  2573. return dma_set_max_seg_size(&dev->dev, size);
  2574. }
  2575. EXPORT_SYMBOL(pci_set_dma_max_seg_size);
  2576. int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
  2577. {
  2578. return dma_set_seg_boundary(&dev->dev, mask);
  2579. }
  2580. EXPORT_SYMBOL(pci_set_dma_seg_boundary);
  2581. static int pcie_flr(struct pci_dev *dev, int probe)
  2582. {
  2583. int i;
  2584. int pos;
  2585. u32 cap;
  2586. u16 status, control;
  2587. pos = pci_pcie_cap(dev);
  2588. if (!pos)
  2589. return -ENOTTY;
  2590. pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
  2591. if (!(cap & PCI_EXP_DEVCAP_FLR))
  2592. return -ENOTTY;
  2593. if (probe)
  2594. return 0;
  2595. /* Wait for Transaction Pending bit clean */
  2596. for (i = 0; i < 4; i++) {
  2597. if (i)
  2598. msleep((1 << (i - 1)) * 100);
  2599. pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
  2600. if (!(status & PCI_EXP_DEVSTA_TRPND))
  2601. goto clear;
  2602. }
  2603. dev_err(&dev->dev, "transaction is not cleared; "
  2604. "proceeding with reset anyway\n");
  2605. clear:
  2606. pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
  2607. control |= PCI_EXP_DEVCTL_BCR_FLR;
  2608. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
  2609. msleep(100);
  2610. return 0;
  2611. }
  2612. static int pci_af_flr(struct pci_dev *dev, int probe)
  2613. {
  2614. int i;
  2615. int pos;
  2616. u8 cap;
  2617. u8 status;
  2618. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  2619. if (!pos)
  2620. return -ENOTTY;
  2621. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  2622. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  2623. return -ENOTTY;
  2624. if (probe)
  2625. return 0;
  2626. /* Wait for Transaction Pending bit clean */
  2627. for (i = 0; i < 4; i++) {
  2628. if (i)
  2629. msleep((1 << (i - 1)) * 100);
  2630. pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
  2631. if (!(status & PCI_AF_STATUS_TP))
  2632. goto clear;
  2633. }
  2634. dev_err(&dev->dev, "transaction is not cleared; "
  2635. "proceeding with reset anyway\n");
  2636. clear:
  2637. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  2638. msleep(100);
  2639. return 0;
  2640. }
  2641. /**
  2642. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  2643. * @dev: Device to reset.
  2644. * @probe: If set, only check if the device can be reset this way.
  2645. *
  2646. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  2647. * unset, it will be reinitialized internally when going from PCI_D3hot to
  2648. * PCI_D0. If that's the case and the device is not in a low-power state
  2649. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  2650. *
  2651. * NOTE: This causes the caller to sleep for twice the device power transition
  2652. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  2653. * by devault (i.e. unless the @dev's d3_delay field has a different value).
  2654. * Moreover, only devices in D0 can be reset by this function.
  2655. */
  2656. static int pci_pm_reset(struct pci_dev *dev, int probe)
  2657. {
  2658. u16 csr;
  2659. if (!dev->pm_cap)
  2660. return -ENOTTY;
  2661. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  2662. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  2663. return -ENOTTY;
  2664. if (probe)
  2665. return 0;
  2666. if (dev->current_state != PCI_D0)
  2667. return -EINVAL;
  2668. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2669. csr |= PCI_D3hot;
  2670. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2671. pci_dev_d3_sleep(dev);
  2672. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2673. csr |= PCI_D0;
  2674. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2675. pci_dev_d3_sleep(dev);
  2676. return 0;
  2677. }
  2678. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  2679. {
  2680. u16 ctrl;
  2681. struct pci_dev *pdev;
  2682. if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
  2683. return -ENOTTY;
  2684. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  2685. if (pdev != dev)
  2686. return -ENOTTY;
  2687. if (probe)
  2688. return 0;
  2689. pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
  2690. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  2691. pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
  2692. msleep(100);
  2693. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  2694. pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
  2695. msleep(100);
  2696. return 0;
  2697. }
  2698. static int pci_dev_reset(struct pci_dev *dev, int probe)
  2699. {
  2700. int rc;
  2701. might_sleep();
  2702. if (!probe) {
  2703. pci_cfg_access_lock(dev);
  2704. /* block PM suspend, driver probe, etc. */
  2705. device_lock(&dev->dev);
  2706. }
  2707. rc = pci_dev_specific_reset(dev, probe);
  2708. if (rc != -ENOTTY)
  2709. goto done;
  2710. rc = pcie_flr(dev, probe);
  2711. if (rc != -ENOTTY)
  2712. goto done;
  2713. rc = pci_af_flr(dev, probe);
  2714. if (rc != -ENOTTY)
  2715. goto done;
  2716. rc = pci_pm_reset(dev, probe);
  2717. if (rc != -ENOTTY)
  2718. goto done;
  2719. rc = pci_parent_bus_reset(dev, probe);
  2720. done:
  2721. if (!probe) {
  2722. device_unlock(&dev->dev);
  2723. pci_cfg_access_unlock(dev);
  2724. }
  2725. return rc;
  2726. }
  2727. /**
  2728. * __pci_reset_function - reset a PCI device function
  2729. * @dev: PCI device to reset
  2730. *
  2731. * Some devices allow an individual function to be reset without affecting
  2732. * other functions in the same device. The PCI device must be responsive
  2733. * to PCI config space in order to use this function.
  2734. *
  2735. * The device function is presumed to be unused when this function is called.
  2736. * Resetting the device will make the contents of PCI configuration space
  2737. * random, so any caller of this must be prepared to reinitialise the
  2738. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2739. * etc.
  2740. *
  2741. * Returns 0 if the device function was successfully reset or negative if the
  2742. * device doesn't support resetting a single function.
  2743. */
  2744. int __pci_reset_function(struct pci_dev *dev)
  2745. {
  2746. return pci_dev_reset(dev, 0);
  2747. }
  2748. EXPORT_SYMBOL_GPL(__pci_reset_function);
  2749. /**
  2750. * __pci_reset_function_locked - reset a PCI device function while holding
  2751. * the @dev mutex lock.
  2752. * @dev: PCI device to reset
  2753. *
  2754. * Some devices allow an individual function to be reset without affecting
  2755. * other functions in the same device. The PCI device must be responsive
  2756. * to PCI config space in order to use this function.
  2757. *
  2758. * The device function is presumed to be unused and the caller is holding
  2759. * the device mutex lock when this function is called.
  2760. * Resetting the device will make the contents of PCI configuration space
  2761. * random, so any caller of this must be prepared to reinitialise the
  2762. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2763. * etc.
  2764. *
  2765. * Returns 0 if the device function was successfully reset or negative if the
  2766. * device doesn't support resetting a single function.
  2767. */
  2768. int __pci_reset_function_locked(struct pci_dev *dev)
  2769. {
  2770. return pci_dev_reset(dev, 1);
  2771. }
  2772. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  2773. /**
  2774. * pci_probe_reset_function - check whether the device can be safely reset
  2775. * @dev: PCI device to reset
  2776. *
  2777. * Some devices allow an individual function to be reset without affecting
  2778. * other functions in the same device. The PCI device must be responsive
  2779. * to PCI config space in order to use this function.
  2780. *
  2781. * Returns 0 if the device function can be reset or negative if the
  2782. * device doesn't support resetting a single function.
  2783. */
  2784. int pci_probe_reset_function(struct pci_dev *dev)
  2785. {
  2786. return pci_dev_reset(dev, 1);
  2787. }
  2788. /**
  2789. * pci_reset_function - quiesce and reset a PCI device function
  2790. * @dev: PCI device to reset
  2791. *
  2792. * Some devices allow an individual function to be reset without affecting
  2793. * other functions in the same device. The PCI device must be responsive
  2794. * to PCI config space in order to use this function.
  2795. *
  2796. * This function does not just reset the PCI portion of a device, but
  2797. * clears all the state associated with the device. This function differs
  2798. * from __pci_reset_function in that it saves and restores device state
  2799. * over the reset.
  2800. *
  2801. * Returns 0 if the device function was successfully reset or negative if the
  2802. * device doesn't support resetting a single function.
  2803. */
  2804. int pci_reset_function(struct pci_dev *dev)
  2805. {
  2806. int rc;
  2807. rc = pci_dev_reset(dev, 1);
  2808. if (rc)
  2809. return rc;
  2810. pci_save_state(dev);
  2811. /*
  2812. * both INTx and MSI are disabled after the Interrupt Disable bit
  2813. * is set and the Bus Master bit is cleared.
  2814. */
  2815. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  2816. rc = pci_dev_reset(dev, 0);
  2817. pci_restore_state(dev);
  2818. return rc;
  2819. }
  2820. EXPORT_SYMBOL_GPL(pci_reset_function);
  2821. /**
  2822. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  2823. * @dev: PCI device to query
  2824. *
  2825. * Returns mmrbc: maximum designed memory read count in bytes
  2826. * or appropriate error value.
  2827. */
  2828. int pcix_get_max_mmrbc(struct pci_dev *dev)
  2829. {
  2830. int cap;
  2831. u32 stat;
  2832. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  2833. if (!cap)
  2834. return -EINVAL;
  2835. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  2836. return -EINVAL;
  2837. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  2838. }
  2839. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  2840. /**
  2841. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  2842. * @dev: PCI device to query
  2843. *
  2844. * Returns mmrbc: maximum memory read count in bytes
  2845. * or appropriate error value.
  2846. */
  2847. int pcix_get_mmrbc(struct pci_dev *dev)
  2848. {
  2849. int cap;
  2850. u16 cmd;
  2851. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  2852. if (!cap)
  2853. return -EINVAL;
  2854. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  2855. return -EINVAL;
  2856. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  2857. }
  2858. EXPORT_SYMBOL(pcix_get_mmrbc);
  2859. /**
  2860. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  2861. * @dev: PCI device to query
  2862. * @mmrbc: maximum memory read count in bytes
  2863. * valid values are 512, 1024, 2048, 4096
  2864. *
  2865. * If possible sets maximum memory read byte count, some bridges have erratas
  2866. * that prevent this.
  2867. */
  2868. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  2869. {
  2870. int cap;
  2871. u32 stat, v, o;
  2872. u16 cmd;
  2873. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  2874. return -EINVAL;
  2875. v = ffs(mmrbc) - 10;
  2876. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  2877. if (!cap)
  2878. return -EINVAL;
  2879. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  2880. return -EINVAL;
  2881. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  2882. return -E2BIG;
  2883. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  2884. return -EINVAL;
  2885. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  2886. if (o != v) {
  2887. if (v > o && dev->bus &&
  2888. (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  2889. return -EIO;
  2890. cmd &= ~PCI_X_CMD_MAX_READ;
  2891. cmd |= v << 2;
  2892. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  2893. return -EIO;
  2894. }
  2895. return 0;
  2896. }
  2897. EXPORT_SYMBOL(pcix_set_mmrbc);
  2898. /**
  2899. * pcie_get_readrq - get PCI Express read request size
  2900. * @dev: PCI device to query
  2901. *
  2902. * Returns maximum memory read request in bytes
  2903. * or appropriate error value.
  2904. */
  2905. int pcie_get_readrq(struct pci_dev *dev)
  2906. {
  2907. int ret, cap;
  2908. u16 ctl;
  2909. cap = pci_pcie_cap(dev);
  2910. if (!cap)
  2911. return -EINVAL;
  2912. ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  2913. if (!ret)
  2914. ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  2915. return ret;
  2916. }
  2917. EXPORT_SYMBOL(pcie_get_readrq);
  2918. /**
  2919. * pcie_set_readrq - set PCI Express maximum memory read request
  2920. * @dev: PCI device to query
  2921. * @rq: maximum memory read count in bytes
  2922. * valid values are 128, 256, 512, 1024, 2048, 4096
  2923. *
  2924. * If possible sets maximum memory read request in bytes
  2925. */
  2926. int pcie_set_readrq(struct pci_dev *dev, int rq)
  2927. {
  2928. int cap, err = -EINVAL;
  2929. u16 ctl, v;
  2930. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  2931. goto out;
  2932. cap = pci_pcie_cap(dev);
  2933. if (!cap)
  2934. goto out;
  2935. err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  2936. if (err)
  2937. goto out;
  2938. /*
  2939. * If using the "performance" PCIe config, we clamp the
  2940. * read rq size to the max packet size to prevent the
  2941. * host bridge generating requests larger than we can
  2942. * cope with
  2943. */
  2944. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  2945. int mps = pcie_get_mps(dev);
  2946. if (mps < 0)
  2947. return mps;
  2948. if (mps < rq)
  2949. rq = mps;
  2950. }
  2951. v = (ffs(rq) - 8) << 12;
  2952. if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
  2953. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  2954. ctl |= v;
  2955. err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
  2956. }
  2957. out:
  2958. return err;
  2959. }
  2960. EXPORT_SYMBOL(pcie_set_readrq);
  2961. /**
  2962. * pcie_get_mps - get PCI Express maximum payload size
  2963. * @dev: PCI device to query
  2964. *
  2965. * Returns maximum payload size in bytes
  2966. * or appropriate error value.
  2967. */
  2968. int pcie_get_mps(struct pci_dev *dev)
  2969. {
  2970. int ret, cap;
  2971. u16 ctl;
  2972. cap = pci_pcie_cap(dev);
  2973. if (!cap)
  2974. return -EINVAL;
  2975. ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  2976. if (!ret)
  2977. ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  2978. return ret;
  2979. }
  2980. /**
  2981. * pcie_set_mps - set PCI Express maximum payload size
  2982. * @dev: PCI device to query
  2983. * @mps: maximum payload size in bytes
  2984. * valid values are 128, 256, 512, 1024, 2048, 4096
  2985. *
  2986. * If possible sets maximum payload size
  2987. */
  2988. int pcie_set_mps(struct pci_dev *dev, int mps)
  2989. {
  2990. int cap, err = -EINVAL;
  2991. u16 ctl, v;
  2992. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  2993. goto out;
  2994. v = ffs(mps) - 8;
  2995. if (v > dev->pcie_mpss)
  2996. goto out;
  2997. v <<= 5;
  2998. cap = pci_pcie_cap(dev);
  2999. if (!cap)
  3000. goto out;
  3001. err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
  3002. if (err)
  3003. goto out;
  3004. if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
  3005. ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
  3006. ctl |= v;
  3007. err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
  3008. }
  3009. out:
  3010. return err;
  3011. }
  3012. /**
  3013. * pci_select_bars - Make BAR mask from the type of resource
  3014. * @dev: the PCI device for which BAR mask is made
  3015. * @flags: resource type mask to be selected
  3016. *
  3017. * This helper routine makes bar mask from the type of resource.
  3018. */
  3019. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  3020. {
  3021. int i, bars = 0;
  3022. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  3023. if (pci_resource_flags(dev, i) & flags)
  3024. bars |= (1 << i);
  3025. return bars;
  3026. }
  3027. /**
  3028. * pci_resource_bar - get position of the BAR associated with a resource
  3029. * @dev: the PCI device
  3030. * @resno: the resource number
  3031. * @type: the BAR type to be filled in
  3032. *
  3033. * Returns BAR position in config space, or 0 if the BAR is invalid.
  3034. */
  3035. int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
  3036. {
  3037. int reg;
  3038. if (resno < PCI_ROM_RESOURCE) {
  3039. *type = pci_bar_unknown;
  3040. return PCI_BASE_ADDRESS_0 + 4 * resno;
  3041. } else if (resno == PCI_ROM_RESOURCE) {
  3042. *type = pci_bar_mem32;
  3043. return dev->rom_base_reg;
  3044. } else if (resno < PCI_BRIDGE_RESOURCES) {
  3045. /* device specific resource */
  3046. reg = pci_iov_resource_bar(dev, resno, type);
  3047. if (reg)
  3048. return reg;
  3049. }
  3050. dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
  3051. return 0;
  3052. }
  3053. /* Some architectures require additional programming to enable VGA */
  3054. static arch_set_vga_state_t arch_set_vga_state;
  3055. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  3056. {
  3057. arch_set_vga_state = func; /* NULL disables */
  3058. }
  3059. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  3060. unsigned int command_bits, u32 flags)
  3061. {
  3062. if (arch_set_vga_state)
  3063. return arch_set_vga_state(dev, decode, command_bits,
  3064. flags);
  3065. return 0;
  3066. }
  3067. /**
  3068. * pci_set_vga_state - set VGA decode state on device and parents if requested
  3069. * @dev: the PCI device
  3070. * @decode: true = enable decoding, false = disable decoding
  3071. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  3072. * @flags: traverse ancestors and change bridges
  3073. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  3074. */
  3075. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  3076. unsigned int command_bits, u32 flags)
  3077. {
  3078. struct pci_bus *bus;
  3079. struct pci_dev *bridge;
  3080. u16 cmd;
  3081. int rc;
  3082. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  3083. /* ARCH specific VGA enables */
  3084. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  3085. if (rc)
  3086. return rc;
  3087. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  3088. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3089. if (decode == true)
  3090. cmd |= command_bits;
  3091. else
  3092. cmd &= ~command_bits;
  3093. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3094. }
  3095. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  3096. return 0;
  3097. bus = dev->bus;
  3098. while (bus) {
  3099. bridge = bus->self;
  3100. if (bridge) {
  3101. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  3102. &cmd);
  3103. if (decode == true)
  3104. cmd |= PCI_BRIDGE_CTL_VGA;
  3105. else
  3106. cmd &= ~PCI_BRIDGE_CTL_VGA;
  3107. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  3108. cmd);
  3109. }
  3110. bus = bus->parent;
  3111. }
  3112. return 0;
  3113. }
  3114. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  3115. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  3116. static DEFINE_SPINLOCK(resource_alignment_lock);
  3117. /**
  3118. * pci_specified_resource_alignment - get resource alignment specified by user.
  3119. * @dev: the PCI device to get
  3120. *
  3121. * RETURNS: Resource alignment if it is specified.
  3122. * Zero if it is not specified.
  3123. */
  3124. resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
  3125. {
  3126. int seg, bus, slot, func, align_order, count;
  3127. resource_size_t align = 0;
  3128. char *p;
  3129. spin_lock(&resource_alignment_lock);
  3130. p = resource_alignment_param;
  3131. while (*p) {
  3132. count = 0;
  3133. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  3134. p[count] == '@') {
  3135. p += count + 1;
  3136. } else {
  3137. align_order = -1;
  3138. }
  3139. if (sscanf(p, "%x:%x:%x.%x%n",
  3140. &seg, &bus, &slot, &func, &count) != 4) {
  3141. seg = 0;
  3142. if (sscanf(p, "%x:%x.%x%n",
  3143. &bus, &slot, &func, &count) != 3) {
  3144. /* Invalid format */
  3145. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  3146. p);
  3147. break;
  3148. }
  3149. }
  3150. p += count;
  3151. if (seg == pci_domain_nr(dev->bus) &&
  3152. bus == dev->bus->number &&
  3153. slot == PCI_SLOT(dev->devfn) &&
  3154. func == PCI_FUNC(dev->devfn)) {
  3155. if (align_order == -1) {
  3156. align = PAGE_SIZE;
  3157. } else {
  3158. align = 1 << align_order;
  3159. }
  3160. /* Found */
  3161. break;
  3162. }
  3163. if (*p != ';' && *p != ',') {
  3164. /* End of param or invalid format */
  3165. break;
  3166. }
  3167. p++;
  3168. }
  3169. spin_unlock(&resource_alignment_lock);
  3170. return align;
  3171. }
  3172. /**
  3173. * pci_is_reassigndev - check if specified PCI is target device to reassign
  3174. * @dev: the PCI device to check
  3175. *
  3176. * RETURNS: non-zero for PCI device is a target device to reassign,
  3177. * or zero is not.
  3178. */
  3179. int pci_is_reassigndev(struct pci_dev *dev)
  3180. {
  3181. return (pci_specified_resource_alignment(dev) != 0);
  3182. }
  3183. /*
  3184. * This function disables memory decoding and releases memory resources
  3185. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  3186. * It also rounds up size to specified alignment.
  3187. * Later on, the kernel will assign page-aligned memory resource back
  3188. * to the device.
  3189. */
  3190. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  3191. {
  3192. int i;
  3193. struct resource *r;
  3194. resource_size_t align, size;
  3195. u16 command;
  3196. if (!pci_is_reassigndev(dev))
  3197. return;
  3198. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  3199. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  3200. dev_warn(&dev->dev,
  3201. "Can't reassign resources to host bridge.\n");
  3202. return;
  3203. }
  3204. dev_info(&dev->dev,
  3205. "Disabling memory decoding and releasing memory resources.\n");
  3206. pci_read_config_word(dev, PCI_COMMAND, &command);
  3207. command &= ~PCI_COMMAND_MEMORY;
  3208. pci_write_config_word(dev, PCI_COMMAND, command);
  3209. align = pci_specified_resource_alignment(dev);
  3210. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  3211. r = &dev->resource[i];
  3212. if (!(r->flags & IORESOURCE_MEM))
  3213. continue;
  3214. size = resource_size(r);
  3215. if (size < align) {
  3216. size = align;
  3217. dev_info(&dev->dev,
  3218. "Rounding up size of resource #%d to %#llx.\n",
  3219. i, (unsigned long long)size);
  3220. }
  3221. r->end = size - 1;
  3222. r->start = 0;
  3223. }
  3224. /* Need to disable bridge's resource window,
  3225. * to enable the kernel to reassign new resource
  3226. * window later on.
  3227. */
  3228. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3229. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  3230. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  3231. r = &dev->resource[i];
  3232. if (!(r->flags & IORESOURCE_MEM))
  3233. continue;
  3234. r->end = resource_size(r) - 1;
  3235. r->start = 0;
  3236. }
  3237. pci_disable_bridge_window(dev);
  3238. }
  3239. }
  3240. ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  3241. {
  3242. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  3243. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  3244. spin_lock(&resource_alignment_lock);
  3245. strncpy(resource_alignment_param, buf, count);
  3246. resource_alignment_param[count] = '\0';
  3247. spin_unlock(&resource_alignment_lock);
  3248. return count;
  3249. }
  3250. ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  3251. {
  3252. size_t count;
  3253. spin_lock(&resource_alignment_lock);
  3254. count = snprintf(buf, size, "%s", resource_alignment_param);
  3255. spin_unlock(&resource_alignment_lock);
  3256. return count;
  3257. }
  3258. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  3259. {
  3260. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  3261. }
  3262. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  3263. const char *buf, size_t count)
  3264. {
  3265. return pci_set_resource_alignment_param(buf, count);
  3266. }
  3267. BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  3268. pci_resource_alignment_store);
  3269. static int __init pci_resource_alignment_sysfs_init(void)
  3270. {
  3271. return bus_create_file(&pci_bus_type,
  3272. &bus_attr_resource_alignment);
  3273. }
  3274. late_initcall(pci_resource_alignment_sysfs_init);
  3275. static void __devinit pci_no_domains(void)
  3276. {
  3277. #ifdef CONFIG_PCI_DOMAINS
  3278. pci_domains_supported = 0;
  3279. #endif
  3280. }
  3281. /**
  3282. * pci_ext_cfg_enabled - can we access extended PCI config space?
  3283. * @dev: The PCI device of the root bridge.
  3284. *
  3285. * Returns 1 if we can access PCI extended config space (offsets
  3286. * greater than 0xff). This is the default implementation. Architecture
  3287. * implementations can override this.
  3288. */
  3289. int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
  3290. {
  3291. return 1;
  3292. }
  3293. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  3294. {
  3295. }
  3296. EXPORT_SYMBOL(pci_fixup_cardbus);
  3297. static int __init pci_setup(char *str)
  3298. {
  3299. while (str) {
  3300. char *k = strchr(str, ',');
  3301. if (k)
  3302. *k++ = 0;
  3303. if (*str && (str = pcibios_setup(str)) && *str) {
  3304. if (!strcmp(str, "nomsi")) {
  3305. pci_no_msi();
  3306. } else if (!strcmp(str, "noaer")) {
  3307. pci_no_aer();
  3308. } else if (!strncmp(str, "realloc=", 8)) {
  3309. pci_realloc_get_opt(str + 8);
  3310. } else if (!strncmp(str, "realloc", 7)) {
  3311. pci_realloc_get_opt("on");
  3312. } else if (!strcmp(str, "nodomains")) {
  3313. pci_no_domains();
  3314. } else if (!strncmp(str, "noari", 5)) {
  3315. pcie_ari_disabled = true;
  3316. } else if (!strncmp(str, "cbiosize=", 9)) {
  3317. pci_cardbus_io_size = memparse(str + 9, &str);
  3318. } else if (!strncmp(str, "cbmemsize=", 10)) {
  3319. pci_cardbus_mem_size = memparse(str + 10, &str);
  3320. } else if (!strncmp(str, "resource_alignment=", 19)) {
  3321. pci_set_resource_alignment_param(str + 19,
  3322. strlen(str + 19));
  3323. } else if (!strncmp(str, "ecrc=", 5)) {
  3324. pcie_ecrc_get_policy(str + 5);
  3325. } else if (!strncmp(str, "hpiosize=", 9)) {
  3326. pci_hotplug_io_size = memparse(str + 9, &str);
  3327. } else if (!strncmp(str, "hpmemsize=", 10)) {
  3328. pci_hotplug_mem_size = memparse(str + 10, &str);
  3329. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  3330. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  3331. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  3332. pcie_bus_config = PCIE_BUS_SAFE;
  3333. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  3334. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  3335. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  3336. pcie_bus_config = PCIE_BUS_PEER2PEER;
  3337. } else {
  3338. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  3339. str);
  3340. }
  3341. }
  3342. str = k;
  3343. }
  3344. return 0;
  3345. }
  3346. early_param("pci", pci_setup);
  3347. EXPORT_SYMBOL(pci_reenable_device);
  3348. EXPORT_SYMBOL(pci_enable_device_io);
  3349. EXPORT_SYMBOL(pci_enable_device_mem);
  3350. EXPORT_SYMBOL(pci_enable_device);
  3351. EXPORT_SYMBOL(pcim_enable_device);
  3352. EXPORT_SYMBOL(pcim_pin_device);
  3353. EXPORT_SYMBOL(pci_disable_device);
  3354. EXPORT_SYMBOL(pci_find_capability);
  3355. EXPORT_SYMBOL(pci_bus_find_capability);
  3356. EXPORT_SYMBOL(pci_release_regions);
  3357. EXPORT_SYMBOL(pci_request_regions);
  3358. EXPORT_SYMBOL(pci_request_regions_exclusive);
  3359. EXPORT_SYMBOL(pci_release_region);
  3360. EXPORT_SYMBOL(pci_request_region);
  3361. EXPORT_SYMBOL(pci_request_region_exclusive);
  3362. EXPORT_SYMBOL(pci_release_selected_regions);
  3363. EXPORT_SYMBOL(pci_request_selected_regions);
  3364. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  3365. EXPORT_SYMBOL(pci_set_master);
  3366. EXPORT_SYMBOL(pci_clear_master);
  3367. EXPORT_SYMBOL(pci_set_mwi);
  3368. EXPORT_SYMBOL(pci_try_set_mwi);
  3369. EXPORT_SYMBOL(pci_clear_mwi);
  3370. EXPORT_SYMBOL_GPL(pci_intx);
  3371. EXPORT_SYMBOL(pci_assign_resource);
  3372. EXPORT_SYMBOL(pci_find_parent_resource);
  3373. EXPORT_SYMBOL(pci_select_bars);
  3374. EXPORT_SYMBOL(pci_set_power_state);
  3375. EXPORT_SYMBOL(pci_save_state);
  3376. EXPORT_SYMBOL(pci_restore_state);
  3377. EXPORT_SYMBOL(pci_pme_capable);
  3378. EXPORT_SYMBOL(pci_pme_active);
  3379. EXPORT_SYMBOL(pci_wake_from_d3);
  3380. EXPORT_SYMBOL(pci_target_state);
  3381. EXPORT_SYMBOL(pci_prepare_to_sleep);
  3382. EXPORT_SYMBOL(pci_back_from_sleep);
  3383. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);