sdhci-pxav3.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Copyright (C) 2010 Marvell International Ltd.
  3. * Zhangfei Gao <zhangfei.gao@marvell.com>
  4. * Kevin Wang <dwang4@marvell.com>
  5. * Mingwei Wang <mwwang@marvell.com>
  6. * Philip Rakity <prakity@marvell.com>
  7. * Mark Brown <markb@marvell.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/err.h>
  20. #include <linux/init.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/gpio.h>
  25. #include <linux/mmc/card.h>
  26. #include <linux/mmc/host.h>
  27. #include <linux/platform_data/pxa_sdhci.h>
  28. #include <linux/slab.h>
  29. #include <linux/delay.h>
  30. #include <linux/module.h>
  31. #include "sdhci.h"
  32. #include "sdhci-pltfm.h"
  33. #define SD_CLOCK_BURST_SIZE_SETUP 0x10A
  34. #define SDCLK_SEL 0x100
  35. #define SDCLK_DELAY_SHIFT 9
  36. #define SDCLK_DELAY_MASK 0x1f
  37. #define SD_CFG_FIFO_PARAM 0x100
  38. #define SDCFG_GEN_PAD_CLK_ON (1<<6)
  39. #define SDCFG_GEN_PAD_CLK_CNT_MASK 0xFF
  40. #define SDCFG_GEN_PAD_CLK_CNT_SHIFT 24
  41. #define SD_SPI_MODE 0x108
  42. #define SD_CE_ATA_1 0x10C
  43. #define SD_CE_ATA_2 0x10E
  44. #define SDCE_MISC_INT (1<<2)
  45. #define SDCE_MISC_INT_EN (1<<1)
  46. static void pxav3_set_private_registers(struct sdhci_host *host, u8 mask)
  47. {
  48. struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
  49. struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
  50. if (mask == SDHCI_RESET_ALL) {
  51. /*
  52. * tune timing of read data/command when crc error happen
  53. * no performance impact
  54. */
  55. if (pdata && 0 != pdata->clk_delay_cycles) {
  56. u16 tmp;
  57. tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
  58. tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
  59. << SDCLK_DELAY_SHIFT;
  60. tmp |= SDCLK_SEL;
  61. writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
  62. }
  63. }
  64. }
  65. #define MAX_WAIT_COUNT 5
  66. static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
  67. {
  68. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  69. struct sdhci_pxa *pxa = pltfm_host->priv;
  70. u16 tmp;
  71. int count;
  72. if (pxa->power_mode == MMC_POWER_UP
  73. && power_mode == MMC_POWER_ON) {
  74. dev_dbg(mmc_dev(host->mmc),
  75. "%s: slot->power_mode = %d,"
  76. "ios->power_mode = %d\n",
  77. __func__,
  78. pxa->power_mode,
  79. power_mode);
  80. /* set we want notice of when 74 clocks are sent */
  81. tmp = readw(host->ioaddr + SD_CE_ATA_2);
  82. tmp |= SDCE_MISC_INT_EN;
  83. writew(tmp, host->ioaddr + SD_CE_ATA_2);
  84. /* start sending the 74 clocks */
  85. tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
  86. tmp |= SDCFG_GEN_PAD_CLK_ON;
  87. writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
  88. /* slowest speed is about 100KHz or 10usec per clock */
  89. udelay(740);
  90. count = 0;
  91. while (count++ < MAX_WAIT_COUNT) {
  92. if ((readw(host->ioaddr + SD_CE_ATA_2)
  93. & SDCE_MISC_INT) == 0)
  94. break;
  95. udelay(10);
  96. }
  97. if (count == MAX_WAIT_COUNT)
  98. dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
  99. /* clear the interrupt bit if posted */
  100. tmp = readw(host->ioaddr + SD_CE_ATA_2);
  101. tmp |= SDCE_MISC_INT;
  102. writew(tmp, host->ioaddr + SD_CE_ATA_2);
  103. }
  104. pxa->power_mode = power_mode;
  105. }
  106. static int pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
  107. {
  108. u16 ctrl_2;
  109. /*
  110. * Set V18_EN -- UHS modes do not work without this.
  111. * does not change signaling voltage
  112. */
  113. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  114. /* Select Bus Speed Mode for host */
  115. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  116. switch (uhs) {
  117. case MMC_TIMING_UHS_SDR12:
  118. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  119. break;
  120. case MMC_TIMING_UHS_SDR25:
  121. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  122. break;
  123. case MMC_TIMING_UHS_SDR50:
  124. ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
  125. break;
  126. case MMC_TIMING_UHS_SDR104:
  127. ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
  128. break;
  129. case MMC_TIMING_UHS_DDR50:
  130. ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
  131. break;
  132. }
  133. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  134. dev_dbg(mmc_dev(host->mmc),
  135. "%s uhs = %d, ctrl_2 = %04X\n",
  136. __func__, uhs, ctrl_2);
  137. return 0;
  138. }
  139. static struct sdhci_ops pxav3_sdhci_ops = {
  140. .platform_reset_exit = pxav3_set_private_registers,
  141. .set_uhs_signaling = pxav3_set_uhs_signaling,
  142. .platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
  143. };
  144. static int __devinit sdhci_pxav3_probe(struct platform_device *pdev)
  145. {
  146. struct sdhci_pltfm_host *pltfm_host;
  147. struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
  148. struct device *dev = &pdev->dev;
  149. struct sdhci_host *host = NULL;
  150. struct sdhci_pxa *pxa = NULL;
  151. int ret;
  152. struct clk *clk;
  153. pxa = kzalloc(sizeof(struct sdhci_pxa), GFP_KERNEL);
  154. if (!pxa)
  155. return -ENOMEM;
  156. host = sdhci_pltfm_init(pdev, NULL);
  157. if (IS_ERR(host)) {
  158. kfree(pxa);
  159. return PTR_ERR(host);
  160. }
  161. pltfm_host = sdhci_priv(host);
  162. pltfm_host->priv = pxa;
  163. clk = clk_get(dev, "PXA-SDHCLK");
  164. if (IS_ERR(clk)) {
  165. dev_err(dev, "failed to get io clock\n");
  166. ret = PTR_ERR(clk);
  167. goto err_clk_get;
  168. }
  169. pltfm_host->clk = clk;
  170. clk_enable(clk);
  171. host->quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL
  172. | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
  173. | SDHCI_QUIRK_32BIT_ADMA_SIZE;
  174. /* enable 1/8V DDR capable */
  175. host->mmc->caps |= MMC_CAP_1_8V_DDR;
  176. if (pdata) {
  177. if (pdata->flags & PXA_FLAG_CARD_PERMANENT) {
  178. /* on-chip device */
  179. host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  180. host->mmc->caps |= MMC_CAP_NONREMOVABLE;
  181. }
  182. /* If slot design supports 8 bit data, indicate this to MMC. */
  183. if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
  184. host->mmc->caps |= MMC_CAP_8_BIT_DATA;
  185. if (pdata->quirks)
  186. host->quirks |= pdata->quirks;
  187. if (pdata->host_caps)
  188. host->mmc->caps |= pdata->host_caps;
  189. if (pdata->pm_caps)
  190. host->mmc->pm_caps |= pdata->pm_caps;
  191. }
  192. host->ops = &pxav3_sdhci_ops;
  193. ret = sdhci_add_host(host);
  194. if (ret) {
  195. dev_err(&pdev->dev, "failed to add host\n");
  196. goto err_add_host;
  197. }
  198. platform_set_drvdata(pdev, host);
  199. return 0;
  200. err_add_host:
  201. clk_disable(clk);
  202. clk_put(clk);
  203. err_clk_get:
  204. sdhci_pltfm_free(pdev);
  205. kfree(pxa);
  206. return ret;
  207. }
  208. static int __devexit sdhci_pxav3_remove(struct platform_device *pdev)
  209. {
  210. struct sdhci_host *host = platform_get_drvdata(pdev);
  211. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  212. struct sdhci_pxa *pxa = pltfm_host->priv;
  213. sdhci_remove_host(host, 1);
  214. clk_disable(pltfm_host->clk);
  215. clk_put(pltfm_host->clk);
  216. sdhci_pltfm_free(pdev);
  217. kfree(pxa);
  218. platform_set_drvdata(pdev, NULL);
  219. return 0;
  220. }
  221. static struct platform_driver sdhci_pxav3_driver = {
  222. .driver = {
  223. .name = "sdhci-pxav3",
  224. .owner = THIS_MODULE,
  225. .pm = SDHCI_PLTFM_PMOPS,
  226. },
  227. .probe = sdhci_pxav3_probe,
  228. .remove = __devexit_p(sdhci_pxav3_remove),
  229. };
  230. module_platform_driver(sdhci_pxav3_driver);
  231. MODULE_DESCRIPTION("SDHCI driver for pxav3");
  232. MODULE_AUTHOR("Marvell International Ltd.");
  233. MODULE_LICENSE("GPL v2");