sid.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define CG_MULT_THERMAL_STATUS 0x714
  27. #define ASIC_MAX_TEMP(x) ((x) << 0)
  28. #define ASIC_MAX_TEMP_MASK 0x000001ff
  29. #define ASIC_MAX_TEMP_SHIFT 0
  30. #define CTF_TEMP(x) ((x) << 9)
  31. #define CTF_TEMP_MASK 0x0003fe00
  32. #define CTF_TEMP_SHIFT 9
  33. #define SI_MAX_SH_GPRS 256
  34. #define SI_MAX_TEMP_GPRS 16
  35. #define SI_MAX_SH_THREADS 256
  36. #define SI_MAX_SH_STACK_ENTRIES 4096
  37. #define SI_MAX_FRC_EOV_CNT 16384
  38. #define SI_MAX_BACKENDS 8
  39. #define SI_MAX_BACKENDS_MASK 0xFF
  40. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  41. #define SI_MAX_SIMDS 12
  42. #define SI_MAX_SIMDS_MASK 0x0FFF
  43. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  44. #define SI_MAX_PIPES 8
  45. #define SI_MAX_PIPES_MASK 0xFF
  46. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  47. #define SI_MAX_LDS_NUM 0xFFFF
  48. #define SI_MAX_TCC 16
  49. #define SI_MAX_TCC_MASK 0xFFFF
  50. #define VGA_HDP_CONTROL 0x328
  51. #define VGA_MEMORY_DISABLE (1 << 4)
  52. #define DMIF_ADDR_CONFIG 0xBD4
  53. #define DMIF_ADDR_CALC 0xC00
  54. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  55. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  56. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  57. #define SRBM_STATUS 0xE50
  58. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  59. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  60. #define VM_L2_CNTL 0x1400
  61. #define ENABLE_L2_CACHE (1 << 0)
  62. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  63. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  64. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  65. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  66. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  67. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  68. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  69. #define VM_L2_CNTL2 0x1404
  70. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  71. #define INVALIDATE_L2_CACHE (1 << 1)
  72. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  73. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  74. #define INVALIDATE_ONLY_PTE_CACHES 1
  75. #define INVALIDATE_ONLY_PDE_CACHES 2
  76. #define VM_L2_CNTL3 0x1408
  77. #define BANK_SELECT(x) ((x) << 0)
  78. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  79. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  80. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  81. #define VM_L2_STATUS 0x140C
  82. #define L2_BUSY (1 << 0)
  83. #define VM_CONTEXT0_CNTL 0x1410
  84. #define ENABLE_CONTEXT (1 << 0)
  85. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  86. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  87. #define VM_CONTEXT1_CNTL 0x1414
  88. #define VM_CONTEXT0_CNTL2 0x1430
  89. #define VM_CONTEXT1_CNTL2 0x1434
  90. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  91. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  92. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  93. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  94. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  95. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  96. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  97. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  98. #define VM_INVALIDATE_REQUEST 0x1478
  99. #define VM_INVALIDATE_RESPONSE 0x147c
  100. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  101. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  102. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  103. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  104. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  105. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  106. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  107. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  108. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  109. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  110. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  111. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  112. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  113. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  114. #define MC_SHARED_CHMAP 0x2004
  115. #define NOOFCHAN_SHIFT 12
  116. #define NOOFCHAN_MASK 0x0000f000
  117. #define MC_SHARED_CHREMAP 0x2008
  118. #define MC_VM_FB_LOCATION 0x2024
  119. #define MC_VM_AGP_TOP 0x2028
  120. #define MC_VM_AGP_BOT 0x202C
  121. #define MC_VM_AGP_BASE 0x2030
  122. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  123. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  124. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  125. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  126. #define ENABLE_L1_TLB (1 << 0)
  127. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  128. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  129. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  130. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  131. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  132. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  133. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  134. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  135. #define MC_ARB_RAMCFG 0x2760
  136. #define NOOFBANK_SHIFT 0
  137. #define NOOFBANK_MASK 0x00000003
  138. #define NOOFRANK_SHIFT 2
  139. #define NOOFRANK_MASK 0x00000004
  140. #define NOOFROWS_SHIFT 3
  141. #define NOOFROWS_MASK 0x00000038
  142. #define NOOFCOLS_SHIFT 6
  143. #define NOOFCOLS_MASK 0x000000C0
  144. #define CHANSIZE_SHIFT 8
  145. #define CHANSIZE_MASK 0x00000100
  146. #define CHANSIZE_OVERRIDE (1 << 11)
  147. #define NOOFGROUPS_SHIFT 12
  148. #define NOOFGROUPS_MASK 0x00001000
  149. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  150. #define TRAIN_DONE_D0 (1 << 30)
  151. #define TRAIN_DONE_D1 (1 << 31)
  152. #define MC_SEQ_SUP_CNTL 0x28c8
  153. #define RUN_MASK (1 << 0)
  154. #define MC_SEQ_SUP_PGM 0x28cc
  155. #define MC_IO_PAD_CNTL_D0 0x29d0
  156. #define MEM_FALL_OUT_CMD (1 << 8)
  157. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  158. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  159. #define HDP_HOST_PATH_CNTL 0x2C00
  160. #define HDP_NONSURFACE_BASE 0x2C04
  161. #define HDP_NONSURFACE_INFO 0x2C08
  162. #define HDP_NONSURFACE_SIZE 0x2C0C
  163. #define HDP_ADDR_CONFIG 0x2F48
  164. #define HDP_MISC_CNTL 0x2F4C
  165. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  166. #define IH_RB_CNTL 0x3e00
  167. # define IH_RB_ENABLE (1 << 0)
  168. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  169. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  170. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  171. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  172. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  173. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  174. #define IH_RB_BASE 0x3e04
  175. #define IH_RB_RPTR 0x3e08
  176. #define IH_RB_WPTR 0x3e0c
  177. # define RB_OVERFLOW (1 << 0)
  178. # define WPTR_OFFSET_MASK 0x3fffc
  179. #define IH_RB_WPTR_ADDR_HI 0x3e10
  180. #define IH_RB_WPTR_ADDR_LO 0x3e14
  181. #define IH_CNTL 0x3e18
  182. # define ENABLE_INTR (1 << 0)
  183. # define IH_MC_SWAP(x) ((x) << 1)
  184. # define IH_MC_SWAP_NONE 0
  185. # define IH_MC_SWAP_16BIT 1
  186. # define IH_MC_SWAP_32BIT 2
  187. # define IH_MC_SWAP_64BIT 3
  188. # define RPTR_REARM (1 << 4)
  189. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  190. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  191. # define MC_VMID(x) ((x) << 25)
  192. #define CONFIG_MEMSIZE 0x5428
  193. #define INTERRUPT_CNTL 0x5468
  194. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  195. # define IH_DUMMY_RD_EN (1 << 1)
  196. # define IH_REQ_NONSNOOP_EN (1 << 3)
  197. # define GEN_IH_INT_EN (1 << 8)
  198. #define INTERRUPT_CNTL2 0x546c
  199. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  200. #define BIF_FB_EN 0x5490
  201. #define FB_READ_EN (1 << 0)
  202. #define FB_WRITE_EN (1 << 1)
  203. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  204. #define DC_LB_MEMORY_SPLIT 0x6b0c
  205. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  206. #define PRIORITY_A_CNT 0x6b18
  207. #define PRIORITY_MARK_MASK 0x7fff
  208. #define PRIORITY_OFF (1 << 16)
  209. #define PRIORITY_ALWAYS_ON (1 << 20)
  210. #define PRIORITY_B_CNT 0x6b1c
  211. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  212. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  213. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  214. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  215. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  216. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  217. #define VLINE_STATUS 0x6bb8
  218. # define VLINE_OCCURRED (1 << 0)
  219. # define VLINE_ACK (1 << 4)
  220. # define VLINE_STAT (1 << 12)
  221. # define VLINE_INTERRUPT (1 << 16)
  222. # define VLINE_INTERRUPT_TYPE (1 << 17)
  223. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  224. #define VBLANK_STATUS 0x6bbc
  225. # define VBLANK_OCCURRED (1 << 0)
  226. # define VBLANK_ACK (1 << 4)
  227. # define VBLANK_STAT (1 << 12)
  228. # define VBLANK_INTERRUPT (1 << 16)
  229. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  230. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  231. #define INT_MASK 0x6b40
  232. # define VBLANK_INT_MASK (1 << 0)
  233. # define VLINE_INT_MASK (1 << 4)
  234. #define DISP_INTERRUPT_STATUS 0x60f4
  235. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  236. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  237. # define DC_HPD1_INTERRUPT (1 << 17)
  238. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  239. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  240. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  241. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  242. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  243. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  244. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  245. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  246. # define DC_HPD2_INTERRUPT (1 << 17)
  247. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  248. # define DISP_TIMER_INTERRUPT (1 << 24)
  249. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  250. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  251. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  252. # define DC_HPD3_INTERRUPT (1 << 17)
  253. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  254. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  255. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  256. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  257. # define DC_HPD4_INTERRUPT (1 << 17)
  258. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  259. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  260. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  261. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  262. # define DC_HPD5_INTERRUPT (1 << 17)
  263. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  264. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  265. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  266. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  267. # define DC_HPD6_INTERRUPT (1 << 17)
  268. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  269. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  270. #define GRPH_INT_STATUS 0x6858
  271. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  272. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  273. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  274. #define GRPH_INT_CONTROL 0x685c
  275. # define GRPH_PFLIP_INT_MASK (1 << 0)
  276. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  277. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  278. #define DC_HPD1_INT_STATUS 0x601c
  279. #define DC_HPD2_INT_STATUS 0x6028
  280. #define DC_HPD3_INT_STATUS 0x6034
  281. #define DC_HPD4_INT_STATUS 0x6040
  282. #define DC_HPD5_INT_STATUS 0x604c
  283. #define DC_HPD6_INT_STATUS 0x6058
  284. # define DC_HPDx_INT_STATUS (1 << 0)
  285. # define DC_HPDx_SENSE (1 << 1)
  286. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  287. #define DC_HPD1_INT_CONTROL 0x6020
  288. #define DC_HPD2_INT_CONTROL 0x602c
  289. #define DC_HPD3_INT_CONTROL 0x6038
  290. #define DC_HPD4_INT_CONTROL 0x6044
  291. #define DC_HPD5_INT_CONTROL 0x6050
  292. #define DC_HPD6_INT_CONTROL 0x605c
  293. # define DC_HPDx_INT_ACK (1 << 0)
  294. # define DC_HPDx_INT_POLARITY (1 << 8)
  295. # define DC_HPDx_INT_EN (1 << 16)
  296. # define DC_HPDx_RX_INT_ACK (1 << 20)
  297. # define DC_HPDx_RX_INT_EN (1 << 24)
  298. #define DC_HPD1_CONTROL 0x6024
  299. #define DC_HPD2_CONTROL 0x6030
  300. #define DC_HPD3_CONTROL 0x603c
  301. #define DC_HPD4_CONTROL 0x6048
  302. #define DC_HPD5_CONTROL 0x6054
  303. #define DC_HPD6_CONTROL 0x6060
  304. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  305. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  306. # define DC_HPDx_EN (1 << 28)
  307. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  308. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  309. #define GRBM_CNTL 0x8000
  310. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  311. #define GRBM_STATUS2 0x8008
  312. #define RLC_RQ_PENDING (1 << 0)
  313. #define RLC_BUSY (1 << 8)
  314. #define TC_BUSY (1 << 9)
  315. #define GRBM_STATUS 0x8010
  316. #define CMDFIFO_AVAIL_MASK 0x0000000F
  317. #define RING2_RQ_PENDING (1 << 4)
  318. #define SRBM_RQ_PENDING (1 << 5)
  319. #define RING1_RQ_PENDING (1 << 6)
  320. #define CF_RQ_PENDING (1 << 7)
  321. #define PF_RQ_PENDING (1 << 8)
  322. #define GDS_DMA_RQ_PENDING (1 << 9)
  323. #define GRBM_EE_BUSY (1 << 10)
  324. #define DB_CLEAN (1 << 12)
  325. #define CB_CLEAN (1 << 13)
  326. #define TA_BUSY (1 << 14)
  327. #define GDS_BUSY (1 << 15)
  328. #define VGT_BUSY (1 << 17)
  329. #define IA_BUSY_NO_DMA (1 << 18)
  330. #define IA_BUSY (1 << 19)
  331. #define SX_BUSY (1 << 20)
  332. #define SPI_BUSY (1 << 22)
  333. #define BCI_BUSY (1 << 23)
  334. #define SC_BUSY (1 << 24)
  335. #define PA_BUSY (1 << 25)
  336. #define DB_BUSY (1 << 26)
  337. #define CP_COHERENCY_BUSY (1 << 28)
  338. #define CP_BUSY (1 << 29)
  339. #define CB_BUSY (1 << 30)
  340. #define GUI_ACTIVE (1 << 31)
  341. #define GRBM_STATUS_SE0 0x8014
  342. #define GRBM_STATUS_SE1 0x8018
  343. #define SE_DB_CLEAN (1 << 1)
  344. #define SE_CB_CLEAN (1 << 2)
  345. #define SE_BCI_BUSY (1 << 22)
  346. #define SE_VGT_BUSY (1 << 23)
  347. #define SE_PA_BUSY (1 << 24)
  348. #define SE_TA_BUSY (1 << 25)
  349. #define SE_SX_BUSY (1 << 26)
  350. #define SE_SPI_BUSY (1 << 27)
  351. #define SE_SC_BUSY (1 << 29)
  352. #define SE_DB_BUSY (1 << 30)
  353. #define SE_CB_BUSY (1 << 31)
  354. #define GRBM_SOFT_RESET 0x8020
  355. #define SOFT_RESET_CP (1 << 0)
  356. #define SOFT_RESET_CB (1 << 1)
  357. #define SOFT_RESET_RLC (1 << 2)
  358. #define SOFT_RESET_DB (1 << 3)
  359. #define SOFT_RESET_GDS (1 << 4)
  360. #define SOFT_RESET_PA (1 << 5)
  361. #define SOFT_RESET_SC (1 << 6)
  362. #define SOFT_RESET_BCI (1 << 7)
  363. #define SOFT_RESET_SPI (1 << 8)
  364. #define SOFT_RESET_SX (1 << 10)
  365. #define SOFT_RESET_TC (1 << 11)
  366. #define SOFT_RESET_TA (1 << 12)
  367. #define SOFT_RESET_VGT (1 << 14)
  368. #define SOFT_RESET_IA (1 << 15)
  369. #define GRBM_GFX_INDEX 0x802C
  370. #define GRBM_INT_CNTL 0x8060
  371. # define RDERR_INT_ENABLE (1 << 0)
  372. # define GUI_IDLE_INT_ENABLE (1 << 19)
  373. #define CP_STRMOUT_CNTL 0x84FC
  374. #define SCRATCH_REG0 0x8500
  375. #define SCRATCH_REG1 0x8504
  376. #define SCRATCH_REG2 0x8508
  377. #define SCRATCH_REG3 0x850C
  378. #define SCRATCH_REG4 0x8510
  379. #define SCRATCH_REG5 0x8514
  380. #define SCRATCH_REG6 0x8518
  381. #define SCRATCH_REG7 0x851C
  382. #define SCRATCH_UMSK 0x8540
  383. #define SCRATCH_ADDR 0x8544
  384. #define CP_SEM_WAIT_TIMER 0x85BC
  385. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  386. #define CP_ME_CNTL 0x86D8
  387. #define CP_CE_HALT (1 << 24)
  388. #define CP_PFP_HALT (1 << 26)
  389. #define CP_ME_HALT (1 << 28)
  390. #define CP_COHER_CNTL2 0x85E8
  391. #define CP_RB2_RPTR 0x86f8
  392. #define CP_RB1_RPTR 0x86fc
  393. #define CP_RB0_RPTR 0x8700
  394. #define CP_RB_WPTR_DELAY 0x8704
  395. #define CP_QUEUE_THRESHOLDS 0x8760
  396. #define ROQ_IB1_START(x) ((x) << 0)
  397. #define ROQ_IB2_START(x) ((x) << 8)
  398. #define CP_MEQ_THRESHOLDS 0x8764
  399. #define MEQ1_START(x) ((x) << 0)
  400. #define MEQ2_START(x) ((x) << 8)
  401. #define CP_PERFMON_CNTL 0x87FC
  402. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  403. #define VGT_CACHE_INVALIDATION 0x88C4
  404. #define CACHE_INVALIDATION(x) ((x) << 0)
  405. #define VC_ONLY 0
  406. #define TC_ONLY 1
  407. #define VC_AND_TC 2
  408. #define AUTO_INVLD_EN(x) ((x) << 6)
  409. #define NO_AUTO 0
  410. #define ES_AUTO 1
  411. #define GS_AUTO 2
  412. #define ES_AND_GS_AUTO 3
  413. #define VGT_ESGS_RING_SIZE 0x88C8
  414. #define VGT_GSVS_RING_SIZE 0x88CC
  415. #define VGT_GS_VERTEX_REUSE 0x88D4
  416. #define VGT_PRIMITIVE_TYPE 0x8958
  417. #define VGT_INDEX_TYPE 0x895C
  418. #define VGT_NUM_INDICES 0x8970
  419. #define VGT_NUM_INSTANCES 0x8974
  420. #define VGT_TF_RING_SIZE 0x8988
  421. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  422. #define VGT_TF_MEMORY_BASE 0x89B8
  423. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  424. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  425. #define PA_CL_ENHANCE 0x8A14
  426. #define CLIP_VTX_REORDER_ENA (1 << 0)
  427. #define NUM_CLIP_SEQ(x) ((x) << 1)
  428. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  429. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  430. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  431. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  432. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  433. #define PA_SC_FIFO_SIZE 0x8BCC
  434. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  435. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  436. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  437. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  438. #define PA_SC_ENHANCE 0x8BF0
  439. #define SQ_CONFIG 0x8C00
  440. #define SQC_CACHES 0x8C08
  441. #define SX_DEBUG_1 0x9060
  442. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  443. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  444. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  445. #define SPI_PS_MAX_WAVE_ID 0x90EC
  446. #define SPI_CONFIG_CNTL 0x9100
  447. #define SPI_CONFIG_CNTL_1 0x913C
  448. #define VTX_DONE_DELAY(x) ((x) << 0)
  449. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  450. #define CGTS_TCC_DISABLE 0x9148
  451. #define CGTS_USER_TCC_DISABLE 0x914C
  452. #define TCC_DISABLE_MASK 0xFFFF0000
  453. #define TCC_DISABLE_SHIFT 16
  454. #define TA_CNTL_AUX 0x9508
  455. #define CC_RB_BACKEND_DISABLE 0x98F4
  456. #define BACKEND_DISABLE(x) ((x) << 16)
  457. #define GB_ADDR_CONFIG 0x98F8
  458. #define NUM_PIPES(x) ((x) << 0)
  459. #define NUM_PIPES_MASK 0x00000007
  460. #define NUM_PIPES_SHIFT 0
  461. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  462. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  463. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  464. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  465. #define NUM_SHADER_ENGINES_MASK 0x00003000
  466. #define NUM_SHADER_ENGINES_SHIFT 12
  467. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  468. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  469. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  470. #define NUM_GPUS(x) ((x) << 20)
  471. #define NUM_GPUS_MASK 0x00700000
  472. #define NUM_GPUS_SHIFT 20
  473. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  474. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  475. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  476. #define ROW_SIZE(x) ((x) << 28)
  477. #define ROW_SIZE_MASK 0x30000000
  478. #define ROW_SIZE_SHIFT 28
  479. #define GB_TILE_MODE0 0x9910
  480. # define MICRO_TILE_MODE(x) ((x) << 0)
  481. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  482. # define ADDR_SURF_THIN_MICRO_TILING 1
  483. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  484. # define ARRAY_MODE(x) ((x) << 2)
  485. # define ARRAY_LINEAR_GENERAL 0
  486. # define ARRAY_LINEAR_ALIGNED 1
  487. # define ARRAY_1D_TILED_THIN1 2
  488. # define ARRAY_2D_TILED_THIN1 4
  489. # define PIPE_CONFIG(x) ((x) << 6)
  490. # define ADDR_SURF_P2 0
  491. # define ADDR_SURF_P4_8x16 4
  492. # define ADDR_SURF_P4_16x16 5
  493. # define ADDR_SURF_P4_16x32 6
  494. # define ADDR_SURF_P4_32x32 7
  495. # define ADDR_SURF_P8_16x16_8x16 8
  496. # define ADDR_SURF_P8_16x32_8x16 9
  497. # define ADDR_SURF_P8_32x32_8x16 10
  498. # define ADDR_SURF_P8_16x32_16x16 11
  499. # define ADDR_SURF_P8_32x32_16x16 12
  500. # define ADDR_SURF_P8_32x32_16x32 13
  501. # define ADDR_SURF_P8_32x64_32x32 14
  502. # define TILE_SPLIT(x) ((x) << 11)
  503. # define ADDR_SURF_TILE_SPLIT_64B 0
  504. # define ADDR_SURF_TILE_SPLIT_128B 1
  505. # define ADDR_SURF_TILE_SPLIT_256B 2
  506. # define ADDR_SURF_TILE_SPLIT_512B 3
  507. # define ADDR_SURF_TILE_SPLIT_1KB 4
  508. # define ADDR_SURF_TILE_SPLIT_2KB 5
  509. # define ADDR_SURF_TILE_SPLIT_4KB 6
  510. # define BANK_WIDTH(x) ((x) << 14)
  511. # define ADDR_SURF_BANK_WIDTH_1 0
  512. # define ADDR_SURF_BANK_WIDTH_2 1
  513. # define ADDR_SURF_BANK_WIDTH_4 2
  514. # define ADDR_SURF_BANK_WIDTH_8 3
  515. # define BANK_HEIGHT(x) ((x) << 16)
  516. # define ADDR_SURF_BANK_HEIGHT_1 0
  517. # define ADDR_SURF_BANK_HEIGHT_2 1
  518. # define ADDR_SURF_BANK_HEIGHT_4 2
  519. # define ADDR_SURF_BANK_HEIGHT_8 3
  520. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  521. # define ADDR_SURF_MACRO_ASPECT_1 0
  522. # define ADDR_SURF_MACRO_ASPECT_2 1
  523. # define ADDR_SURF_MACRO_ASPECT_4 2
  524. # define ADDR_SURF_MACRO_ASPECT_8 3
  525. # define NUM_BANKS(x) ((x) << 20)
  526. # define ADDR_SURF_2_BANK 0
  527. # define ADDR_SURF_4_BANK 1
  528. # define ADDR_SURF_8_BANK 2
  529. # define ADDR_SURF_16_BANK 3
  530. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  531. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  532. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  533. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  534. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  535. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  536. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  537. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  538. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  539. #define BACKEND_DISABLE_MASK 0x00FF0000
  540. #define BACKEND_DISABLE_SHIFT 16
  541. #define TCP_CHAN_STEER_LO 0xac0c
  542. #define TCP_CHAN_STEER_HI 0xac10
  543. #define CP_RB0_BASE 0xC100
  544. #define CP_RB0_CNTL 0xC104
  545. #define RB_BUFSZ(x) ((x) << 0)
  546. #define RB_BLKSZ(x) ((x) << 8)
  547. #define BUF_SWAP_32BIT (2 << 16)
  548. #define RB_NO_UPDATE (1 << 27)
  549. #define RB_RPTR_WR_ENA (1 << 31)
  550. #define CP_RB0_RPTR_ADDR 0xC10C
  551. #define CP_RB0_RPTR_ADDR_HI 0xC110
  552. #define CP_RB0_WPTR 0xC114
  553. #define CP_PFP_UCODE_ADDR 0xC150
  554. #define CP_PFP_UCODE_DATA 0xC154
  555. #define CP_ME_RAM_RADDR 0xC158
  556. #define CP_ME_RAM_WADDR 0xC15C
  557. #define CP_ME_RAM_DATA 0xC160
  558. #define CP_CE_UCODE_ADDR 0xC168
  559. #define CP_CE_UCODE_DATA 0xC16C
  560. #define CP_RB1_BASE 0xC180
  561. #define CP_RB1_CNTL 0xC184
  562. #define CP_RB1_RPTR_ADDR 0xC188
  563. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  564. #define CP_RB1_WPTR 0xC190
  565. #define CP_RB2_BASE 0xC194
  566. #define CP_RB2_CNTL 0xC198
  567. #define CP_RB2_RPTR_ADDR 0xC19C
  568. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  569. #define CP_RB2_WPTR 0xC1A4
  570. #define CP_INT_CNTL_RING0 0xC1A8
  571. #define CP_INT_CNTL_RING1 0xC1AC
  572. #define CP_INT_CNTL_RING2 0xC1B0
  573. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  574. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  575. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  576. # define TIME_STAMP_INT_ENABLE (1 << 26)
  577. # define CP_RINGID2_INT_ENABLE (1 << 29)
  578. # define CP_RINGID1_INT_ENABLE (1 << 30)
  579. # define CP_RINGID0_INT_ENABLE (1 << 31)
  580. #define CP_INT_STATUS_RING0 0xC1B4
  581. #define CP_INT_STATUS_RING1 0xC1B8
  582. #define CP_INT_STATUS_RING2 0xC1BC
  583. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  584. # define TIME_STAMP_INT_STAT (1 << 26)
  585. # define CP_RINGID2_INT_STAT (1 << 29)
  586. # define CP_RINGID1_INT_STAT (1 << 30)
  587. # define CP_RINGID0_INT_STAT (1 << 31)
  588. #define CP_DEBUG 0xC1FC
  589. #define RLC_CNTL 0xC300
  590. # define RLC_ENABLE (1 << 0)
  591. #define RLC_RL_BASE 0xC304
  592. #define RLC_RL_SIZE 0xC308
  593. #define RLC_LB_CNTL 0xC30C
  594. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  595. #define RLC_LB_CNTR_MAX 0xC314
  596. #define RLC_LB_CNTR_INIT 0xC318
  597. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  598. #define RLC_UCODE_ADDR 0xC32C
  599. #define RLC_UCODE_DATA 0xC330
  600. #define RLC_MC_CNTL 0xC344
  601. #define RLC_UCODE_CNTL 0xC348
  602. #define VGT_EVENT_INITIATOR 0x28a90
  603. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  604. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  605. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  606. # define CACHE_FLUSH_TS (4 << 0)
  607. # define CACHE_FLUSH (6 << 0)
  608. # define CS_PARTIAL_FLUSH (7 << 0)
  609. # define VGT_STREAMOUT_RESET (10 << 0)
  610. # define END_OF_PIPE_INCR_DE (11 << 0)
  611. # define END_OF_PIPE_IB_END (12 << 0)
  612. # define RST_PIX_CNT (13 << 0)
  613. # define VS_PARTIAL_FLUSH (15 << 0)
  614. # define PS_PARTIAL_FLUSH (16 << 0)
  615. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  616. # define ZPASS_DONE (21 << 0)
  617. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  618. # define PERFCOUNTER_START (23 << 0)
  619. # define PERFCOUNTER_STOP (24 << 0)
  620. # define PIPELINESTAT_START (25 << 0)
  621. # define PIPELINESTAT_STOP (26 << 0)
  622. # define PERFCOUNTER_SAMPLE (27 << 0)
  623. # define SAMPLE_PIPELINESTAT (30 << 0)
  624. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  625. # define RESET_VTX_CNT (33 << 0)
  626. # define VGT_FLUSH (36 << 0)
  627. # define BOTTOM_OF_PIPE_TS (40 << 0)
  628. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  629. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  630. # define FLUSH_AND_INV_DB_META (44 << 0)
  631. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  632. # define FLUSH_AND_INV_CB_META (46 << 0)
  633. # define CS_DONE (47 << 0)
  634. # define PS_DONE (48 << 0)
  635. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  636. # define THREAD_TRACE_START (51 << 0)
  637. # define THREAD_TRACE_STOP (52 << 0)
  638. # define THREAD_TRACE_FLUSH (54 << 0)
  639. # define THREAD_TRACE_FINISH (55 << 0)
  640. /*
  641. * PM4
  642. */
  643. #define PACKET_TYPE0 0
  644. #define PACKET_TYPE1 1
  645. #define PACKET_TYPE2 2
  646. #define PACKET_TYPE3 3
  647. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  648. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  649. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  650. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  651. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  652. (((reg) >> 2) & 0xFFFF) | \
  653. ((n) & 0x3FFF) << 16)
  654. #define CP_PACKET2 0x80000000
  655. #define PACKET2_PAD_SHIFT 0
  656. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  657. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  658. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  659. (((op) & 0xFF) << 8) | \
  660. ((n) & 0x3FFF) << 16)
  661. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  662. /* Packet 3 types */
  663. #define PACKET3_NOP 0x10
  664. #define PACKET3_SET_BASE 0x11
  665. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  666. #define GDS_PARTITION_BASE 2
  667. #define CE_PARTITION_BASE 3
  668. #define PACKET3_CLEAR_STATE 0x12
  669. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  670. #define PACKET3_DISPATCH_DIRECT 0x15
  671. #define PACKET3_DISPATCH_INDIRECT 0x16
  672. #define PACKET3_ALLOC_GDS 0x1B
  673. #define PACKET3_WRITE_GDS_RAM 0x1C
  674. #define PACKET3_ATOMIC_GDS 0x1D
  675. #define PACKET3_ATOMIC 0x1E
  676. #define PACKET3_OCCLUSION_QUERY 0x1F
  677. #define PACKET3_SET_PREDICATION 0x20
  678. #define PACKET3_REG_RMW 0x21
  679. #define PACKET3_COND_EXEC 0x22
  680. #define PACKET3_PRED_EXEC 0x23
  681. #define PACKET3_DRAW_INDIRECT 0x24
  682. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  683. #define PACKET3_INDEX_BASE 0x26
  684. #define PACKET3_DRAW_INDEX_2 0x27
  685. #define PACKET3_CONTEXT_CONTROL 0x28
  686. #define PACKET3_INDEX_TYPE 0x2A
  687. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  688. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  689. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  690. #define PACKET3_NUM_INSTANCES 0x2F
  691. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  692. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  693. #define PACKET3_INDIRECT_BUFFER 0x32
  694. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  695. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  696. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  697. #define PACKET3_WRITE_DATA 0x37
  698. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  699. #define PACKET3_MEM_SEMAPHORE 0x39
  700. #define PACKET3_MPEG_INDEX 0x3A
  701. #define PACKET3_COPY_DW 0x3B
  702. #define PACKET3_WAIT_REG_MEM 0x3C
  703. #define PACKET3_MEM_WRITE 0x3D
  704. #define PACKET3_COPY_DATA 0x40
  705. #define PACKET3_PFP_SYNC_ME 0x42
  706. #define PACKET3_SURFACE_SYNC 0x43
  707. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  708. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  709. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  710. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  711. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  712. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  713. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  714. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  715. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  716. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  717. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  718. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  719. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  720. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  721. # define PACKET3_TC_ACTION_ENA (1 << 23)
  722. # define PACKET3_CB_ACTION_ENA (1 << 25)
  723. # define PACKET3_DB_ACTION_ENA (1 << 26)
  724. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  725. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  726. #define PACKET3_ME_INITIALIZE 0x44
  727. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  728. #define PACKET3_COND_WRITE 0x45
  729. #define PACKET3_EVENT_WRITE 0x46
  730. #define EVENT_TYPE(x) ((x) << 0)
  731. #define EVENT_INDEX(x) ((x) << 8)
  732. /* 0 - any non-TS event
  733. * 1 - ZPASS_DONE
  734. * 2 - SAMPLE_PIPELINESTAT
  735. * 3 - SAMPLE_STREAMOUTSTAT*
  736. * 4 - *S_PARTIAL_FLUSH
  737. * 5 - EOP events
  738. * 6 - EOS events
  739. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  740. */
  741. #define INV_L2 (1 << 20)
  742. /* INV TC L2 cache when EVENT_INDEX = 7 */
  743. #define PACKET3_EVENT_WRITE_EOP 0x47
  744. #define DATA_SEL(x) ((x) << 29)
  745. /* 0 - discard
  746. * 1 - send low 32bit data
  747. * 2 - send 64bit data
  748. * 3 - send 64bit counter value
  749. */
  750. #define INT_SEL(x) ((x) << 24)
  751. /* 0 - none
  752. * 1 - interrupt only (DATA_SEL = 0)
  753. * 2 - interrupt when data write is confirmed
  754. */
  755. #define PACKET3_EVENT_WRITE_EOS 0x48
  756. #define PACKET3_PREAMBLE_CNTL 0x4A
  757. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  758. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  759. #define PACKET3_ONE_REG_WRITE 0x57
  760. #define PACKET3_LOAD_CONFIG_REG 0x5F
  761. #define PACKET3_LOAD_CONTEXT_REG 0x60
  762. #define PACKET3_LOAD_SH_REG 0x61
  763. #define PACKET3_SET_CONFIG_REG 0x68
  764. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  765. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  766. #define PACKET3_SET_CONTEXT_REG 0x69
  767. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  768. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  769. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  770. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  771. #define PACKET3_SET_SH_REG 0x76
  772. #define PACKET3_SET_SH_REG_START 0x0000b000
  773. #define PACKET3_SET_SH_REG_END 0x0000c000
  774. #define PACKET3_SET_SH_REG_OFFSET 0x77
  775. #define PACKET3_ME_WRITE 0x7A
  776. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  777. #define PACKET3_SCRATCH_RAM_READ 0x7E
  778. #define PACKET3_CE_WRITE 0x7F
  779. #define PACKET3_LOAD_CONST_RAM 0x80
  780. #define PACKET3_WRITE_CONST_RAM 0x81
  781. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  782. #define PACKET3_DUMP_CONST_RAM 0x83
  783. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  784. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  785. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  786. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  787. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  788. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  789. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  790. #endif