rv770.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. int i;
  48. /* Lock the graphics update lock */
  49. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  50. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  51. /* update the scanout addresses */
  52. if (radeon_crtc->crtc_id) {
  53. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  55. } else {
  56. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  58. }
  59. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  60. (u32)crtc_base);
  61. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. /* Wait for update_pending to go high. */
  64. for (i = 0; i < rdev->usec_timeout; i++) {
  65. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  66. break;
  67. udelay(1);
  68. }
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  72. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int rv770_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  80. ASIC_T_SHIFT;
  81. int actual_temp;
  82. if (temp & 0x400)
  83. actual_temp = -256;
  84. else if (temp & 0x200)
  85. actual_temp = 255;
  86. else if (temp & 0x100) {
  87. actual_temp = temp & 0x1ff;
  88. actual_temp |= ~0x1ff;
  89. } else
  90. actual_temp = temp & 0xff;
  91. return (actual_temp * 1000) / 2;
  92. }
  93. void rv770_pm_misc(struct radeon_device *rdev)
  94. {
  95. int req_ps_idx = rdev->pm.requested_power_state_index;
  96. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  97. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  98. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  99. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  100. /* 0xff01 is a flag rather then an actual voltage */
  101. if (voltage->voltage == 0xff01)
  102. return;
  103. if (voltage->voltage != rdev->pm.current_vddc) {
  104. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  105. rdev->pm.current_vddc = voltage->voltage;
  106. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  107. }
  108. }
  109. }
  110. /*
  111. * GART
  112. */
  113. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  114. {
  115. u32 tmp;
  116. int r, i;
  117. if (rdev->gart.robj == NULL) {
  118. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  119. return -EINVAL;
  120. }
  121. r = radeon_gart_table_vram_pin(rdev);
  122. if (r)
  123. return r;
  124. radeon_gart_restore(rdev);
  125. /* Setup L2 cache */
  126. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  127. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  128. EFFECTIVE_L2_QUEUE_SIZE(7));
  129. WREG32(VM_L2_CNTL2, 0);
  130. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  131. /* Setup TLB control */
  132. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  133. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  134. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  135. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  136. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  137. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  139. if (rdev->family == CHIP_RV740)
  140. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  144. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  145. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  146. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  147. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  148. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  149. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  150. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  151. (u32)(rdev->dummy_page.addr >> 12));
  152. for (i = 1; i < 7; i++)
  153. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  154. r600_pcie_gart_tlb_flush(rdev);
  155. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  156. (unsigned)(rdev->mc.gtt_size >> 20),
  157. (unsigned long long)rdev->gart.table_addr);
  158. rdev->gart.ready = true;
  159. return 0;
  160. }
  161. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  162. {
  163. u32 tmp;
  164. int i;
  165. /* Disable all tables */
  166. for (i = 0; i < 7; i++)
  167. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  168. /* Setup L2 cache */
  169. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  170. EFFECTIVE_L2_QUEUE_SIZE(7));
  171. WREG32(VM_L2_CNTL2, 0);
  172. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  173. /* Setup TLB control */
  174. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  175. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  176. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  177. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  178. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  179. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  180. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  181. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  182. radeon_gart_table_vram_unpin(rdev);
  183. }
  184. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  185. {
  186. radeon_gart_fini(rdev);
  187. rv770_pcie_gart_disable(rdev);
  188. radeon_gart_table_vram_free(rdev);
  189. }
  190. void rv770_agp_enable(struct radeon_device *rdev)
  191. {
  192. u32 tmp;
  193. int i;
  194. /* Setup L2 cache */
  195. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  196. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  197. EFFECTIVE_L2_QUEUE_SIZE(7));
  198. WREG32(VM_L2_CNTL2, 0);
  199. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  200. /* Setup TLB control */
  201. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  202. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  203. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  204. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  205. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  206. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  207. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  209. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  210. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  211. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  212. for (i = 0; i < 7; i++)
  213. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  214. }
  215. static void rv770_mc_program(struct radeon_device *rdev)
  216. {
  217. struct rv515_mc_save save;
  218. u32 tmp;
  219. int i, j;
  220. /* Initialize HDP */
  221. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  222. WREG32((0x2c14 + j), 0x00000000);
  223. WREG32((0x2c18 + j), 0x00000000);
  224. WREG32((0x2c1c + j), 0x00000000);
  225. WREG32((0x2c20 + j), 0x00000000);
  226. WREG32((0x2c24 + j), 0x00000000);
  227. }
  228. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  229. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  230. */
  231. tmp = RREG32(HDP_DEBUG1);
  232. rv515_mc_stop(rdev, &save);
  233. if (r600_mc_wait_for_idle(rdev)) {
  234. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  235. }
  236. /* Lockout access through VGA aperture*/
  237. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  238. /* Update configuration */
  239. if (rdev->flags & RADEON_IS_AGP) {
  240. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  241. /* VRAM before AGP */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.vram_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.gtt_end >> 12);
  246. } else {
  247. /* VRAM after AGP */
  248. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  249. rdev->mc.gtt_start >> 12);
  250. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  251. rdev->mc.vram_end >> 12);
  252. }
  253. } else {
  254. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. rdev->mc.vram_start >> 12);
  256. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. rdev->mc.vram_end >> 12);
  258. }
  259. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  260. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  261. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  262. WREG32(MC_VM_FB_LOCATION, tmp);
  263. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  264. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  265. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  266. if (rdev->flags & RADEON_IS_AGP) {
  267. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  268. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  269. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  270. } else {
  271. WREG32(MC_VM_AGP_BASE, 0);
  272. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  273. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  274. }
  275. if (r600_mc_wait_for_idle(rdev)) {
  276. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  277. }
  278. rv515_mc_resume(rdev, &save);
  279. /* we need to own VRAM, so turn off the VGA renderer here
  280. * to stop it overwriting our objects */
  281. rv515_vga_render_disable(rdev);
  282. }
  283. /*
  284. * CP.
  285. */
  286. void r700_cp_stop(struct radeon_device *rdev)
  287. {
  288. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  289. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  290. WREG32(SCRATCH_UMSK, 0);
  291. }
  292. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  293. {
  294. const __be32 *fw_data;
  295. int i;
  296. if (!rdev->me_fw || !rdev->pfp_fw)
  297. return -EINVAL;
  298. r700_cp_stop(rdev);
  299. WREG32(CP_RB_CNTL,
  300. #ifdef __BIG_ENDIAN
  301. BUF_SWAP_32BIT |
  302. #endif
  303. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  304. /* Reset cp */
  305. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  306. RREG32(GRBM_SOFT_RESET);
  307. mdelay(15);
  308. WREG32(GRBM_SOFT_RESET, 0);
  309. fw_data = (const __be32 *)rdev->pfp_fw->data;
  310. WREG32(CP_PFP_UCODE_ADDR, 0);
  311. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  312. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  313. WREG32(CP_PFP_UCODE_ADDR, 0);
  314. fw_data = (const __be32 *)rdev->me_fw->data;
  315. WREG32(CP_ME_RAM_WADDR, 0);
  316. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  317. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  318. WREG32(CP_PFP_UCODE_ADDR, 0);
  319. WREG32(CP_ME_RAM_WADDR, 0);
  320. WREG32(CP_ME_RAM_RADDR, 0);
  321. return 0;
  322. }
  323. void r700_cp_fini(struct radeon_device *rdev)
  324. {
  325. r700_cp_stop(rdev);
  326. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  327. }
  328. /*
  329. * Core functions
  330. */
  331. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  332. u32 num_tile_pipes,
  333. u32 num_backends,
  334. u32 backend_disable_mask)
  335. {
  336. u32 backend_map = 0;
  337. u32 enabled_backends_mask;
  338. u32 enabled_backends_count;
  339. u32 cur_pipe;
  340. u32 swizzle_pipe[R7XX_MAX_PIPES];
  341. u32 cur_backend;
  342. u32 i;
  343. bool force_no_swizzle;
  344. if (num_tile_pipes > R7XX_MAX_PIPES)
  345. num_tile_pipes = R7XX_MAX_PIPES;
  346. if (num_tile_pipes < 1)
  347. num_tile_pipes = 1;
  348. if (num_backends > R7XX_MAX_BACKENDS)
  349. num_backends = R7XX_MAX_BACKENDS;
  350. if (num_backends < 1)
  351. num_backends = 1;
  352. enabled_backends_mask = 0;
  353. enabled_backends_count = 0;
  354. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  355. if (((backend_disable_mask >> i) & 1) == 0) {
  356. enabled_backends_mask |= (1 << i);
  357. ++enabled_backends_count;
  358. }
  359. if (enabled_backends_count == num_backends)
  360. break;
  361. }
  362. if (enabled_backends_count == 0) {
  363. enabled_backends_mask = 1;
  364. enabled_backends_count = 1;
  365. }
  366. if (enabled_backends_count != num_backends)
  367. num_backends = enabled_backends_count;
  368. switch (rdev->family) {
  369. case CHIP_RV770:
  370. case CHIP_RV730:
  371. force_no_swizzle = false;
  372. break;
  373. case CHIP_RV710:
  374. case CHIP_RV740:
  375. default:
  376. force_no_swizzle = true;
  377. break;
  378. }
  379. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  380. switch (num_tile_pipes) {
  381. case 1:
  382. swizzle_pipe[0] = 0;
  383. break;
  384. case 2:
  385. swizzle_pipe[0] = 0;
  386. swizzle_pipe[1] = 1;
  387. break;
  388. case 3:
  389. if (force_no_swizzle) {
  390. swizzle_pipe[0] = 0;
  391. swizzle_pipe[1] = 1;
  392. swizzle_pipe[2] = 2;
  393. } else {
  394. swizzle_pipe[0] = 0;
  395. swizzle_pipe[1] = 2;
  396. swizzle_pipe[2] = 1;
  397. }
  398. break;
  399. case 4:
  400. if (force_no_swizzle) {
  401. swizzle_pipe[0] = 0;
  402. swizzle_pipe[1] = 1;
  403. swizzle_pipe[2] = 2;
  404. swizzle_pipe[3] = 3;
  405. } else {
  406. swizzle_pipe[0] = 0;
  407. swizzle_pipe[1] = 2;
  408. swizzle_pipe[2] = 3;
  409. swizzle_pipe[3] = 1;
  410. }
  411. break;
  412. case 5:
  413. if (force_no_swizzle) {
  414. swizzle_pipe[0] = 0;
  415. swizzle_pipe[1] = 1;
  416. swizzle_pipe[2] = 2;
  417. swizzle_pipe[3] = 3;
  418. swizzle_pipe[4] = 4;
  419. } else {
  420. swizzle_pipe[0] = 0;
  421. swizzle_pipe[1] = 2;
  422. swizzle_pipe[2] = 4;
  423. swizzle_pipe[3] = 1;
  424. swizzle_pipe[4] = 3;
  425. }
  426. break;
  427. case 6:
  428. if (force_no_swizzle) {
  429. swizzle_pipe[0] = 0;
  430. swizzle_pipe[1] = 1;
  431. swizzle_pipe[2] = 2;
  432. swizzle_pipe[3] = 3;
  433. swizzle_pipe[4] = 4;
  434. swizzle_pipe[5] = 5;
  435. } else {
  436. swizzle_pipe[0] = 0;
  437. swizzle_pipe[1] = 2;
  438. swizzle_pipe[2] = 4;
  439. swizzle_pipe[3] = 5;
  440. swizzle_pipe[4] = 3;
  441. swizzle_pipe[5] = 1;
  442. }
  443. break;
  444. case 7:
  445. if (force_no_swizzle) {
  446. swizzle_pipe[0] = 0;
  447. swizzle_pipe[1] = 1;
  448. swizzle_pipe[2] = 2;
  449. swizzle_pipe[3] = 3;
  450. swizzle_pipe[4] = 4;
  451. swizzle_pipe[5] = 5;
  452. swizzle_pipe[6] = 6;
  453. } else {
  454. swizzle_pipe[0] = 0;
  455. swizzle_pipe[1] = 2;
  456. swizzle_pipe[2] = 4;
  457. swizzle_pipe[3] = 6;
  458. swizzle_pipe[4] = 3;
  459. swizzle_pipe[5] = 1;
  460. swizzle_pipe[6] = 5;
  461. }
  462. break;
  463. case 8:
  464. if (force_no_swizzle) {
  465. swizzle_pipe[0] = 0;
  466. swizzle_pipe[1] = 1;
  467. swizzle_pipe[2] = 2;
  468. swizzle_pipe[3] = 3;
  469. swizzle_pipe[4] = 4;
  470. swizzle_pipe[5] = 5;
  471. swizzle_pipe[6] = 6;
  472. swizzle_pipe[7] = 7;
  473. } else {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 2;
  476. swizzle_pipe[2] = 4;
  477. swizzle_pipe[3] = 6;
  478. swizzle_pipe[4] = 3;
  479. swizzle_pipe[5] = 1;
  480. swizzle_pipe[6] = 7;
  481. swizzle_pipe[7] = 5;
  482. }
  483. break;
  484. }
  485. cur_backend = 0;
  486. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  487. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  488. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  489. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  490. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  491. }
  492. return backend_map;
  493. }
  494. static void rv770_gpu_init(struct radeon_device *rdev)
  495. {
  496. int i, j, num_qd_pipes;
  497. u32 ta_aux_cntl;
  498. u32 sx_debug_1;
  499. u32 smx_dc_ctl0;
  500. u32 db_debug3;
  501. u32 num_gs_verts_per_thread;
  502. u32 vgt_gs_per_es;
  503. u32 gs_prim_buffer_depth = 0;
  504. u32 sq_ms_fifo_sizes;
  505. u32 sq_config;
  506. u32 sq_thread_resource_mgmt;
  507. u32 hdp_host_path_cntl;
  508. u32 sq_dyn_gpr_size_simd_ab_0;
  509. u32 backend_map;
  510. u32 gb_tiling_config = 0;
  511. u32 cc_rb_backend_disable = 0;
  512. u32 cc_gc_shader_pipe_config = 0;
  513. u32 mc_arb_ramcfg;
  514. u32 db_debug4;
  515. /* setup chip specs */
  516. switch (rdev->family) {
  517. case CHIP_RV770:
  518. rdev->config.rv770.max_pipes = 4;
  519. rdev->config.rv770.max_tile_pipes = 8;
  520. rdev->config.rv770.max_simds = 10;
  521. rdev->config.rv770.max_backends = 4;
  522. rdev->config.rv770.max_gprs = 256;
  523. rdev->config.rv770.max_threads = 248;
  524. rdev->config.rv770.max_stack_entries = 512;
  525. rdev->config.rv770.max_hw_contexts = 8;
  526. rdev->config.rv770.max_gs_threads = 16 * 2;
  527. rdev->config.rv770.sx_max_export_size = 128;
  528. rdev->config.rv770.sx_max_export_pos_size = 16;
  529. rdev->config.rv770.sx_max_export_smx_size = 112;
  530. rdev->config.rv770.sq_num_cf_insts = 2;
  531. rdev->config.rv770.sx_num_of_sets = 7;
  532. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  533. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  534. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  535. break;
  536. case CHIP_RV730:
  537. rdev->config.rv770.max_pipes = 2;
  538. rdev->config.rv770.max_tile_pipes = 4;
  539. rdev->config.rv770.max_simds = 8;
  540. rdev->config.rv770.max_backends = 2;
  541. rdev->config.rv770.max_gprs = 128;
  542. rdev->config.rv770.max_threads = 248;
  543. rdev->config.rv770.max_stack_entries = 256;
  544. rdev->config.rv770.max_hw_contexts = 8;
  545. rdev->config.rv770.max_gs_threads = 16 * 2;
  546. rdev->config.rv770.sx_max_export_size = 256;
  547. rdev->config.rv770.sx_max_export_pos_size = 32;
  548. rdev->config.rv770.sx_max_export_smx_size = 224;
  549. rdev->config.rv770.sq_num_cf_insts = 2;
  550. rdev->config.rv770.sx_num_of_sets = 7;
  551. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  552. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  553. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  554. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  555. rdev->config.rv770.sx_max_export_pos_size -= 16;
  556. rdev->config.rv770.sx_max_export_smx_size += 16;
  557. }
  558. break;
  559. case CHIP_RV710:
  560. rdev->config.rv770.max_pipes = 2;
  561. rdev->config.rv770.max_tile_pipes = 2;
  562. rdev->config.rv770.max_simds = 2;
  563. rdev->config.rv770.max_backends = 1;
  564. rdev->config.rv770.max_gprs = 256;
  565. rdev->config.rv770.max_threads = 192;
  566. rdev->config.rv770.max_stack_entries = 256;
  567. rdev->config.rv770.max_hw_contexts = 4;
  568. rdev->config.rv770.max_gs_threads = 8 * 2;
  569. rdev->config.rv770.sx_max_export_size = 128;
  570. rdev->config.rv770.sx_max_export_pos_size = 16;
  571. rdev->config.rv770.sx_max_export_smx_size = 112;
  572. rdev->config.rv770.sq_num_cf_insts = 1;
  573. rdev->config.rv770.sx_num_of_sets = 7;
  574. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  575. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  576. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  577. break;
  578. case CHIP_RV740:
  579. rdev->config.rv770.max_pipes = 4;
  580. rdev->config.rv770.max_tile_pipes = 4;
  581. rdev->config.rv770.max_simds = 8;
  582. rdev->config.rv770.max_backends = 4;
  583. rdev->config.rv770.max_gprs = 256;
  584. rdev->config.rv770.max_threads = 248;
  585. rdev->config.rv770.max_stack_entries = 512;
  586. rdev->config.rv770.max_hw_contexts = 8;
  587. rdev->config.rv770.max_gs_threads = 16 * 2;
  588. rdev->config.rv770.sx_max_export_size = 256;
  589. rdev->config.rv770.sx_max_export_pos_size = 32;
  590. rdev->config.rv770.sx_max_export_smx_size = 224;
  591. rdev->config.rv770.sq_num_cf_insts = 2;
  592. rdev->config.rv770.sx_num_of_sets = 7;
  593. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  594. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  595. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  596. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  597. rdev->config.rv770.sx_max_export_pos_size -= 16;
  598. rdev->config.rv770.sx_max_export_smx_size += 16;
  599. }
  600. break;
  601. default:
  602. break;
  603. }
  604. /* Initialize HDP */
  605. j = 0;
  606. for (i = 0; i < 32; i++) {
  607. WREG32((0x2c14 + j), 0x00000000);
  608. WREG32((0x2c18 + j), 0x00000000);
  609. WREG32((0x2c1c + j), 0x00000000);
  610. WREG32((0x2c20 + j), 0x00000000);
  611. WREG32((0x2c24 + j), 0x00000000);
  612. j += 0x18;
  613. }
  614. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  615. /* setup tiling, simd, pipe config */
  616. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  617. switch (rdev->config.rv770.max_tile_pipes) {
  618. case 1:
  619. default:
  620. gb_tiling_config |= PIPE_TILING(0);
  621. break;
  622. case 2:
  623. gb_tiling_config |= PIPE_TILING(1);
  624. break;
  625. case 4:
  626. gb_tiling_config |= PIPE_TILING(2);
  627. break;
  628. case 8:
  629. gb_tiling_config |= PIPE_TILING(3);
  630. break;
  631. }
  632. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  633. if (rdev->family == CHIP_RV770)
  634. gb_tiling_config |= BANK_TILING(1);
  635. else {
  636. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  637. gb_tiling_config |= BANK_TILING(1);
  638. else
  639. gb_tiling_config |= BANK_TILING(0);
  640. }
  641. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  642. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  643. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  644. rdev->config.rv770.tiling_group_size = 512;
  645. else
  646. rdev->config.rv770.tiling_group_size = 256;
  647. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  648. gb_tiling_config |= ROW_TILING(3);
  649. gb_tiling_config |= SAMPLE_SPLIT(3);
  650. } else {
  651. gb_tiling_config |=
  652. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  653. gb_tiling_config |=
  654. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  655. }
  656. gb_tiling_config |= BANK_SWAPS(1);
  657. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  658. cc_rb_backend_disable |=
  659. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  660. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  661. cc_gc_shader_pipe_config |=
  662. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  663. cc_gc_shader_pipe_config |=
  664. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  665. if (rdev->family == CHIP_RV740)
  666. backend_map = 0x28;
  667. else
  668. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  669. rdev->config.rv770.max_tile_pipes,
  670. (R7XX_MAX_BACKENDS -
  671. r600_count_pipe_bits((cc_rb_backend_disable &
  672. R7XX_MAX_BACKENDS_MASK) >> 16)),
  673. (cc_rb_backend_disable >> 16));
  674. rdev->config.rv770.tile_config = gb_tiling_config;
  675. rdev->config.rv770.backend_map = backend_map;
  676. gb_tiling_config |= BACKEND_MAP(backend_map);
  677. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  678. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  679. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  680. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  681. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  682. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  683. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  684. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  685. WREG32(CGTS_TCC_DISABLE, 0);
  686. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  687. WREG32(CGTS_USER_TCC_DISABLE, 0);
  688. num_qd_pipes =
  689. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  690. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  691. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  692. /* set HW defaults for 3D engine */
  693. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  694. ROQ_IB2_START(0x2b)));
  695. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  696. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  697. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  698. sx_debug_1 = RREG32(SX_DEBUG_1);
  699. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  700. WREG32(SX_DEBUG_1, sx_debug_1);
  701. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  702. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  703. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  704. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  705. if (rdev->family != CHIP_RV740)
  706. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  707. GS_FLUSH_CTL(4) |
  708. ACK_FLUSH_CTL(3) |
  709. SYNC_FLUSH_CTL));
  710. if (rdev->family != CHIP_RV770)
  711. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  712. db_debug3 = RREG32(DB_DEBUG3);
  713. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  714. switch (rdev->family) {
  715. case CHIP_RV770:
  716. case CHIP_RV740:
  717. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  718. break;
  719. case CHIP_RV710:
  720. case CHIP_RV730:
  721. default:
  722. db_debug3 |= DB_CLK_OFF_DELAY(2);
  723. break;
  724. }
  725. WREG32(DB_DEBUG3, db_debug3);
  726. if (rdev->family != CHIP_RV770) {
  727. db_debug4 = RREG32(DB_DEBUG4);
  728. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  729. WREG32(DB_DEBUG4, db_debug4);
  730. }
  731. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  732. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  733. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  734. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  735. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  736. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  737. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  738. WREG32(VGT_NUM_INSTANCES, 1);
  739. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  740. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  741. WREG32(CP_PERFMON_CNTL, 0);
  742. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  743. DONE_FIFO_HIWATER(0xe0) |
  744. ALU_UPDATE_FIFO_HIWATER(0x8));
  745. switch (rdev->family) {
  746. case CHIP_RV770:
  747. case CHIP_RV730:
  748. case CHIP_RV710:
  749. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  750. break;
  751. case CHIP_RV740:
  752. default:
  753. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  754. break;
  755. }
  756. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  757. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  758. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  759. */
  760. sq_config = RREG32(SQ_CONFIG);
  761. sq_config &= ~(PS_PRIO(3) |
  762. VS_PRIO(3) |
  763. GS_PRIO(3) |
  764. ES_PRIO(3));
  765. sq_config |= (DX9_CONSTS |
  766. VC_ENABLE |
  767. EXPORT_SRC_C |
  768. PS_PRIO(0) |
  769. VS_PRIO(1) |
  770. GS_PRIO(2) |
  771. ES_PRIO(3));
  772. if (rdev->family == CHIP_RV710)
  773. /* no vertex cache */
  774. sq_config &= ~VC_ENABLE;
  775. WREG32(SQ_CONFIG, sq_config);
  776. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  777. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  778. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  779. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  780. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  781. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  782. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  783. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  784. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  785. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  786. else
  787. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  788. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  789. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  790. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  791. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  792. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  793. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  794. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  795. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  796. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  797. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  798. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  799. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  800. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  801. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  802. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  803. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  804. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  805. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  806. FORCE_EOV_MAX_REZ_CNT(255)));
  807. if (rdev->family == CHIP_RV710)
  808. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  809. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  810. else
  811. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  812. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  813. switch (rdev->family) {
  814. case CHIP_RV770:
  815. case CHIP_RV730:
  816. case CHIP_RV740:
  817. gs_prim_buffer_depth = 384;
  818. break;
  819. case CHIP_RV710:
  820. gs_prim_buffer_depth = 128;
  821. break;
  822. default:
  823. break;
  824. }
  825. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  826. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  827. /* Max value for this is 256 */
  828. if (vgt_gs_per_es > 256)
  829. vgt_gs_per_es = 256;
  830. WREG32(VGT_ES_PER_GS, 128);
  831. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  832. WREG32(VGT_GS_PER_VS, 2);
  833. /* more default values. 2D/3D driver should adjust as needed */
  834. WREG32(VGT_GS_VERTEX_REUSE, 16);
  835. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  836. WREG32(VGT_STRMOUT_EN, 0);
  837. WREG32(SX_MISC, 0);
  838. WREG32(PA_SC_MODE_CNTL, 0);
  839. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  840. WREG32(PA_SC_AA_CONFIG, 0);
  841. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  842. WREG32(PA_SC_LINE_STIPPLE, 0);
  843. WREG32(SPI_INPUT_Z, 0);
  844. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  845. WREG32(CB_COLOR7_FRAG, 0);
  846. /* clear render buffer base addresses */
  847. WREG32(CB_COLOR0_BASE, 0);
  848. WREG32(CB_COLOR1_BASE, 0);
  849. WREG32(CB_COLOR2_BASE, 0);
  850. WREG32(CB_COLOR3_BASE, 0);
  851. WREG32(CB_COLOR4_BASE, 0);
  852. WREG32(CB_COLOR5_BASE, 0);
  853. WREG32(CB_COLOR6_BASE, 0);
  854. WREG32(CB_COLOR7_BASE, 0);
  855. WREG32(TCP_CNTL, 0);
  856. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  857. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  858. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  859. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  860. NUM_CLIP_SEQ(3)));
  861. WREG32(VC_ENHANCE, 0);
  862. }
  863. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  864. {
  865. u64 size_bf, size_af;
  866. if (mc->mc_vram_size > 0xE0000000) {
  867. /* leave room for at least 512M GTT */
  868. dev_warn(rdev->dev, "limiting VRAM\n");
  869. mc->real_vram_size = 0xE0000000;
  870. mc->mc_vram_size = 0xE0000000;
  871. }
  872. if (rdev->flags & RADEON_IS_AGP) {
  873. size_bf = mc->gtt_start;
  874. size_af = 0xFFFFFFFF - mc->gtt_end;
  875. if (size_bf > size_af) {
  876. if (mc->mc_vram_size > size_bf) {
  877. dev_warn(rdev->dev, "limiting VRAM\n");
  878. mc->real_vram_size = size_bf;
  879. mc->mc_vram_size = size_bf;
  880. }
  881. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  882. } else {
  883. if (mc->mc_vram_size > size_af) {
  884. dev_warn(rdev->dev, "limiting VRAM\n");
  885. mc->real_vram_size = size_af;
  886. mc->mc_vram_size = size_af;
  887. }
  888. mc->vram_start = mc->gtt_end + 1;
  889. }
  890. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  891. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  892. mc->mc_vram_size >> 20, mc->vram_start,
  893. mc->vram_end, mc->real_vram_size >> 20);
  894. } else {
  895. radeon_vram_location(rdev, &rdev->mc, 0);
  896. rdev->mc.gtt_base_align = 0;
  897. radeon_gtt_location(rdev, mc);
  898. }
  899. }
  900. int rv770_mc_init(struct radeon_device *rdev)
  901. {
  902. u32 tmp;
  903. int chansize, numchan;
  904. /* Get VRAM informations */
  905. rdev->mc.vram_is_ddr = true;
  906. tmp = RREG32(MC_ARB_RAMCFG);
  907. if (tmp & CHANSIZE_OVERRIDE) {
  908. chansize = 16;
  909. } else if (tmp & CHANSIZE_MASK) {
  910. chansize = 64;
  911. } else {
  912. chansize = 32;
  913. }
  914. tmp = RREG32(MC_SHARED_CHMAP);
  915. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  916. case 0:
  917. default:
  918. numchan = 1;
  919. break;
  920. case 1:
  921. numchan = 2;
  922. break;
  923. case 2:
  924. numchan = 4;
  925. break;
  926. case 3:
  927. numchan = 8;
  928. break;
  929. }
  930. rdev->mc.vram_width = numchan * chansize;
  931. /* Could aper size report 0 ? */
  932. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  933. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  934. /* Setup GPU memory space */
  935. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  936. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  937. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  938. r700_vram_gtt_location(rdev, &rdev->mc);
  939. radeon_update_bandwidth_info(rdev);
  940. return 0;
  941. }
  942. static int rv770_startup(struct radeon_device *rdev)
  943. {
  944. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  945. int r;
  946. /* enable pcie gen2 link */
  947. rv770_pcie_gen2_enable(rdev);
  948. rv770_mc_program(rdev);
  949. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  950. r = r600_init_microcode(rdev);
  951. if (r) {
  952. DRM_ERROR("Failed to load firmware!\n");
  953. return r;
  954. }
  955. }
  956. r = r600_vram_scratch_init(rdev);
  957. if (r)
  958. return r;
  959. if (rdev->flags & RADEON_IS_AGP) {
  960. rv770_agp_enable(rdev);
  961. } else {
  962. r = rv770_pcie_gart_enable(rdev);
  963. if (r)
  964. return r;
  965. }
  966. rv770_gpu_init(rdev);
  967. r = r600_blit_init(rdev);
  968. if (r) {
  969. r600_blit_fini(rdev);
  970. rdev->asic->copy.copy = NULL;
  971. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  972. }
  973. /* allocate wb buffer */
  974. r = radeon_wb_init(rdev);
  975. if (r)
  976. return r;
  977. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  978. if (r) {
  979. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  980. return r;
  981. }
  982. /* Enable IRQ */
  983. if (!rdev->irq.installed) {
  984. r = radeon_irq_kms_init(rdev);
  985. if (r)
  986. return r;
  987. }
  988. r = r600_irq_init(rdev);
  989. if (r) {
  990. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  991. radeon_irq_kms_fini(rdev);
  992. return r;
  993. }
  994. r600_irq_set(rdev);
  995. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  996. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  997. 0, 0xfffff, RADEON_CP_PACKET2);
  998. if (r)
  999. return r;
  1000. r = rv770_cp_load_microcode(rdev);
  1001. if (r)
  1002. return r;
  1003. r = r600_cp_resume(rdev);
  1004. if (r)
  1005. return r;
  1006. r = radeon_ib_pool_start(rdev);
  1007. if (r)
  1008. return r;
  1009. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1010. if (r) {
  1011. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1012. rdev->accel_working = false;
  1013. return r;
  1014. }
  1015. return 0;
  1016. }
  1017. int rv770_resume(struct radeon_device *rdev)
  1018. {
  1019. int r;
  1020. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1021. * posting will perform necessary task to bring back GPU into good
  1022. * shape.
  1023. */
  1024. /* post card */
  1025. atom_asic_init(rdev->mode_info.atom_context);
  1026. rdev->accel_working = true;
  1027. r = rv770_startup(rdev);
  1028. if (r) {
  1029. DRM_ERROR("r600 startup failed on resume\n");
  1030. rdev->accel_working = false;
  1031. return r;
  1032. }
  1033. r = r600_audio_init(rdev);
  1034. if (r) {
  1035. dev_err(rdev->dev, "radeon: audio init failed\n");
  1036. return r;
  1037. }
  1038. return r;
  1039. }
  1040. int rv770_suspend(struct radeon_device *rdev)
  1041. {
  1042. r600_audio_fini(rdev);
  1043. radeon_ib_pool_suspend(rdev);
  1044. r600_blit_suspend(rdev);
  1045. /* FIXME: we should wait for ring to be empty */
  1046. r700_cp_stop(rdev);
  1047. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1048. r600_irq_suspend(rdev);
  1049. radeon_wb_disable(rdev);
  1050. rv770_pcie_gart_disable(rdev);
  1051. return 0;
  1052. }
  1053. /* Plan is to move initialization in that function and use
  1054. * helper function so that radeon_device_init pretty much
  1055. * do nothing more than calling asic specific function. This
  1056. * should also allow to remove a bunch of callback function
  1057. * like vram_info.
  1058. */
  1059. int rv770_init(struct radeon_device *rdev)
  1060. {
  1061. int r;
  1062. /* This don't do much */
  1063. r = radeon_gem_init(rdev);
  1064. if (r)
  1065. return r;
  1066. /* Read BIOS */
  1067. if (!radeon_get_bios(rdev)) {
  1068. if (ASIC_IS_AVIVO(rdev))
  1069. return -EINVAL;
  1070. }
  1071. /* Must be an ATOMBIOS */
  1072. if (!rdev->is_atom_bios) {
  1073. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1074. return -EINVAL;
  1075. }
  1076. r = radeon_atombios_init(rdev);
  1077. if (r)
  1078. return r;
  1079. /* Post card if necessary */
  1080. if (!radeon_card_posted(rdev)) {
  1081. if (!rdev->bios) {
  1082. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1083. return -EINVAL;
  1084. }
  1085. DRM_INFO("GPU not posted. posting now...\n");
  1086. atom_asic_init(rdev->mode_info.atom_context);
  1087. }
  1088. /* Initialize scratch registers */
  1089. r600_scratch_init(rdev);
  1090. /* Initialize surface registers */
  1091. radeon_surface_init(rdev);
  1092. /* Initialize clocks */
  1093. radeon_get_clock_info(rdev->ddev);
  1094. /* Fence driver */
  1095. r = radeon_fence_driver_init(rdev);
  1096. if (r)
  1097. return r;
  1098. /* initialize AGP */
  1099. if (rdev->flags & RADEON_IS_AGP) {
  1100. r = radeon_agp_init(rdev);
  1101. if (r)
  1102. radeon_agp_disable(rdev);
  1103. }
  1104. r = rv770_mc_init(rdev);
  1105. if (r)
  1106. return r;
  1107. /* Memory manager */
  1108. r = radeon_bo_init(rdev);
  1109. if (r)
  1110. return r;
  1111. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1112. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1113. rdev->ih.ring_obj = NULL;
  1114. r600_ih_ring_init(rdev, 64 * 1024);
  1115. r = r600_pcie_gart_init(rdev);
  1116. if (r)
  1117. return r;
  1118. r = radeon_ib_pool_init(rdev);
  1119. rdev->accel_working = true;
  1120. if (r) {
  1121. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1122. rdev->accel_working = false;
  1123. }
  1124. r = rv770_startup(rdev);
  1125. if (r) {
  1126. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1127. r700_cp_fini(rdev);
  1128. r600_irq_fini(rdev);
  1129. radeon_wb_fini(rdev);
  1130. r100_ib_fini(rdev);
  1131. radeon_irq_kms_fini(rdev);
  1132. rv770_pcie_gart_fini(rdev);
  1133. rdev->accel_working = false;
  1134. }
  1135. r = r600_audio_init(rdev);
  1136. if (r) {
  1137. dev_err(rdev->dev, "radeon: audio init failed\n");
  1138. return r;
  1139. }
  1140. return 0;
  1141. }
  1142. void rv770_fini(struct radeon_device *rdev)
  1143. {
  1144. r600_blit_fini(rdev);
  1145. r700_cp_fini(rdev);
  1146. r600_irq_fini(rdev);
  1147. radeon_wb_fini(rdev);
  1148. r100_ib_fini(rdev);
  1149. radeon_irq_kms_fini(rdev);
  1150. rv770_pcie_gart_fini(rdev);
  1151. r600_vram_scratch_fini(rdev);
  1152. radeon_gem_fini(rdev);
  1153. radeon_semaphore_driver_fini(rdev);
  1154. radeon_fence_driver_fini(rdev);
  1155. radeon_agp_fini(rdev);
  1156. radeon_bo_fini(rdev);
  1157. radeon_atombios_fini(rdev);
  1158. kfree(rdev->bios);
  1159. rdev->bios = NULL;
  1160. }
  1161. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1162. {
  1163. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1164. u16 link_cntl2;
  1165. if (radeon_pcie_gen2 == 0)
  1166. return;
  1167. if (rdev->flags & RADEON_IS_IGP)
  1168. return;
  1169. if (!(rdev->flags & RADEON_IS_PCIE))
  1170. return;
  1171. /* x2 cards have a special sequence */
  1172. if (ASIC_IS_X2(rdev))
  1173. return;
  1174. /* advertise upconfig capability */
  1175. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1176. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1177. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1178. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1179. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1180. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1181. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1182. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1183. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1184. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1185. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1186. } else {
  1187. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1188. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1189. }
  1190. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1191. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1192. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1193. tmp = RREG32(0x541c);
  1194. WREG32(0x541c, tmp | 0x8);
  1195. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1196. link_cntl2 = RREG16(0x4088);
  1197. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1198. link_cntl2 |= 0x2;
  1199. WREG16(0x4088, link_cntl2);
  1200. WREG32(MM_CFGREGS_CNTL, 0);
  1201. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1202. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1203. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1204. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1205. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1206. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1207. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1208. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1209. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1210. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1211. speed_cntl |= LC_GEN2_EN_STRAP;
  1212. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1213. } else {
  1214. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1215. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1216. if (1)
  1217. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1218. else
  1219. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1220. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1221. }
  1222. }