radeon_kms.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. int radeon_driver_unload_kms(struct drm_device *dev)
  35. {
  36. struct radeon_device *rdev = dev->dev_private;
  37. if (rdev == NULL)
  38. return 0;
  39. if (rdev->rmmio == NULL)
  40. goto done_free;
  41. radeon_modeset_fini(rdev);
  42. radeon_device_fini(rdev);
  43. done_free:
  44. kfree(rdev);
  45. dev->dev_private = NULL;
  46. return 0;
  47. }
  48. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  49. {
  50. struct radeon_device *rdev;
  51. int r, acpi_status;
  52. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  53. if (rdev == NULL) {
  54. return -ENOMEM;
  55. }
  56. dev->dev_private = (void *)rdev;
  57. pci_set_master(dev->pdev);
  58. /* update BUS flag */
  59. if (drm_pci_device_is_agp(dev)) {
  60. flags |= RADEON_IS_AGP;
  61. } else if (pci_is_pcie(dev->pdev)) {
  62. flags |= RADEON_IS_PCIE;
  63. } else {
  64. flags |= RADEON_IS_PCI;
  65. }
  66. /* radeon_device_init should report only fatal error
  67. * like memory allocation failure or iomapping failure,
  68. * or memory manager initialization failure, it must
  69. * properly initialize the GPU MC controller and permit
  70. * VRAM allocation
  71. */
  72. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  73. if (r) {
  74. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  75. goto out;
  76. }
  77. /* Call ACPI methods */
  78. acpi_status = radeon_acpi_init(rdev);
  79. if (acpi_status)
  80. dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
  81. /* Again modeset_init should fail only on fatal error
  82. * otherwise it should provide enough functionalities
  83. * for shadowfb to run
  84. */
  85. r = radeon_modeset_init(rdev);
  86. if (r)
  87. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  88. out:
  89. if (r)
  90. radeon_driver_unload_kms(dev);
  91. return r;
  92. }
  93. static void radeon_set_filp_rights(struct drm_device *dev,
  94. struct drm_file **owner,
  95. struct drm_file *applier,
  96. uint32_t *value)
  97. {
  98. mutex_lock(&dev->struct_mutex);
  99. if (*value == 1) {
  100. /* wants rights */
  101. if (!*owner)
  102. *owner = applier;
  103. } else if (*value == 0) {
  104. /* revokes rights */
  105. if (*owner == applier)
  106. *owner = NULL;
  107. }
  108. *value = *owner == applier ? 1 : 0;
  109. mutex_unlock(&dev->struct_mutex);
  110. }
  111. /*
  112. * Userspace get information ioctl
  113. */
  114. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  115. {
  116. struct radeon_device *rdev = dev->dev_private;
  117. struct drm_radeon_info *info;
  118. struct radeon_mode_info *minfo = &rdev->mode_info;
  119. uint32_t *value_ptr;
  120. uint32_t value;
  121. struct drm_crtc *crtc;
  122. int i, found;
  123. info = data;
  124. value_ptr = (uint32_t *)((unsigned long)info->value);
  125. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value)))
  126. return -EFAULT;
  127. switch (info->request) {
  128. case RADEON_INFO_DEVICE_ID:
  129. value = dev->pci_device;
  130. break;
  131. case RADEON_INFO_NUM_GB_PIPES:
  132. value = rdev->num_gb_pipes;
  133. break;
  134. case RADEON_INFO_NUM_Z_PIPES:
  135. value = rdev->num_z_pipes;
  136. break;
  137. case RADEON_INFO_ACCEL_WORKING:
  138. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  139. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  140. value = false;
  141. else
  142. value = rdev->accel_working;
  143. break;
  144. case RADEON_INFO_CRTC_FROM_ID:
  145. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  146. crtc = (struct drm_crtc *)minfo->crtcs[i];
  147. if (crtc && crtc->base.id == value) {
  148. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  149. value = radeon_crtc->crtc_id;
  150. found = 1;
  151. break;
  152. }
  153. }
  154. if (!found) {
  155. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  156. return -EINVAL;
  157. }
  158. break;
  159. case RADEON_INFO_ACCEL_WORKING2:
  160. value = rdev->accel_working;
  161. break;
  162. case RADEON_INFO_TILING_CONFIG:
  163. if (rdev->family >= CHIP_TAHITI)
  164. value = rdev->config.si.tile_config;
  165. else if (rdev->family >= CHIP_CAYMAN)
  166. value = rdev->config.cayman.tile_config;
  167. else if (rdev->family >= CHIP_CEDAR)
  168. value = rdev->config.evergreen.tile_config;
  169. else if (rdev->family >= CHIP_RV770)
  170. value = rdev->config.rv770.tile_config;
  171. else if (rdev->family >= CHIP_R600)
  172. value = rdev->config.r600.tile_config;
  173. else {
  174. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  175. return -EINVAL;
  176. }
  177. break;
  178. case RADEON_INFO_WANT_HYPERZ:
  179. /* The "value" here is both an input and output parameter.
  180. * If the input value is 1, filp requests hyper-z access.
  181. * If the input value is 0, filp revokes its hyper-z access.
  182. *
  183. * When returning, the value is 1 if filp owns hyper-z access,
  184. * 0 otherwise. */
  185. if (value >= 2) {
  186. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  187. return -EINVAL;
  188. }
  189. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  190. break;
  191. case RADEON_INFO_WANT_CMASK:
  192. /* The same logic as Hyper-Z. */
  193. if (value >= 2) {
  194. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  195. return -EINVAL;
  196. }
  197. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  198. break;
  199. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  200. /* return clock value in KHz */
  201. value = rdev->clock.spll.reference_freq * 10;
  202. break;
  203. case RADEON_INFO_NUM_BACKENDS:
  204. if (rdev->family >= CHIP_TAHITI)
  205. value = rdev->config.si.max_backends_per_se *
  206. rdev->config.si.max_shader_engines;
  207. else if (rdev->family >= CHIP_CAYMAN)
  208. value = rdev->config.cayman.max_backends_per_se *
  209. rdev->config.cayman.max_shader_engines;
  210. else if (rdev->family >= CHIP_CEDAR)
  211. value = rdev->config.evergreen.max_backends;
  212. else if (rdev->family >= CHIP_RV770)
  213. value = rdev->config.rv770.max_backends;
  214. else if (rdev->family >= CHIP_R600)
  215. value = rdev->config.r600.max_backends;
  216. else {
  217. return -EINVAL;
  218. }
  219. break;
  220. case RADEON_INFO_NUM_TILE_PIPES:
  221. if (rdev->family >= CHIP_TAHITI)
  222. value = rdev->config.si.max_tile_pipes;
  223. else if (rdev->family >= CHIP_CAYMAN)
  224. value = rdev->config.cayman.max_tile_pipes;
  225. else if (rdev->family >= CHIP_CEDAR)
  226. value = rdev->config.evergreen.max_tile_pipes;
  227. else if (rdev->family >= CHIP_RV770)
  228. value = rdev->config.rv770.max_tile_pipes;
  229. else if (rdev->family >= CHIP_R600)
  230. value = rdev->config.r600.max_tile_pipes;
  231. else {
  232. return -EINVAL;
  233. }
  234. break;
  235. case RADEON_INFO_FUSION_GART_WORKING:
  236. value = 1;
  237. break;
  238. case RADEON_INFO_BACKEND_MAP:
  239. if (rdev->family >= CHIP_TAHITI)
  240. value = rdev->config.si.backend_map;
  241. else if (rdev->family >= CHIP_CAYMAN)
  242. value = rdev->config.cayman.backend_map;
  243. else if (rdev->family >= CHIP_CEDAR)
  244. value = rdev->config.evergreen.backend_map;
  245. else if (rdev->family >= CHIP_RV770)
  246. value = rdev->config.rv770.backend_map;
  247. else if (rdev->family >= CHIP_R600)
  248. value = rdev->config.r600.backend_map;
  249. else {
  250. return -EINVAL;
  251. }
  252. break;
  253. case RADEON_INFO_VA_START:
  254. /* this is where we report if vm is supported or not */
  255. if (rdev->family < CHIP_CAYMAN)
  256. return -EINVAL;
  257. value = RADEON_VA_RESERVED_SIZE;
  258. break;
  259. case RADEON_INFO_IB_VM_MAX_SIZE:
  260. /* this is where we report if vm is supported or not */
  261. if (rdev->family < CHIP_CAYMAN)
  262. return -EINVAL;
  263. value = RADEON_IB_VM_MAX_SIZE;
  264. break;
  265. case RADEON_INFO_MAX_PIPES:
  266. if (rdev->family >= CHIP_TAHITI)
  267. value = rdev->config.si.max_pipes_per_simd;
  268. else if (rdev->family >= CHIP_CAYMAN)
  269. value = rdev->config.cayman.max_pipes_per_simd;
  270. else if (rdev->family >= CHIP_CEDAR)
  271. value = rdev->config.evergreen.max_pipes;
  272. else if (rdev->family >= CHIP_RV770)
  273. value = rdev->config.rv770.max_pipes;
  274. else if (rdev->family >= CHIP_R600)
  275. value = rdev->config.r600.max_pipes;
  276. else {
  277. return -EINVAL;
  278. }
  279. break;
  280. default:
  281. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  282. return -EINVAL;
  283. }
  284. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  285. DRM_ERROR("copy_to_user\n");
  286. return -EFAULT;
  287. }
  288. return 0;
  289. }
  290. /*
  291. * Outdated mess for old drm with Xorg being in charge (void function now).
  292. */
  293. int radeon_driver_firstopen_kms(struct drm_device *dev)
  294. {
  295. return 0;
  296. }
  297. void radeon_driver_lastclose_kms(struct drm_device *dev)
  298. {
  299. vga_switcheroo_process_delayed_switch();
  300. }
  301. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  302. {
  303. struct radeon_device *rdev = dev->dev_private;
  304. file_priv->driver_priv = NULL;
  305. /* new gpu have virtual address space support */
  306. if (rdev->family >= CHIP_CAYMAN) {
  307. struct radeon_fpriv *fpriv;
  308. int r;
  309. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  310. if (unlikely(!fpriv)) {
  311. return -ENOMEM;
  312. }
  313. r = radeon_vm_init(rdev, &fpriv->vm);
  314. if (r) {
  315. radeon_vm_fini(rdev, &fpriv->vm);
  316. kfree(fpriv);
  317. return r;
  318. }
  319. file_priv->driver_priv = fpriv;
  320. }
  321. return 0;
  322. }
  323. void radeon_driver_postclose_kms(struct drm_device *dev,
  324. struct drm_file *file_priv)
  325. {
  326. struct radeon_device *rdev = dev->dev_private;
  327. /* new gpu have virtual address space support */
  328. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  329. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  330. radeon_vm_fini(rdev, &fpriv->vm);
  331. kfree(fpriv);
  332. file_priv->driver_priv = NULL;
  333. }
  334. }
  335. void radeon_driver_preclose_kms(struct drm_device *dev,
  336. struct drm_file *file_priv)
  337. {
  338. struct radeon_device *rdev = dev->dev_private;
  339. if (rdev->hyperz_filp == file_priv)
  340. rdev->hyperz_filp = NULL;
  341. if (rdev->cmask_filp == file_priv)
  342. rdev->cmask_filp = NULL;
  343. }
  344. /*
  345. * VBlank related functions.
  346. */
  347. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  348. {
  349. struct radeon_device *rdev = dev->dev_private;
  350. if (crtc < 0 || crtc >= rdev->num_crtc) {
  351. DRM_ERROR("Invalid crtc %d\n", crtc);
  352. return -EINVAL;
  353. }
  354. return radeon_get_vblank_counter(rdev, crtc);
  355. }
  356. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  357. {
  358. struct radeon_device *rdev = dev->dev_private;
  359. if (crtc < 0 || crtc >= rdev->num_crtc) {
  360. DRM_ERROR("Invalid crtc %d\n", crtc);
  361. return -EINVAL;
  362. }
  363. rdev->irq.crtc_vblank_int[crtc] = true;
  364. return radeon_irq_set(rdev);
  365. }
  366. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  367. {
  368. struct radeon_device *rdev = dev->dev_private;
  369. if (crtc < 0 || crtc >= rdev->num_crtc) {
  370. DRM_ERROR("Invalid crtc %d\n", crtc);
  371. return;
  372. }
  373. rdev->irq.crtc_vblank_int[crtc] = false;
  374. radeon_irq_set(rdev);
  375. }
  376. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  377. int *max_error,
  378. struct timeval *vblank_time,
  379. unsigned flags)
  380. {
  381. struct drm_crtc *drmcrtc;
  382. struct radeon_device *rdev = dev->dev_private;
  383. if (crtc < 0 || crtc >= dev->num_crtcs) {
  384. DRM_ERROR("Invalid crtc %d\n", crtc);
  385. return -EINVAL;
  386. }
  387. /* Get associated drm_crtc: */
  388. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  389. if (!drmcrtc)
  390. return -EINVAL;
  391. /* Helper routine in DRM core does all the work: */
  392. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  393. vblank_time, flags,
  394. drmcrtc);
  395. }
  396. /*
  397. * IOCTL.
  398. */
  399. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  400. struct drm_file *file_priv)
  401. {
  402. /* Not valid in KMS. */
  403. return -EINVAL;
  404. }
  405. #define KMS_INVALID_IOCTL(name) \
  406. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  407. { \
  408. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  409. return -EINVAL; \
  410. }
  411. /*
  412. * All these ioctls are invalid in kms world.
  413. */
  414. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  415. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  416. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  417. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  418. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  419. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  420. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  421. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  422. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  423. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  424. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  425. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  426. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  427. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  428. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  429. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  430. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  431. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  432. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  433. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  434. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  435. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  436. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  437. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  438. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  439. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  440. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  441. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  442. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  443. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  444. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  445. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  446. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  447. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  448. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  449. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  450. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  451. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  452. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  453. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  454. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  455. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  456. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  457. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  458. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  459. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  460. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  461. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  462. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  463. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  464. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  465. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  466. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  467. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  468. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  469. /* KMS */
  470. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  471. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  472. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  473. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  474. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  475. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  476. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  477. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  478. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  479. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  480. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  481. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  482. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  483. };
  484. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);